gic_fdt.c revision 1.13 1 1.13 riastrad /* $NetBSD: gic_fdt.c,v 1.13 2018/09/03 16:29:23 riastradh Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.3 jmcneill * Copyright (c) 2015-2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.13 riastrad __KERNEL_RCSID(0, "$NetBSD: gic_fdt.c,v 1.13 2018/09/03 16:29:23 riastradh Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.5 jmcneill #include <sys/lwp.h>
39 1.1 jmcneill #include <sys/kmem.h>
40 1.12 jmcneill #include <sys/queue.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <arm/cortex/gic_intr.h>
43 1.3 jmcneill #include <arm/cortex/mpcore_var.h>
44 1.1 jmcneill
45 1.1 jmcneill #include <dev/fdt/fdtvar.h>
46 1.1 jmcneill
47 1.5 jmcneill #define GIC_MAXIRQ 1020
48 1.5 jmcneill
49 1.1 jmcneill static int gic_fdt_match(device_t, cfdata_t, void *);
50 1.1 jmcneill static void gic_fdt_attach(device_t, device_t, void *);
51 1.1 jmcneill
52 1.5 jmcneill static int gic_fdt_intr(void *);
53 1.5 jmcneill
54 1.2 marty static void * gic_fdt_establish(device_t, u_int *, int, int,
55 1.1 jmcneill int (*)(void *), void *);
56 1.1 jmcneill static void gic_fdt_disestablish(device_t, void *);
57 1.2 marty static bool gic_fdt_intrstr(device_t, u_int *, char *, size_t);
58 1.1 jmcneill
59 1.1 jmcneill struct fdtbus_interrupt_controller_func gic_fdt_funcs = {
60 1.1 jmcneill .establish = gic_fdt_establish,
61 1.1 jmcneill .disestablish = gic_fdt_disestablish,
62 1.1 jmcneill .intrstr = gic_fdt_intrstr
63 1.1 jmcneill };
64 1.1 jmcneill
65 1.5 jmcneill struct gic_fdt_softc;
66 1.5 jmcneill struct gic_fdt_irq;
67 1.5 jmcneill
68 1.5 jmcneill struct gic_fdt_irqhandler {
69 1.5 jmcneill struct gic_fdt_irq *ih_irq;
70 1.5 jmcneill int (*ih_fn)(void *);
71 1.5 jmcneill void *ih_arg;
72 1.5 jmcneill bool ih_mpsafe;
73 1.5 jmcneill TAILQ_ENTRY(gic_fdt_irqhandler) ih_next;
74 1.5 jmcneill };
75 1.5 jmcneill
76 1.5 jmcneill struct gic_fdt_irq {
77 1.5 jmcneill struct gic_fdt_softc *intr_sc;
78 1.5 jmcneill void *intr_ih;
79 1.11 jmcneill void *intr_arg;
80 1.5 jmcneill int intr_refcnt;
81 1.5 jmcneill int intr_ipl;
82 1.6 jmcneill int intr_level;
83 1.7 jmcneill int intr_mpsafe;
84 1.5 jmcneill TAILQ_HEAD(, gic_fdt_irqhandler) intr_handlers;
85 1.9 jakllsch int intr_irq;
86 1.5 jmcneill };
87 1.5 jmcneill
88 1.1 jmcneill struct gic_fdt_softc {
89 1.1 jmcneill device_t sc_dev;
90 1.1 jmcneill int sc_phandle;
91 1.5 jmcneill
92 1.5 jmcneill struct gic_fdt_irq *sc_irq[GIC_MAXIRQ];
93 1.1 jmcneill };
94 1.1 jmcneill
95 1.1 jmcneill CFATTACH_DECL_NEW(gic_fdt, sizeof(struct gic_fdt_softc),
96 1.1 jmcneill gic_fdt_match, gic_fdt_attach, NULL, NULL);
97 1.1 jmcneill
98 1.1 jmcneill static int
99 1.1 jmcneill gic_fdt_match(device_t parent, cfdata_t cf, void *aux)
100 1.1 jmcneill {
101 1.1 jmcneill const char * const compatible[] = {
102 1.1 jmcneill "arm,gic-400",
103 1.1 jmcneill "arm,cortex-a15-gic",
104 1.1 jmcneill "arm,cortex-a9-gic",
105 1.1 jmcneill "arm,cortex-a7-gic",
106 1.1 jmcneill NULL
107 1.1 jmcneill };
108 1.1 jmcneill struct fdt_attach_args * const faa = aux;
109 1.1 jmcneill
110 1.1 jmcneill return of_compatible(faa->faa_phandle, compatible) >= 0;
111 1.1 jmcneill }
112 1.1 jmcneill
113 1.1 jmcneill static void
114 1.1 jmcneill gic_fdt_attach(device_t parent, device_t self, void *aux)
115 1.1 jmcneill {
116 1.1 jmcneill struct gic_fdt_softc * const sc = device_private(self);
117 1.1 jmcneill struct fdt_attach_args * const faa = aux;
118 1.3 jmcneill bus_addr_t addr_d, addr_c;
119 1.3 jmcneill bus_size_t size_d, size_c;
120 1.3 jmcneill bus_space_handle_t bsh;
121 1.1 jmcneill int error;
122 1.1 jmcneill
123 1.1 jmcneill sc->sc_dev = self;
124 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
125 1.1 jmcneill
126 1.1 jmcneill error = fdtbus_register_interrupt_controller(self, faa->faa_phandle,
127 1.1 jmcneill &gic_fdt_funcs);
128 1.1 jmcneill if (error) {
129 1.1 jmcneill aprint_error(": couldn't register with fdtbus: %d\n", error);
130 1.1 jmcneill return;
131 1.1 jmcneill }
132 1.1 jmcneill
133 1.1 jmcneill aprint_naive("\n");
134 1.1 jmcneill aprint_normal(": GIC\n");
135 1.3 jmcneill
136 1.3 jmcneill if (fdtbus_get_reg(sc->sc_phandle, 0, &addr_d, &size_d) != 0) {
137 1.3 jmcneill aprint_error(": couldn't get distributor address\n");
138 1.3 jmcneill return;
139 1.3 jmcneill }
140 1.3 jmcneill if (fdtbus_get_reg(sc->sc_phandle, 1, &addr_c, &size_c) != 0) {
141 1.3 jmcneill aprint_error(": couldn't get cpu interface address\n");
142 1.3 jmcneill return;
143 1.3 jmcneill }
144 1.3 jmcneill
145 1.13 riastrad const bus_addr_t addr = uimin(addr_d, addr_c);
146 1.13 riastrad const bus_size_t end = uimax(addr_d + size_d, addr_c + size_c);
147 1.10 hkenken const bus_size_t size = end - addr;
148 1.3 jmcneill
149 1.3 jmcneill error = bus_space_map(faa->faa_bst, addr, size, 0, &bsh);
150 1.3 jmcneill if (error) {
151 1.3 jmcneill aprint_error(": couldn't map registers: %d\n", error);
152 1.3 jmcneill return;
153 1.3 jmcneill }
154 1.3 jmcneill
155 1.3 jmcneill struct mpcore_attach_args mpcaa = {
156 1.3 jmcneill .mpcaa_name = "armgic",
157 1.3 jmcneill .mpcaa_memt = faa->faa_bst,
158 1.3 jmcneill .mpcaa_memh = bsh,
159 1.10 hkenken .mpcaa_off1 = addr_d - addr,
160 1.10 hkenken .mpcaa_off2 = addr_c - addr,
161 1.3 jmcneill };
162 1.3 jmcneill
163 1.3 jmcneill config_found(self, &mpcaa, NULL);
164 1.4 jmcneill
165 1.4 jmcneill arm_fdt_irq_set_handler(armgic_irq_handler);
166 1.1 jmcneill }
167 1.1 jmcneill
168 1.1 jmcneill static void *
169 1.2 marty gic_fdt_establish(device_t dev, u_int *specifier, int ipl, int flags,
170 1.1 jmcneill int (*func)(void *), void *arg)
171 1.1 jmcneill {
172 1.5 jmcneill struct gic_fdt_softc * const sc = device_private(dev);
173 1.5 jmcneill struct gic_fdt_irq *firq;
174 1.5 jmcneill struct gic_fdt_irqhandler *firqh;
175 1.1 jmcneill
176 1.1 jmcneill /* 1st cell is the interrupt type; 0 is SPI, 1 is PPI */
177 1.1 jmcneill /* 2nd cell is the interrupt number */
178 1.1 jmcneill /* 3rd cell is flags */
179 1.1 jmcneill
180 1.2 marty const u_int type = be32toh(specifier[0]);
181 1.2 marty const u_int intr = be32toh(specifier[1]);
182 1.1 jmcneill const u_int irq = type == 0 ? IRQ_SPI(intr) : IRQ_PPI(intr);
183 1.2 marty const u_int trig = be32toh(specifier[2]) & 0xf;
184 1.1 jmcneill const u_int level = (trig & 0x3) ? IST_EDGE : IST_LEVEL;
185 1.1 jmcneill
186 1.7 jmcneill const u_int mpsafe = (flags & FDT_INTR_MPSAFE) ? IST_MPSAFE : 0;
187 1.7 jmcneill
188 1.5 jmcneill firq = sc->sc_irq[irq];
189 1.5 jmcneill if (firq == NULL) {
190 1.5 jmcneill firq = kmem_alloc(sizeof(*firq), KM_SLEEP);
191 1.5 jmcneill firq->intr_sc = sc;
192 1.5 jmcneill firq->intr_refcnt = 0;
193 1.11 jmcneill firq->intr_arg = arg;
194 1.5 jmcneill firq->intr_ipl = ipl;
195 1.6 jmcneill firq->intr_level = level;
196 1.7 jmcneill firq->intr_mpsafe = mpsafe;
197 1.5 jmcneill TAILQ_INIT(&firq->intr_handlers);
198 1.9 jakllsch firq->intr_irq = irq;
199 1.8 skrll if (arg == NULL) {
200 1.8 skrll firq->intr_ih = intr_establish(irq, ipl, level | mpsafe,
201 1.8 skrll func, NULL);
202 1.8 skrll } else {
203 1.8 skrll firq->intr_ih = intr_establish(irq, ipl, level | mpsafe,
204 1.8 skrll gic_fdt_intr, firq);
205 1.8 skrll }
206 1.5 jmcneill if (firq->intr_ih == NULL) {
207 1.5 jmcneill kmem_free(firq, sizeof(*firq));
208 1.5 jmcneill return NULL;
209 1.5 jmcneill }
210 1.5 jmcneill sc->sc_irq[irq] = firq;
211 1.8 skrll } else {
212 1.11 jmcneill if (firq->intr_arg == NULL && arg != NULL) {
213 1.8 skrll device_printf(dev, "cannot share irq with NULL arg\n");
214 1.8 skrll return NULL;
215 1.8 skrll }
216 1.8 skrll if (firq->intr_ipl != ipl) {
217 1.8 skrll device_printf(dev, "cannot share irq with different "
218 1.8 skrll "ipl\n");
219 1.8 skrll return NULL;
220 1.8 skrll }
221 1.8 skrll if (firq->intr_level != level) {
222 1.8 skrll device_printf(dev, "cannot share edge and level "
223 1.8 skrll "interrupts\n");
224 1.8 skrll return NULL;
225 1.8 skrll }
226 1.8 skrll if (firq->intr_mpsafe != mpsafe) {
227 1.8 skrll device_printf(dev, "cannot share between "
228 1.8 skrll "mpsafe/non-mpsafe\n");
229 1.8 skrll return NULL;
230 1.8 skrll }
231 1.7 jmcneill }
232 1.5 jmcneill
233 1.5 jmcneill firq->intr_refcnt++;
234 1.5 jmcneill
235 1.5 jmcneill firqh = kmem_alloc(sizeof(*firqh), KM_SLEEP);
236 1.5 jmcneill firqh->ih_mpsafe = (flags & FDT_INTR_MPSAFE) != 0;
237 1.5 jmcneill firqh->ih_irq = firq;
238 1.5 jmcneill firqh->ih_fn = func;
239 1.5 jmcneill firqh->ih_arg = arg;
240 1.5 jmcneill TAILQ_INSERT_TAIL(&firq->intr_handlers, firqh, ih_next);
241 1.5 jmcneill
242 1.12 jmcneill return firq->intr_ih;
243 1.1 jmcneill }
244 1.1 jmcneill
245 1.1 jmcneill static void
246 1.1 jmcneill gic_fdt_disestablish(device_t dev, void *ih)
247 1.1 jmcneill {
248 1.9 jakllsch struct gic_fdt_softc * const sc = device_private(dev);
249 1.12 jmcneill struct gic_fdt_irqhandler *firqh;
250 1.12 jmcneill struct gic_fdt_irq *firq;
251 1.12 jmcneill u_int n;
252 1.12 jmcneill
253 1.12 jmcneill for (n = 0; n < GIC_MAXIRQ; n++) {
254 1.12 jmcneill firq = sc->sc_irq[n];
255 1.12 jmcneill if (firq->intr_ih != ih)
256 1.12 jmcneill continue;
257 1.5 jmcneill
258 1.12 jmcneill KASSERT(firq->intr_refcnt > 0);
259 1.5 jmcneill
260 1.12 jmcneill if (firq->intr_refcnt > 1)
261 1.12 jmcneill panic("%s: cannot disestablish shared irq", __func__);
262 1.5 jmcneill
263 1.12 jmcneill firqh = TAILQ_FIRST(&firq->intr_handlers);
264 1.12 jmcneill kmem_free(firqh, sizeof(*firqh));
265 1.5 jmcneill intr_disestablish(firq->intr_ih);
266 1.5 jmcneill kmem_free(firq, sizeof(*firq));
267 1.12 jmcneill sc->sc_irq[n] = NULL;
268 1.12 jmcneill return;
269 1.5 jmcneill }
270 1.12 jmcneill
271 1.12 jmcneill panic("%s: interrupt not established", __func__);
272 1.5 jmcneill }
273 1.5 jmcneill
274 1.5 jmcneill static int
275 1.5 jmcneill gic_fdt_intr(void *priv)
276 1.5 jmcneill {
277 1.5 jmcneill struct gic_fdt_irq *firq = priv;
278 1.5 jmcneill struct gic_fdt_irqhandler *firqh;
279 1.5 jmcneill int handled = 0;
280 1.5 jmcneill
281 1.7 jmcneill TAILQ_FOREACH(firqh, &firq->intr_handlers, ih_next)
282 1.5 jmcneill handled += firqh->ih_fn(firqh->ih_arg);
283 1.5 jmcneill
284 1.5 jmcneill return handled;
285 1.1 jmcneill }
286 1.1 jmcneill
287 1.1 jmcneill static bool
288 1.2 marty gic_fdt_intrstr(device_t dev, u_int *specifier, char *buf, size_t buflen)
289 1.1 jmcneill {
290 1.1 jmcneill /* 1st cell is the interrupt type; 0 is SPI, 1 is PPI */
291 1.1 jmcneill /* 2nd cell is the interrupt number */
292 1.1 jmcneill /* 3rd cell is flags */
293 1.1 jmcneill
294 1.2 marty if (!specifier)
295 1.2 marty return false;
296 1.2 marty const u_int type = be32toh(specifier[0]);
297 1.2 marty const u_int intr = be32toh(specifier[1]);
298 1.1 jmcneill const u_int irq = type == 0 ? IRQ_SPI(intr) : IRQ_PPI(intr);
299 1.1 jmcneill
300 1.1 jmcneill snprintf(buf, buflen, "GIC irq %d", irq);
301 1.1 jmcneill
302 1.1 jmcneill return true;
303 1.1 jmcneill }
304