gic_fdt.c revision 1.7 1 1.7 jmcneill /* $NetBSD: gic_fdt.c,v 1.7 2017/07/02 21:59:14 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.3 jmcneill * Copyright (c) 2015-2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.7 jmcneill __KERNEL_RCSID(0, "$NetBSD: gic_fdt.c,v 1.7 2017/07/02 21:59:14 jmcneill Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.5 jmcneill #include <sys/lwp.h>
39 1.1 jmcneill #include <sys/kmem.h>
40 1.1 jmcneill
41 1.1 jmcneill #include <arm/cortex/gic_intr.h>
42 1.3 jmcneill #include <arm/cortex/mpcore_var.h>
43 1.1 jmcneill
44 1.1 jmcneill #include <dev/fdt/fdtvar.h>
45 1.1 jmcneill
46 1.5 jmcneill #define GIC_MAXIRQ 1020
47 1.5 jmcneill
48 1.1 jmcneill static int gic_fdt_match(device_t, cfdata_t, void *);
49 1.1 jmcneill static void gic_fdt_attach(device_t, device_t, void *);
50 1.1 jmcneill
51 1.5 jmcneill static int gic_fdt_intr(void *);
52 1.5 jmcneill
53 1.2 marty static void * gic_fdt_establish(device_t, u_int *, int, int,
54 1.1 jmcneill int (*)(void *), void *);
55 1.1 jmcneill static void gic_fdt_disestablish(device_t, void *);
56 1.2 marty static bool gic_fdt_intrstr(device_t, u_int *, char *, size_t);
57 1.1 jmcneill
58 1.1 jmcneill struct fdtbus_interrupt_controller_func gic_fdt_funcs = {
59 1.1 jmcneill .establish = gic_fdt_establish,
60 1.1 jmcneill .disestablish = gic_fdt_disestablish,
61 1.1 jmcneill .intrstr = gic_fdt_intrstr
62 1.1 jmcneill };
63 1.1 jmcneill
64 1.5 jmcneill struct gic_fdt_softc;
65 1.5 jmcneill struct gic_fdt_irq;
66 1.5 jmcneill
67 1.5 jmcneill struct gic_fdt_irqhandler {
68 1.5 jmcneill struct gic_fdt_irq *ih_irq;
69 1.5 jmcneill int (*ih_fn)(void *);
70 1.5 jmcneill void *ih_arg;
71 1.5 jmcneill bool ih_mpsafe;
72 1.5 jmcneill TAILQ_ENTRY(gic_fdt_irqhandler) ih_next;
73 1.5 jmcneill };
74 1.5 jmcneill
75 1.5 jmcneill struct gic_fdt_irq {
76 1.5 jmcneill struct gic_fdt_softc *intr_sc;
77 1.5 jmcneill void *intr_ih;
78 1.5 jmcneill int intr_refcnt;
79 1.5 jmcneill int intr_ipl;
80 1.6 jmcneill int intr_level;
81 1.7 jmcneill int intr_mpsafe;
82 1.5 jmcneill TAILQ_HEAD(, gic_fdt_irqhandler) intr_handlers;
83 1.5 jmcneill };
84 1.5 jmcneill
85 1.1 jmcneill struct gic_fdt_softc {
86 1.1 jmcneill device_t sc_dev;
87 1.1 jmcneill int sc_phandle;
88 1.5 jmcneill
89 1.5 jmcneill struct gic_fdt_irq *sc_irq[GIC_MAXIRQ];
90 1.1 jmcneill };
91 1.1 jmcneill
92 1.1 jmcneill CFATTACH_DECL_NEW(gic_fdt, sizeof(struct gic_fdt_softc),
93 1.1 jmcneill gic_fdt_match, gic_fdt_attach, NULL, NULL);
94 1.1 jmcneill
95 1.1 jmcneill static int
96 1.1 jmcneill gic_fdt_match(device_t parent, cfdata_t cf, void *aux)
97 1.1 jmcneill {
98 1.1 jmcneill const char * const compatible[] = {
99 1.1 jmcneill "arm,gic-400",
100 1.1 jmcneill "arm,cortex-a15-gic",
101 1.1 jmcneill "arm,cortex-a9-gic",
102 1.1 jmcneill "arm,cortex-a7-gic",
103 1.1 jmcneill NULL
104 1.1 jmcneill };
105 1.1 jmcneill struct fdt_attach_args * const faa = aux;
106 1.1 jmcneill
107 1.1 jmcneill return of_compatible(faa->faa_phandle, compatible) >= 0;
108 1.1 jmcneill }
109 1.1 jmcneill
110 1.1 jmcneill static void
111 1.1 jmcneill gic_fdt_attach(device_t parent, device_t self, void *aux)
112 1.1 jmcneill {
113 1.1 jmcneill struct gic_fdt_softc * const sc = device_private(self);
114 1.1 jmcneill struct fdt_attach_args * const faa = aux;
115 1.3 jmcneill bus_addr_t addr_d, addr_c;
116 1.3 jmcneill bus_size_t size_d, size_c;
117 1.3 jmcneill bus_space_handle_t bsh;
118 1.1 jmcneill int error;
119 1.1 jmcneill
120 1.1 jmcneill sc->sc_dev = self;
121 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
122 1.1 jmcneill
123 1.1 jmcneill error = fdtbus_register_interrupt_controller(self, faa->faa_phandle,
124 1.1 jmcneill &gic_fdt_funcs);
125 1.1 jmcneill if (error) {
126 1.1 jmcneill aprint_error(": couldn't register with fdtbus: %d\n", error);
127 1.1 jmcneill return;
128 1.1 jmcneill }
129 1.1 jmcneill
130 1.1 jmcneill aprint_naive("\n");
131 1.1 jmcneill aprint_normal(": GIC\n");
132 1.3 jmcneill
133 1.3 jmcneill if (fdtbus_get_reg(sc->sc_phandle, 0, &addr_d, &size_d) != 0) {
134 1.3 jmcneill aprint_error(": couldn't get distributor address\n");
135 1.3 jmcneill return;
136 1.3 jmcneill }
137 1.3 jmcneill if (fdtbus_get_reg(sc->sc_phandle, 1, &addr_c, &size_c) != 0) {
138 1.3 jmcneill aprint_error(": couldn't get cpu interface address\n");
139 1.3 jmcneill return;
140 1.3 jmcneill }
141 1.3 jmcneill
142 1.3 jmcneill const bus_addr_t addr = addr_d;
143 1.3 jmcneill const bus_size_t size = (addr_c + size_c) - addr_d;
144 1.3 jmcneill
145 1.3 jmcneill error = bus_space_map(faa->faa_bst, addr, size, 0, &bsh);
146 1.3 jmcneill if (error) {
147 1.3 jmcneill aprint_error(": couldn't map registers: %d\n", error);
148 1.3 jmcneill return;
149 1.3 jmcneill }
150 1.3 jmcneill
151 1.3 jmcneill struct mpcore_attach_args mpcaa = {
152 1.3 jmcneill .mpcaa_name = "armgic",
153 1.3 jmcneill .mpcaa_memt = faa->faa_bst,
154 1.3 jmcneill .mpcaa_memh = bsh,
155 1.3 jmcneill .mpcaa_off1 = 0,
156 1.3 jmcneill .mpcaa_off2 = addr_c - addr_d
157 1.3 jmcneill };
158 1.3 jmcneill
159 1.3 jmcneill config_found(self, &mpcaa, NULL);
160 1.4 jmcneill
161 1.4 jmcneill arm_fdt_irq_set_handler(armgic_irq_handler);
162 1.1 jmcneill }
163 1.1 jmcneill
164 1.1 jmcneill static void *
165 1.2 marty gic_fdt_establish(device_t dev, u_int *specifier, int ipl, int flags,
166 1.1 jmcneill int (*func)(void *), void *arg)
167 1.1 jmcneill {
168 1.5 jmcneill struct gic_fdt_softc * const sc = device_private(dev);
169 1.5 jmcneill struct gic_fdt_irq *firq;
170 1.5 jmcneill struct gic_fdt_irqhandler *firqh;
171 1.1 jmcneill
172 1.1 jmcneill /* 1st cell is the interrupt type; 0 is SPI, 1 is PPI */
173 1.1 jmcneill /* 2nd cell is the interrupt number */
174 1.1 jmcneill /* 3rd cell is flags */
175 1.1 jmcneill
176 1.2 marty const u_int type = be32toh(specifier[0]);
177 1.2 marty const u_int intr = be32toh(specifier[1]);
178 1.1 jmcneill const u_int irq = type == 0 ? IRQ_SPI(intr) : IRQ_PPI(intr);
179 1.2 marty const u_int trig = be32toh(specifier[2]) & 0xf;
180 1.1 jmcneill const u_int level = (trig & 0x3) ? IST_EDGE : IST_LEVEL;
181 1.1 jmcneill
182 1.7 jmcneill const u_int mpsafe = (flags & FDT_INTR_MPSAFE) ? IST_MPSAFE : 0;
183 1.7 jmcneill
184 1.5 jmcneill firq = sc->sc_irq[irq];
185 1.5 jmcneill if (firq == NULL) {
186 1.5 jmcneill firq = kmem_alloc(sizeof(*firq), KM_SLEEP);
187 1.5 jmcneill firq->intr_sc = sc;
188 1.5 jmcneill firq->intr_refcnt = 0;
189 1.5 jmcneill firq->intr_ipl = ipl;
190 1.6 jmcneill firq->intr_level = level;
191 1.7 jmcneill firq->intr_mpsafe = mpsafe;
192 1.5 jmcneill TAILQ_INIT(&firq->intr_handlers);
193 1.7 jmcneill firq->intr_ih = intr_establish(irq, ipl, level | mpsafe,
194 1.5 jmcneill gic_fdt_intr, firq);
195 1.5 jmcneill if (firq->intr_ih == NULL) {
196 1.5 jmcneill kmem_free(firq, sizeof(*firq));
197 1.5 jmcneill return NULL;
198 1.5 jmcneill }
199 1.5 jmcneill sc->sc_irq[irq] = firq;
200 1.5 jmcneill }
201 1.5 jmcneill
202 1.5 jmcneill if (firq->intr_ipl != ipl) {
203 1.5 jmcneill device_printf(dev, "cannot share irq with different ipl\n");
204 1.5 jmcneill return NULL;
205 1.5 jmcneill }
206 1.6 jmcneill if (firq->intr_level != level) {
207 1.6 jmcneill device_printf(dev, "cannot share edge and level interrupts\n");
208 1.6 jmcneill return NULL;
209 1.6 jmcneill }
210 1.7 jmcneill if (firq->intr_mpsafe != mpsafe) {
211 1.7 jmcneill device_printf(dev, "cannot share between mpsafe/non-mpsafe\n");
212 1.7 jmcneill return NULL;
213 1.7 jmcneill }
214 1.5 jmcneill
215 1.5 jmcneill firq->intr_refcnt++;
216 1.5 jmcneill
217 1.5 jmcneill firqh = kmem_alloc(sizeof(*firqh), KM_SLEEP);
218 1.5 jmcneill firqh->ih_mpsafe = (flags & FDT_INTR_MPSAFE) != 0;
219 1.5 jmcneill firqh->ih_irq = firq;
220 1.5 jmcneill firqh->ih_fn = func;
221 1.5 jmcneill firqh->ih_arg = arg;
222 1.5 jmcneill TAILQ_INSERT_TAIL(&firq->intr_handlers, firqh, ih_next);
223 1.5 jmcneill
224 1.5 jmcneill return firqh;
225 1.1 jmcneill }
226 1.1 jmcneill
227 1.1 jmcneill static void
228 1.1 jmcneill gic_fdt_disestablish(device_t dev, void *ih)
229 1.1 jmcneill {
230 1.5 jmcneill struct gic_fdt_irqhandler *firqh = ih;
231 1.5 jmcneill struct gic_fdt_irq *firq = firqh->ih_irq;
232 1.5 jmcneill
233 1.5 jmcneill KASSERT(firq->intr_refcnt > 0);
234 1.5 jmcneill
235 1.5 jmcneill TAILQ_REMOVE(&firq->intr_handlers, firqh, ih_next);
236 1.5 jmcneill kmem_free(firqh, sizeof(*firqh));
237 1.5 jmcneill
238 1.5 jmcneill firq->intr_refcnt--;
239 1.5 jmcneill if (firq->intr_refcnt == 0) {
240 1.5 jmcneill intr_disestablish(firq->intr_ih);
241 1.5 jmcneill kmem_free(firq, sizeof(*firq));
242 1.5 jmcneill }
243 1.5 jmcneill }
244 1.5 jmcneill
245 1.5 jmcneill static int
246 1.5 jmcneill gic_fdt_intr(void *priv)
247 1.5 jmcneill {
248 1.5 jmcneill struct gic_fdt_irq *firq = priv;
249 1.5 jmcneill struct gic_fdt_irqhandler *firqh;
250 1.5 jmcneill int handled = 0;
251 1.5 jmcneill
252 1.7 jmcneill TAILQ_FOREACH(firqh, &firq->intr_handlers, ih_next)
253 1.5 jmcneill handled += firqh->ih_fn(firqh->ih_arg);
254 1.5 jmcneill
255 1.5 jmcneill return handled;
256 1.1 jmcneill }
257 1.1 jmcneill
258 1.1 jmcneill static bool
259 1.2 marty gic_fdt_intrstr(device_t dev, u_int *specifier, char *buf, size_t buflen)
260 1.1 jmcneill {
261 1.1 jmcneill /* 1st cell is the interrupt type; 0 is SPI, 1 is PPI */
262 1.1 jmcneill /* 2nd cell is the interrupt number */
263 1.1 jmcneill /* 3rd cell is flags */
264 1.1 jmcneill
265 1.2 marty if (!specifier)
266 1.2 marty return false;
267 1.2 marty const u_int type = be32toh(specifier[0]);
268 1.2 marty const u_int intr = be32toh(specifier[1]);
269 1.1 jmcneill const u_int irq = type == 0 ? IRQ_SPI(intr) : IRQ_PPI(intr);
270 1.1 jmcneill
271 1.1 jmcneill snprintf(buf, buflen, "GIC irq %d", irq);
272 1.1 jmcneill
273 1.1 jmcneill return true;
274 1.1 jmcneill }
275