footbridge_intr.h revision 1.14 1 1.14 he /* $NetBSD: footbridge_intr.h,v 1.14 2009/02/13 08:37:52 he Exp $ */
2 1.1 chris
3 1.1 chris /*
4 1.3 chris * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
5 1.1 chris * All rights reserved.
6 1.1 chris *
7 1.3 chris * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.3 chris *
9 1.1 chris * Redistribution and use in source and binary forms, with or without
10 1.1 chris * modification, are permitted provided that the following conditions
11 1.1 chris * are met:
12 1.1 chris * 1. Redistributions of source code must retain the above copyright
13 1.1 chris * notice, this list of conditions and the following disclaimer.
14 1.1 chris * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 chris * notice, this list of conditions and the following disclaimer in the
16 1.1 chris * documentation and/or other materials provided with the distribution.
17 1.1 chris * 3. All advertising materials mentioning features or use of this software
18 1.1 chris * must display the following acknowledgement:
19 1.3 chris * This product includes software developed for the NetBSD Project by
20 1.3 chris * Wasabi Systems, Inc.
21 1.3 chris * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.3 chris * or promote products derived from this software without specific prior
23 1.3 chris * written permission.
24 1.1 chris *
25 1.3 chris * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.3 chris * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.3 chris * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.3 chris * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.3 chris * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.3 chris * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.3 chris * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.3 chris * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.3 chris * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.3 chris * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.3 chris * POSSIBILITY OF SUCH DAMAGE.
36 1.1 chris */
37 1.1 chris
38 1.1 chris #ifndef _FOOTBRIDGE_INTR_H_
39 1.1 chris #define _FOOTBRIDGE_INTR_H_
40 1.1 chris
41 1.14 he #include <arm/cpu.h>
42 1.2 chris #include <arm/armreg.h>
43 1.2 chris
44 1.2 chris #define IPL_NONE 0 /* nothing */
45 1.11 ad #define IPL_SOFTCLOCK 1 /* clock soft interrupts */
46 1.11 ad #define IPL_SOFTBIO 2 /* block i/o */
47 1.2 chris #define IPL_SOFTNET 3 /* network software interrupts */
48 1.11 ad #define IPL_SOFTSERIAL 4 /* serial software interrupts */
49 1.11 ad #define IPL_VM 5 /* memory allocation */
50 1.11 ad #define IPL_SCHED 6 /* clock */
51 1.11 ad #define IPL_HIGH 7 /* everything */
52 1.1 chris
53 1.11 ad #define NIPL 8
54 1.1 chris
55 1.1 chris #define IST_UNUSABLE -1 /* interrupt cannot be used */
56 1.1 chris #define IST_NONE 0 /* none (dummy) */
57 1.1 chris #define IST_PULSE 1 /* pulsed */
58 1.1 chris #define IST_EDGE 2 /* edge-triggered */
59 1.1 chris #define IST_LEVEL 3 /* level-triggered */
60 1.1 chris
61 1.2 chris #define __NEWINTR /* enables new hooks in cpu_fork()/cpu_switch() */
62 1.4 thorpej
63 1.4 thorpej #define ARM_IRQ_HANDLER _C_LABEL(footbridge_intr_dispatch)
64 1.2 chris
65 1.2 chris #ifndef _LOCORE
66 1.2 chris #include <arm/cpufunc.h>
67 1.2 chris
68 1.2 chris #include <arm/footbridge/dc21285mem.h>
69 1.2 chris #include <arm/footbridge/dc21285reg.h>
70 1.1 chris
71 1.2 chris #define INT_SWMASK \
72 1.2 chris ((1U << IRQ_SOFTINT) | (1U << IRQ_RESERVED0) | \
73 1.2 chris (1U << IRQ_RESERVED1) | (1U << IRQ_RESERVED2))
74 1.2 chris #define ICU_INT_HWMASK (0xffffffff & ~(INT_SWMASK | (1U << IRQ_RESERVED3)))
75 1.2 chris
76 1.2 chris /* only call this with interrupts off */
77 1.6 perry static inline void __attribute__((__unused__))
78 1.13 matt footbridge_set_intrmask(void)
79 1.2 chris {
80 1.13 matt extern volatile uint32_t intr_enabled;
81 1.13 matt volatile uint32_t * const dc21285_armcsr_vbase =
82 1.13 matt (volatile uint32_t *)(DC21285_ARMCSR_VBASE);
83 1.13 matt
84 1.13 matt /* fetch once so we write the same number to both registers */
85 1.13 matt uint32_t tmp = intr_enabled & ICU_INT_HWMASK;
86 1.2 chris
87 1.13 matt dc21285_armcsr_vbase[IRQ_ENABLE_SET>>2] = tmp;
88 1.13 matt dc21285_armcsr_vbase[IRQ_ENABLE_CLEAR>>2] = ~tmp;
89 1.2 chris }
90 1.2 chris
91 1.6 perry static inline void __attribute__((__unused__))
92 1.13 matt footbridge_splx(int ipl)
93 1.2 chris {
94 1.13 matt extern int footbridge_imask[];
95 1.6 perry extern volatile uint32_t intr_enabled;
96 1.6 perry extern volatile int footbridge_ipending;
97 1.2 chris int oldirqstate, hwpend;
98 1.2 chris
99 1.8 chris /* Don't let the compiler re-order this code with preceding code */
100 1.8 chris __insn_barrier();
101 1.8 chris
102 1.13 matt set_curcpl(ipl);
103 1.2 chris
104 1.13 matt hwpend = footbridge_ipending & ICU_INT_HWMASK & ~footbridge_imask[ipl];
105 1.2 chris if (hwpend != 0) {
106 1.2 chris oldirqstate = disable_interrupts(I32_bit);
107 1.2 chris intr_enabled |= hwpend;
108 1.2 chris footbridge_set_intrmask();
109 1.2 chris restore_interrupts(oldirqstate);
110 1.2 chris }
111 1.2 chris
112 1.13 matt #ifdef __HAVE_FAST_SOFTINTS
113 1.13 matt cpu_dosoftints();
114 1.13 matt #endif
115 1.2 chris }
116 1.2 chris
117 1.6 perry static inline int __attribute__((__unused__))
118 1.2 chris footbridge_splraise(int ipl)
119 1.2 chris {
120 1.2 chris int old;
121 1.2 chris
122 1.13 matt old = curcpl();
123 1.13 matt set_curcpl(ipl);
124 1.2 chris
125 1.8 chris /* Don't let the compiler re-order this code with subsequent code */
126 1.8 chris __insn_barrier();
127 1.8 chris
128 1.2 chris return (old);
129 1.2 chris }
130 1.2 chris
131 1.6 perry static inline int __attribute__((__unused__))
132 1.2 chris footbridge_spllower(int ipl)
133 1.2 chris {
134 1.13 matt int old = curcpl();
135 1.2 chris
136 1.13 matt footbridge_splx(ipl);
137 1.2 chris return(old);
138 1.2 chris }
139 1.2 chris
140 1.2 chris /* should only be defined in footbridge_intr.c */
141 1.2 chris #if !defined(ARM_SPL_NOINLINE)
142 1.2 chris
143 1.2 chris #define splx(newspl) footbridge_splx(newspl)
144 1.2 chris #define _spllower(ipl) footbridge_spllower(ipl)
145 1.2 chris #define _splraise(ipl) footbridge_splraise(ipl)
146 1.2 chris void _setsoftintr(int);
147 1.2 chris
148 1.2 chris #else
149 1.2 chris
150 1.2 chris int _splraise(int);
151 1.2 chris int _spllower(int);
152 1.2 chris void splx(int);
153 1.2 chris void _setsoftintr(int);
154 1.1 chris
155 1.2 chris #endif /* ! ARM_SPL_NOINLINE */
156 1.1 chris
157 1.12 ad #include <sys/evcnt.h>
158 1.2 chris #include <sys/queue.h>
159 1.1 chris #include <machine/irqhandler.h>
160 1.2 chris
161 1.2 chris #define splsoft() _splraise(IPL_SOFT)
162 1.2 chris
163 1.2 chris #define spl0() (void)_spllower(IPL_NONE)
164 1.2 chris #define spllowersoftclock() (void)_spllower(IPL_SOFTCLOCK)
165 1.2 chris
166 1.10 thorpej typedef uint8_t ipl_t;
167 1.9 yamt typedef struct {
168 1.9 yamt ipl_t _ipl;
169 1.9 yamt } ipl_cookie_t;
170 1.9 yamt
171 1.9 yamt static inline ipl_cookie_t
172 1.9 yamt makeiplcookie(ipl_t ipl)
173 1.9 yamt {
174 1.9 yamt
175 1.9 yamt return (ipl_cookie_t){._ipl = ipl};
176 1.9 yamt }
177 1.9 yamt
178 1.9 yamt static inline int
179 1.9 yamt splraiseipl(ipl_cookie_t icookie)
180 1.9 yamt {
181 1.9 yamt
182 1.9 yamt return _splraise(icookie._ipl);
183 1.9 yamt }
184 1.9 yamt
185 1.7 yamt #include <sys/spl.h>
186 1.2 chris
187 1.2 chris /* footbridge has 32 interrupt lines */
188 1.2 chris #define NIRQ 32
189 1.2 chris
190 1.2 chris struct intrhand {
191 1.2 chris TAILQ_ENTRY(intrhand) ih_list; /* link on intrq list */
192 1.2 chris int (*ih_func)(void *); /* handler */
193 1.2 chris void *ih_arg; /* arg for handler */
194 1.2 chris int ih_ipl; /* IPL_* */
195 1.2 chris int ih_irq; /* IRQ number */
196 1.2 chris };
197 1.2 chris
198 1.2 chris #define IRQNAMESIZE sizeof("footbridge irq 31")
199 1.2 chris
200 1.2 chris struct intrq {
201 1.2 chris TAILQ_HEAD(, intrhand) iq_list; /* handler list */
202 1.2 chris struct evcnt iq_ev; /* event counter */
203 1.2 chris int iq_mask; /* IRQs to mask while handling */
204 1.2 chris int iq_levels; /* IPL_*'s this IRQ has */
205 1.2 chris int iq_ist; /* share type */
206 1.13 matt int iq_ipl; /* max ipl */
207 1.2 chris char iq_name[IRQNAMESIZE]; /* interrupt name */
208 1.2 chris };
209 1.2 chris
210 1.2 chris #endif /* _LOCORE */
211 1.1 chris
212 1.1 chris #endif /* _FOOTBRIDGE_INTR_H */
213