Home | History | Annotate | Line # | Download | only in footbridge
footbridge_pci.c revision 1.15.6.1
      1  1.15.6.1     skrll /*	$NetBSD: footbridge_pci.c,v 1.15.6.1 2009/04/28 07:33:44 skrll Exp $	*/
      2       1.1     chris 
      3       1.1     chris /*
      4       1.1     chris  * Copyright (c) 1997,1998 Mark Brinicombe.
      5       1.1     chris  * Copyright (c) 1997,1998 Causality Limited
      6       1.1     chris  * All rights reserved.
      7       1.1     chris  *
      8       1.1     chris  * Redistribution and use in source and binary forms, with or without
      9       1.1     chris  * modification, are permitted provided that the following conditions
     10       1.1     chris  * are met:
     11       1.1     chris  * 1. Redistributions of source code must retain the above copyright
     12       1.1     chris  *    notice, this list of conditions and the following disclaimer.
     13       1.1     chris  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1     chris  *    notice, this list of conditions and the following disclaimer in the
     15       1.1     chris  *    documentation and/or other materials provided with the distribution.
     16       1.1     chris  * 3. All advertising materials mentioning features or use of this software
     17       1.1     chris  *    must display the following acknowledgement:
     18       1.1     chris  *	This product includes software developed by Mark Brinicombe
     19       1.1     chris  *	for the NetBSD Project.
     20       1.1     chris  * 4. The name of the company nor the name of the author may be used to
     21       1.1     chris  *    endorse or promote products derived from this software without specific
     22       1.1     chris  *    prior written permission.
     23       1.1     chris  *
     24       1.1     chris  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     25       1.1     chris  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     26       1.1     chris  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27       1.1     chris  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     28       1.1     chris  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     29       1.1     chris  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     30       1.1     chris  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31       1.1     chris  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32       1.1     chris  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33       1.1     chris  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34       1.1     chris  * SUCH DAMAGE.
     35       1.1     chris  */
     36       1.9     chris 
     37       1.9     chris #include <sys/cdefs.h>
     38  1.15.6.1     skrll __KERNEL_RCSID(0, "$NetBSD: footbridge_pci.c,v 1.15.6.1 2009/04/28 07:33:44 skrll Exp $");
     39       1.1     chris 
     40       1.1     chris #include <sys/param.h>
     41       1.1     chris #include <sys/systm.h>
     42       1.1     chris #include <sys/conf.h>
     43       1.1     chris #include <sys/malloc.h>
     44       1.1     chris #include <sys/device.h>
     45       1.1     chris 
     46       1.1     chris #define _ARM32_BUS_DMA_PRIVATE
     47       1.1     chris #include <machine/bus.h>
     48       1.4      matt #include <machine/intr.h>
     49       1.1     chris 
     50       1.1     chris #include <dev/pci/pcireg.h>
     51       1.1     chris #include <dev/pci/pcivar.h>
     52       1.1     chris 
     53       1.1     chris #include <arm/footbridge/dc21285reg.h>
     54       1.1     chris #include <arm/footbridge/dc21285mem.h>
     55       1.1     chris 
     56       1.1     chris #include "isa.h"
     57       1.1     chris #if NISA > 0
     58       1.1     chris #include <dev/isa/isavar.h>
     59       1.1     chris #endif
     60       1.1     chris 
     61  1.15.6.1     skrll void		footbridge_pci_attach_hook(struct device *,
     62  1.15.6.1     skrll 		    struct device *, struct pcibus_attach_args *);
     63  1.15.6.1     skrll int		footbridge_pci_bus_maxdevs(void *, int);
     64  1.15.6.1     skrll pcitag_t	footbridge_pci_make_tag(void *, int, int, int);
     65  1.15.6.1     skrll void		footbridge_pci_decompose_tag(void *, pcitag_t, int *,
     66  1.15.6.1     skrll 		    int *, int *);
     67  1.15.6.1     skrll pcireg_t	footbridge_pci_conf_read(void *, pcitag_t, int);
     68  1.15.6.1     skrll void		footbridge_pci_conf_write(void *, pcitag_t, int,
     69  1.15.6.1     skrll 		    pcireg_t);
     70  1.15.6.1     skrll int		footbridge_pci_intr_map(struct pci_attach_args *,
     71  1.15.6.1     skrll 		    pci_intr_handle_t *);
     72  1.15.6.1     skrll const char	*footbridge_pci_intr_string(void *, pci_intr_handle_t);
     73  1.15.6.1     skrll void		*footbridge_pci_intr_establish(void *, pci_intr_handle_t,
     74  1.15.6.1     skrll 		    int, int (*)(void *), void *);
     75  1.15.6.1     skrll void		footbridge_pci_intr_disestablish(void *, void *);
     76  1.15.6.1     skrll const struct evcnt *footbridge_pci_intr_evcnt(void *, pci_intr_handle_t);
     77       1.1     chris 
     78       1.1     chris struct arm32_pci_chipset footbridge_pci_chipset = {
     79       1.1     chris 	NULL,	/* conf_v */
     80       1.2      matt #ifdef netwinder
     81       1.1     chris 	netwinder_pci_attach_hook,
     82       1.1     chris #else
     83       1.1     chris 	footbridge_pci_attach_hook,
     84       1.1     chris #endif
     85       1.1     chris 	footbridge_pci_bus_maxdevs,
     86       1.1     chris 	footbridge_pci_make_tag,
     87       1.1     chris 	footbridge_pci_decompose_tag,
     88       1.1     chris 	footbridge_pci_conf_read,
     89       1.1     chris 	footbridge_pci_conf_write,
     90       1.1     chris 	NULL,	/* intr_v */
     91       1.1     chris 	footbridge_pci_intr_map,
     92       1.1     chris 	footbridge_pci_intr_string,
     93       1.1     chris 	footbridge_pci_intr_evcnt,
     94       1.1     chris 	footbridge_pci_intr_establish,
     95       1.1     chris 	footbridge_pci_intr_disestablish
     96       1.1     chris };
     97       1.1     chris 
     98      1.14     chris struct arm32_dma_range footbridge_dma_ranges[1];
     99      1.14     chris 
    100       1.1     chris /*
    101       1.1     chris  * PCI doesn't have any special needs; just use the generic versions
    102       1.1     chris  * of these functions.
    103       1.1     chris  */
    104       1.1     chris struct arm32_bus_dma_tag footbridge_pci_bus_dma_tag = {
    105      1.14     chris 	footbridge_dma_ranges,
    106      1.14     chris 	1,
    107      1.10        he 	NULL,
    108       1.1     chris 	_bus_dmamap_create,
    109       1.1     chris 	_bus_dmamap_destroy,
    110       1.1     chris 	_bus_dmamap_load,
    111       1.1     chris 	_bus_dmamap_load_mbuf,
    112       1.1     chris 	_bus_dmamap_load_uio,
    113       1.1     chris 	_bus_dmamap_load_raw,
    114       1.1     chris 	_bus_dmamap_unload,
    115       1.5   thorpej 	_bus_dmamap_sync,	/* pre */
    116       1.5   thorpej 	NULL,			/* post */
    117       1.1     chris 	_bus_dmamem_alloc,
    118       1.1     chris 	_bus_dmamem_free,
    119       1.1     chris 	_bus_dmamem_map,
    120       1.1     chris 	_bus_dmamem_unmap,
    121       1.1     chris 	_bus_dmamem_mmap,
    122       1.1     chris };
    123       1.1     chris 
    124       1.1     chris /*
    125       1.1     chris  * Currently we only support 12 devices as we select directly in the
    126       1.1     chris  * type 0 config cycle
    127       1.1     chris  * (See conf_{read,write} for more detail
    128       1.1     chris  */
    129       1.1     chris #define MAX_PCI_DEVICES	21
    130       1.1     chris 
    131       1.1     chris /*static int
    132       1.1     chris pci_intr(void *arg)
    133       1.1     chris {
    134       1.1     chris 	printf("pci int %x\n", (int)arg);
    135       1.1     chris 	return(0);
    136       1.1     chris }*/
    137       1.1     chris 
    138       1.1     chris 
    139       1.1     chris void
    140  1.15.6.1     skrll footbridge_pci_attach_hook(struct device *parent, struct device *self, struct pcibus_attach_args *pba)
    141       1.1     chris {
    142       1.1     chris #ifdef PCI_DEBUG
    143       1.1     chris 	printf("footbridge_pci_attach_hook()\n");
    144       1.1     chris #endif
    145       1.1     chris 
    146       1.1     chris /*	intr_claim(18, IPL_NONE, "pci int 0", pci_intr, (void *)0x10000);
    147       1.1     chris 	intr_claim(8, IPL_NONE, "pci int 1", pci_intr, (void *)0x10001);
    148       1.1     chris 	intr_claim(9, IPL_NONE, "pci int 2", pci_intr, (void *)0x10002);
    149       1.1     chris 	intr_claim(11, IPL_NONE, "pci int 3", pci_intr, (void *)0x10003);*/
    150       1.1     chris }
    151       1.1     chris 
    152       1.1     chris int
    153  1.15.6.1     skrll footbridge_pci_bus_maxdevs(void *pcv, int busno)
    154       1.1     chris {
    155       1.1     chris #ifdef PCI_DEBUG
    156       1.1     chris 	printf("footbridge_pci_bus_maxdevs(pcv=%p, busno=%d)\n", pcv, busno);
    157       1.1     chris #endif
    158       1.1     chris 	return(MAX_PCI_DEVICES);
    159       1.1     chris }
    160       1.1     chris 
    161       1.1     chris pcitag_t
    162  1.15.6.1     skrll footbridge_pci_make_tag(void *pcv, int bus, int device, int function)
    163       1.1     chris {
    164       1.1     chris #ifdef PCI_DEBUG
    165       1.1     chris 	printf("footbridge_pci_make_tag(pcv=%p, bus=%d, device=%d, function=%d)\n",
    166       1.1     chris 	    pcv, bus, device, function);
    167       1.1     chris #endif
    168       1.1     chris 	return ((bus << 16) | (device << 11) | (function << 8));
    169       1.1     chris }
    170       1.1     chris 
    171       1.1     chris void
    172  1.15.6.1     skrll footbridge_pci_decompose_tag(void *pcv, pcitag_t tag, int *busp, int *devicep, int *functionp)
    173       1.1     chris {
    174       1.1     chris #ifdef PCI_DEBUG
    175      1.13     chris 	printf("footbridge_pci_decompose_tag(pcv=%p, tag=0x%08x, bp=%p, dp=%p, fp=%p)\n",
    176      1.13     chris 	    pcv, (uint32_t)tag, busp, devicep, functionp);
    177       1.1     chris #endif
    178       1.1     chris 
    179       1.1     chris 	if (busp != NULL)
    180       1.1     chris 		*busp = (tag >> 16) & 0xff;
    181       1.1     chris 	if (devicep != NULL)
    182       1.1     chris 		*devicep = (tag >> 11) & 0x1f;
    183       1.1     chris 	if (functionp != NULL)
    184       1.1     chris 		*functionp = (tag >> 8) & 0x7;
    185       1.1     chris }
    186       1.1     chris 
    187       1.1     chris pcireg_t
    188  1.15.6.1     skrll footbridge_pci_conf_read(void *pcv, pcitag_t tag, int reg)
    189       1.1     chris {
    190       1.1     chris 	int bus, device, function;
    191       1.1     chris 	u_int address;
    192       1.1     chris 	pcireg_t data;
    193       1.1     chris 
    194       1.1     chris 	footbridge_pci_decompose_tag(pcv, tag, &bus, &device, &function);
    195       1.1     chris 	if (bus == 0)
    196       1.1     chris 		/* Limited to 12 devices or we exceed type 0 config space */
    197       1.1     chris 		address = DC21285_PCI_TYPE_0_CONFIG_VBASE | (3 << 22) | (device << 11);
    198       1.1     chris 	else
    199       1.1     chris 		address = DC21285_PCI_TYPE_1_CONFIG_VBASE | (device << 11) |
    200       1.1     chris 		    (bus << 16);
    201       1.1     chris 
    202       1.1     chris 	address |= (function << 8) | reg;
    203       1.1     chris 
    204       1.1     chris 	data = *((unsigned int *)address);
    205       1.1     chris #ifdef PCI_DEBUG
    206       1.1     chris 	printf("footbridge_pci_conf_read(pcv=%p tag=0x%08x reg=0x%02x)=0x%08x\n",
    207      1.13     chris 	    pcv, (uint32_t)tag, reg, data);
    208       1.1     chris #endif
    209       1.1     chris 	return(data);
    210       1.1     chris }
    211       1.1     chris 
    212       1.1     chris void
    213  1.15.6.1     skrll footbridge_pci_conf_write(void *pcv, pcitag_t tag, int reg, pcireg_t data)
    214       1.1     chris {
    215       1.1     chris 	int bus, device, function;
    216       1.1     chris 	u_int address;
    217       1.1     chris 
    218       1.1     chris 	footbridge_pci_decompose_tag(pcv, tag, &bus, &device, &function);
    219       1.1     chris 	if (bus == 0)
    220       1.1     chris 		address = DC21285_PCI_TYPE_0_CONFIG_VBASE | (3 << 22) | (device << 11);
    221       1.1     chris 	else
    222       1.1     chris 		address = DC21285_PCI_TYPE_1_CONFIG_VBASE | (device << 11) |
    223       1.1     chris 		    (bus << 16);
    224       1.1     chris 
    225       1.1     chris 	address |= (function << 8) | reg;
    226       1.1     chris 
    227       1.1     chris #ifdef PCI_DEBUG
    228       1.1     chris 	printf("footbridge_pci_conf_write(pcv=%p tag=0x%08x reg=0x%02x, 0x%08x)\n",
    229      1.13     chris 	    pcv, (uint32_t)tag, reg, data);
    230       1.1     chris #endif
    231       1.1     chris 
    232       1.1     chris 	*((unsigned int *)address) = data;
    233       1.1     chris }
    234       1.1     chris 
    235       1.1     chris int
    236  1.15.6.1     skrll footbridge_pci_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    237       1.1     chris {
    238       1.1     chris 	int pin = pa->pa_intrpin, line = pa->pa_intrline;
    239       1.1     chris 	int intr = -1;
    240       1.1     chris 
    241       1.1     chris #ifdef PCI_DEBUG
    242       1.1     chris 	void *pcv = pa->pa_pc;
    243       1.1     chris 	pcitag_t intrtag = pa->pa_intrtag;
    244       1.1     chris 	int bus, device, function;
    245       1.1     chris 
    246       1.1     chris 	footbridge_pci_decompose_tag(pcv, intrtag, &bus, &device, &function);
    247      1.13     chris 	printf("footbridge_pci_intr_map: pcv=%p, tag=%08x pin=%d line=%d dev=%d\n",
    248      1.13     chris 	    pcv, (uint32_t)intrtag, pin, line, device);
    249       1.1     chris #endif
    250       1.1     chris 
    251       1.1     chris 	/*
    252       1.1     chris 	 * Only the line is used to map the interrupt.
    253       1.1     chris 	 * The firmware is expected to setup up the interrupt
    254       1.1     chris 	 * line as seen from the CPU
    255       1.1     chris 	 * This means the firmware deals with the interrupt rotation
    256       1.1     chris 	 * between slots etc.
    257       1.1     chris 	 *
    258       1.1     chris 	 * Perhaps the firmware should also to the final mapping
    259       1.1     chris 	 * to a 21285 interrupt bit so the code below would be
    260       1.1     chris 	 * completely MI.
    261       1.1     chris 	 */
    262       1.1     chris 
    263       1.1     chris 	switch (line) {
    264       1.1     chris 	case PCI_INTERRUPT_PIN_NONE:
    265       1.1     chris 	case 0xff:
    266       1.1     chris 		/* No IRQ */
    267       1.1     chris 		printf("pci_intr_map: no mapping for pin %c\n", '@' + pin);
    268       1.1     chris 		*ihp = -1;
    269       1.1     chris 		return(1);
    270       1.1     chris 		break;
    271       1.3     chris #ifdef cats
    272       1.1     chris 	/* This is machine dependant and needs to be moved */
    273       1.1     chris 	case PCI_INTERRUPT_PIN_A:
    274       1.1     chris 		intr = IRQ_PCI;
    275       1.1     chris 		break;
    276       1.1     chris 	case PCI_INTERRUPT_PIN_B:
    277       1.1     chris 		intr = IRQ_IN_L0;
    278       1.1     chris 		break;
    279       1.1     chris 	case PCI_INTERRUPT_PIN_C:
    280       1.1     chris 		intr = IRQ_IN_L1;
    281       1.1     chris 		break;
    282       1.1     chris 	case PCI_INTERRUPT_PIN_D:
    283       1.1     chris 		intr = IRQ_IN_L3;
    284       1.1     chris 		break;
    285       1.1     chris #endif
    286       1.1     chris 	default:
    287       1.1     chris 		/*
    288       1.1     chris 		 * Experimental firmware feature ...
    289       1.1     chris 		 *
    290       1.1     chris 		 * If the interrupt line is in the range 0x80 to 0x8F
    291       1.1     chris 		 * then the lower 4 bits indicate the ISA interrupt
    292       1.1     chris 		 * bit that should be used.
    293       1.1     chris 		 * If the interrupt line is in the range 0x40 to 0x5F
    294       1.1     chris 		 * then the lower 5 bits indicate the actual DC21285
    295       1.1     chris 		 * interrupt bit that should be used.
    296       1.1     chris 		 */
    297       1.1     chris 
    298       1.1     chris 		if (line >= 0x40 && line <= 0x5f)
    299       1.1     chris 			intr = line & 0x1f;
    300       1.1     chris 		else if (line >= 0x80 && line <= 0x8f)
    301       1.1     chris 			intr = line;
    302       1.1     chris 		else {
    303       1.1     chris 	                printf("footbridge_pci_intr_map: out of range interrupt"
    304       1.1     chris 			       "pin %d line %d (%#x)\n", pin, line, line);
    305       1.1     chris 			*ihp = -1;
    306       1.1     chris 			return(1);
    307       1.1     chris 		}
    308       1.1     chris 		break;
    309       1.1     chris 	}
    310       1.1     chris 
    311       1.1     chris #ifdef PCI_DEBUG
    312       1.1     chris 	printf("pin %d, line %d mapped to int %d\n", pin, line, intr);
    313       1.1     chris #endif
    314       1.1     chris 
    315       1.1     chris 	*ihp = intr;
    316       1.1     chris 	return(0);
    317       1.1     chris }
    318       1.1     chris 
    319       1.1     chris const char *
    320  1.15.6.1     skrll footbridge_pci_intr_string(void *pcv, pci_intr_handle_t ih)
    321       1.1     chris {
    322      1.15     chris 	static char irqstr[7+2+3]; /* "isairq dd" + NULL + sanity */
    323       1.1     chris 
    324       1.1     chris #ifdef PCI_DEBUG
    325      1.11  christos 	printf("footbridge_pci_intr_string(pcv=%p, ih=0x%lx)\n", pcv, ih);
    326       1.1     chris #endif
    327       1.1     chris 	if (ih == 0)
    328       1.6    provos 		panic("footbridge_pci_intr_string: bogus handle 0x%lx", ih);
    329       1.1     chris 
    330       1.1     chris #if NISA > 0
    331       1.1     chris 	if (ih >= 0x80 && ih <= 0x8f) {
    332       1.1     chris 		sprintf(irqstr, "isairq %ld", (ih & 0x0f));
    333       1.1     chris 		return(irqstr);
    334       1.1     chris 	}
    335       1.1     chris #endif
    336       1.1     chris 	sprintf(irqstr, "irq %ld", ih);
    337       1.1     chris 	return(irqstr);
    338       1.1     chris }
    339       1.1     chris 
    340       1.1     chris void *
    341       1.1     chris footbridge_pci_intr_establish(pcv, ih, level, func, arg)
    342       1.1     chris 	void *pcv;
    343       1.1     chris 	pci_intr_handle_t ih;
    344  1.15.6.1     skrll 	int level, (*func)(void *);
    345       1.1     chris 	void *arg;
    346       1.1     chris {
    347       1.1     chris 	void *intr;
    348       1.1     chris 	int length;
    349       1.1     chris 	char *string;
    350       1.1     chris 
    351       1.1     chris #ifdef PCI_DEBUG
    352       1.1     chris 	printf("footbridge_pci_intr_establish(pcv=%p, ih=0x%lx, level=%d, func=%p, arg=%p)\n",
    353       1.1     chris 	    pcv, ih, level, func, arg);
    354       1.1     chris #endif
    355       1.1     chris 
    356       1.1     chris 	/* Copy the interrupt string to a private buffer */
    357       1.1     chris 	length = strlen(footbridge_pci_intr_string(pcv, ih));
    358       1.1     chris 	string = malloc(length + 1, M_DEVBUF, M_WAITOK);
    359       1.1     chris 	strcpy(string, footbridge_pci_intr_string(pcv, ih));
    360       1.1     chris #if NISA > 0
    361       1.1     chris 	/*
    362       1.1     chris 	 * XXX the IDE driver will attach the interrupts in compat mode and
    363       1.1     chris 	 * thus we need to fail this here.
    364       1.1     chris 	 * This assumes that the interrupts are 14 and 15 which they are for
    365       1.1     chris 	 * IDE compat mode.
    366       1.1     chris 	 * Really the firmware should make this clear in the interrupt reg.
    367       1.1     chris 	 */
    368       1.1     chris 	if (ih >= 0x80 && ih <= 0x8d) {
    369       1.1     chris 		intr = isa_intr_establish(NULL, (ih & 0x0f), IST_EDGE,
    370       1.1     chris 		    level, func, arg);
    371       1.1     chris 	} else
    372       1.1     chris #endif
    373       1.8     chris 	intr = footbridge_intr_claim(ih, level, string, func, arg);
    374       1.1     chris 
    375       1.1     chris 	return(intr);
    376       1.1     chris }
    377       1.1     chris 
    378       1.1     chris void
    379  1.15.6.1     skrll footbridge_pci_intr_disestablish(void *pcv, void *cookie)
    380       1.1     chris {
    381       1.1     chris #ifdef PCI_DEBUG
    382      1.13     chris 	printf("footbridge_pci_intr_disestablish(pcv=%p, cookie=0x%p)\n",
    383       1.1     chris 	    pcv, cookie);
    384       1.1     chris #endif
    385       1.1     chris 	/* XXXX Need to free the string */
    386       1.8     chris 	footbridge_intr_disestablish(cookie);
    387       1.1     chris }
    388