footbridge_pci.c revision 1.2 1 1.2 matt /* $NetBSD: footbridge_pci.c,v 1.2 2001/06/12 17:10:26 matt Exp $ */
2 1.1 chris
3 1.1 chris /*
4 1.1 chris * Copyright (c) 1997,1998 Mark Brinicombe.
5 1.1 chris * Copyright (c) 1997,1998 Causality Limited
6 1.1 chris * All rights reserved.
7 1.1 chris *
8 1.1 chris * Redistribution and use in source and binary forms, with or without
9 1.1 chris * modification, are permitted provided that the following conditions
10 1.1 chris * are met:
11 1.1 chris * 1. Redistributions of source code must retain the above copyright
12 1.1 chris * notice, this list of conditions and the following disclaimer.
13 1.1 chris * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 chris * notice, this list of conditions and the following disclaimer in the
15 1.1 chris * documentation and/or other materials provided with the distribution.
16 1.1 chris * 3. All advertising materials mentioning features or use of this software
17 1.1 chris * must display the following acknowledgement:
18 1.1 chris * This product includes software developed by Mark Brinicombe
19 1.1 chris * for the NetBSD Project.
20 1.1 chris * 4. The name of the company nor the name of the author may be used to
21 1.1 chris * endorse or promote products derived from this software without specific
22 1.1 chris * prior written permission.
23 1.1 chris *
24 1.1 chris * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 1.1 chris * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 1.1 chris * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 chris * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
28 1.1 chris * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
29 1.1 chris * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
30 1.1 chris * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 chris * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 chris * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 chris * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 chris * SUCH DAMAGE.
35 1.1 chris */
36 1.1 chris
37 1.1 chris #include "opt_ebsa285.h"
38 1.1 chris
39 1.1 chris #include <sys/param.h>
40 1.1 chris #include <sys/systm.h>
41 1.1 chris #include <sys/conf.h>
42 1.1 chris #include <sys/malloc.h>
43 1.1 chris #include <sys/device.h>
44 1.1 chris
45 1.1 chris #define _ARM32_BUS_DMA_PRIVATE
46 1.1 chris #include <machine/bus.h>
47 1.1 chris #include <machine/irqhandler.h>
48 1.1 chris
49 1.1 chris #include <dev/pci/pcireg.h>
50 1.1 chris #include <dev/pci/pcivar.h>
51 1.1 chris
52 1.1 chris #include <arm/footbridge/dc21285reg.h>
53 1.1 chris #include <arm/footbridge/dc21285mem.h>
54 1.1 chris
55 1.1 chris #include "isa.h"
56 1.1 chris #if NISA > 0
57 1.1 chris #include <dev/isa/isavar.h>
58 1.1 chris #endif
59 1.1 chris
60 1.2 matt #ifdef netwinder
61 1.1 chris void netwinder_pci_attach_hook __P((struct device *,
62 1.1 chris struct device *, struct pcibus_attach_args *));
63 1.1 chris #endif
64 1.1 chris void footbridge_pci_attach_hook __P((struct device *,
65 1.1 chris struct device *, struct pcibus_attach_args *));
66 1.1 chris int footbridge_pci_bus_maxdevs __P((void *, int));
67 1.1 chris pcitag_t footbridge_pci_make_tag __P((void *, int, int, int));
68 1.1 chris void footbridge_pci_decompose_tag __P((void *, pcitag_t, int *,
69 1.1 chris int *, int *));
70 1.1 chris pcireg_t footbridge_pci_conf_read __P((void *, pcitag_t, int));
71 1.1 chris void footbridge_pci_conf_write __P((void *, pcitag_t, int,
72 1.1 chris pcireg_t));
73 1.1 chris int footbridge_pci_intr_map __P((struct pci_attach_args *,
74 1.1 chris pci_intr_handle_t *));
75 1.1 chris const char *footbridge_pci_intr_string __P((void *, pci_intr_handle_t));
76 1.1 chris const struct evcnt *footbridge_pci_intr_evcnt __P((void *, pci_intr_handle_t));
77 1.1 chris void *footbridge_pci_intr_establish __P((void *, pci_intr_handle_t,
78 1.1 chris int, int (*)(void *), void *));
79 1.1 chris void footbridge_pci_intr_disestablish __P((void *, void *));
80 1.1 chris
81 1.1 chris
82 1.1 chris struct arm32_pci_chipset footbridge_pci_chipset = {
83 1.1 chris NULL, /* conf_v */
84 1.2 matt #ifdef netwinder
85 1.1 chris netwinder_pci_attach_hook,
86 1.1 chris #else
87 1.1 chris footbridge_pci_attach_hook,
88 1.1 chris #endif
89 1.1 chris footbridge_pci_bus_maxdevs,
90 1.1 chris footbridge_pci_make_tag,
91 1.1 chris footbridge_pci_decompose_tag,
92 1.1 chris footbridge_pci_conf_read,
93 1.1 chris footbridge_pci_conf_write,
94 1.1 chris NULL, /* intr_v */
95 1.1 chris footbridge_pci_intr_map,
96 1.1 chris footbridge_pci_intr_string,
97 1.1 chris footbridge_pci_intr_evcnt,
98 1.1 chris footbridge_pci_intr_establish,
99 1.1 chris footbridge_pci_intr_disestablish
100 1.1 chris };
101 1.1 chris
102 1.1 chris /*
103 1.1 chris * PCI doesn't have any special needs; just use the generic versions
104 1.1 chris * of these functions.
105 1.1 chris */
106 1.1 chris struct arm32_bus_dma_tag footbridge_pci_bus_dma_tag = {
107 1.1 chris 0,
108 1.1 chris 0,
109 1.1 chris _bus_dmamap_create,
110 1.1 chris _bus_dmamap_destroy,
111 1.1 chris _bus_dmamap_load,
112 1.1 chris _bus_dmamap_load_mbuf,
113 1.1 chris _bus_dmamap_load_uio,
114 1.1 chris _bus_dmamap_load_raw,
115 1.1 chris _bus_dmamap_unload,
116 1.1 chris _bus_dmamap_sync,
117 1.1 chris _bus_dmamem_alloc,
118 1.1 chris _bus_dmamem_free,
119 1.1 chris _bus_dmamem_map,
120 1.1 chris _bus_dmamem_unmap,
121 1.1 chris _bus_dmamem_mmap,
122 1.1 chris };
123 1.1 chris
124 1.1 chris /*
125 1.1 chris * Currently we only support 12 devices as we select directly in the
126 1.1 chris * type 0 config cycle
127 1.1 chris * (See conf_{read,write} for more detail
128 1.1 chris */
129 1.1 chris #define MAX_PCI_DEVICES 21
130 1.1 chris
131 1.1 chris /*static int
132 1.1 chris pci_intr(void *arg)
133 1.1 chris {
134 1.1 chris printf("pci int %x\n", (int)arg);
135 1.1 chris return(0);
136 1.1 chris }*/
137 1.1 chris
138 1.1 chris
139 1.1 chris void
140 1.1 chris footbridge_pci_attach_hook(parent, self, pba)
141 1.1 chris struct device *parent, *self;
142 1.1 chris struct pcibus_attach_args *pba;
143 1.1 chris {
144 1.1 chris #ifdef PCI_DEBUG
145 1.1 chris printf("footbridge_pci_attach_hook()\n");
146 1.1 chris #endif
147 1.1 chris
148 1.1 chris /* intr_claim(18, IPL_NONE, "pci int 0", pci_intr, (void *)0x10000);
149 1.1 chris intr_claim(8, IPL_NONE, "pci int 1", pci_intr, (void *)0x10001);
150 1.1 chris intr_claim(9, IPL_NONE, "pci int 2", pci_intr, (void *)0x10002);
151 1.1 chris intr_claim(11, IPL_NONE, "pci int 3", pci_intr, (void *)0x10003);*/
152 1.1 chris }
153 1.1 chris
154 1.1 chris int
155 1.1 chris footbridge_pci_bus_maxdevs(pcv, busno)
156 1.1 chris void *pcv;
157 1.1 chris int busno;
158 1.1 chris {
159 1.1 chris #ifdef PCI_DEBUG
160 1.1 chris printf("footbridge_pci_bus_maxdevs(pcv=%p, busno=%d)\n", pcv, busno);
161 1.1 chris #endif
162 1.1 chris return(MAX_PCI_DEVICES);
163 1.1 chris }
164 1.1 chris
165 1.1 chris pcitag_t
166 1.1 chris footbridge_pci_make_tag(pcv, bus, device, function)
167 1.1 chris void *pcv;
168 1.1 chris int bus, device, function;
169 1.1 chris {
170 1.1 chris #ifdef PCI_DEBUG
171 1.1 chris printf("footbridge_pci_make_tag(pcv=%p, bus=%d, device=%d, function=%d)\n",
172 1.1 chris pcv, bus, device, function);
173 1.1 chris #endif
174 1.1 chris return ((bus << 16) | (device << 11) | (function << 8));
175 1.1 chris }
176 1.1 chris
177 1.1 chris void
178 1.1 chris footbridge_pci_decompose_tag(pcv, tag, busp, devicep, functionp)
179 1.1 chris void *pcv;
180 1.1 chris pcitag_t tag;
181 1.1 chris int *busp, *devicep, *functionp;
182 1.1 chris {
183 1.1 chris #ifdef PCI_DEBUG
184 1.1 chris printf("footbridge_pci_decompose_tag(pcv=%p, tag=0x%08x, bp=%x, dp=%x, fp=%x)\n",
185 1.1 chris pcv, tag, busp, devicep, functionp);
186 1.1 chris #endif
187 1.1 chris
188 1.1 chris if (busp != NULL)
189 1.1 chris *busp = (tag >> 16) & 0xff;
190 1.1 chris if (devicep != NULL)
191 1.1 chris *devicep = (tag >> 11) & 0x1f;
192 1.1 chris if (functionp != NULL)
193 1.1 chris *functionp = (tag >> 8) & 0x7;
194 1.1 chris }
195 1.1 chris
196 1.1 chris pcireg_t
197 1.1 chris footbridge_pci_conf_read(pcv, tag, reg)
198 1.1 chris void *pcv;
199 1.1 chris pcitag_t tag;
200 1.1 chris int reg;
201 1.1 chris {
202 1.1 chris int bus, device, function;
203 1.1 chris u_int address;
204 1.1 chris pcireg_t data;
205 1.1 chris
206 1.1 chris footbridge_pci_decompose_tag(pcv, tag, &bus, &device, &function);
207 1.1 chris if (bus == 0)
208 1.1 chris /* Limited to 12 devices or we exceed type 0 config space */
209 1.1 chris address = DC21285_PCI_TYPE_0_CONFIG_VBASE | (3 << 22) | (device << 11);
210 1.1 chris else
211 1.1 chris address = DC21285_PCI_TYPE_1_CONFIG_VBASE | (device << 11) |
212 1.1 chris (bus << 16);
213 1.1 chris
214 1.1 chris address |= (function << 8) | reg;
215 1.1 chris
216 1.1 chris data = *((unsigned int *)address);
217 1.1 chris #ifdef PCI_DEBUG
218 1.1 chris printf("footbridge_pci_conf_read(pcv=%p tag=0x%08x reg=0x%02x)=0x%08x\n",
219 1.1 chris pcv, tag, reg, data);
220 1.1 chris #endif
221 1.1 chris return(data);
222 1.1 chris }
223 1.1 chris
224 1.1 chris void
225 1.1 chris footbridge_pci_conf_write(pcv, tag, reg, data)
226 1.1 chris void *pcv;
227 1.1 chris pcitag_t tag;
228 1.1 chris int reg;
229 1.1 chris pcireg_t data;
230 1.1 chris {
231 1.1 chris int bus, device, function;
232 1.1 chris u_int address;
233 1.1 chris
234 1.1 chris footbridge_pci_decompose_tag(pcv, tag, &bus, &device, &function);
235 1.1 chris if (bus == 0)
236 1.1 chris address = DC21285_PCI_TYPE_0_CONFIG_VBASE | (3 << 22) | (device << 11);
237 1.1 chris else
238 1.1 chris address = DC21285_PCI_TYPE_1_CONFIG_VBASE | (device << 11) |
239 1.1 chris (bus << 16);
240 1.1 chris
241 1.1 chris address |= (function << 8) | reg;
242 1.1 chris
243 1.1 chris #ifdef PCI_DEBUG
244 1.1 chris printf("footbridge_pci_conf_write(pcv=%p tag=0x%08x reg=0x%02x, 0x%08x)\n",
245 1.1 chris pcv, tag, reg, data);
246 1.1 chris #endif
247 1.1 chris
248 1.1 chris *((unsigned int *)address) = data;
249 1.1 chris }
250 1.1 chris
251 1.1 chris int
252 1.1 chris footbridge_pci_intr_map(pa, ihp)
253 1.1 chris struct pci_attach_args *pa;
254 1.1 chris pci_intr_handle_t *ihp;
255 1.1 chris {
256 1.1 chris int pin = pa->pa_intrpin, line = pa->pa_intrline;
257 1.1 chris int intr = -1;
258 1.1 chris
259 1.1 chris #ifdef PCI_DEBUG
260 1.1 chris void *pcv = pa->pa_pc;
261 1.1 chris pcitag_t intrtag = pa->pa_intrtag;
262 1.1 chris int bus, device, function;
263 1.1 chris
264 1.1 chris footbridge_pci_decompose_tag(pcv, intrtag, &bus, &device, &function);
265 1.1 chris printf("footbride_pci_intr_map: pcv=%p, tag=%08lx pin=%d line=%d dev=%d\n",
266 1.1 chris pcv, intrtag, pin, line, device);
267 1.1 chris #endif
268 1.1 chris
269 1.1 chris /*
270 1.1 chris * Only the line is used to map the interrupt.
271 1.1 chris * The firmware is expected to setup up the interrupt
272 1.1 chris * line as seen from the CPU
273 1.1 chris * This means the firmware deals with the interrupt rotation
274 1.1 chris * between slots etc.
275 1.1 chris *
276 1.1 chris * Perhaps the firmware should also to the final mapping
277 1.1 chris * to a 21285 interrupt bit so the code below would be
278 1.1 chris * completely MI.
279 1.1 chris */
280 1.1 chris
281 1.1 chris switch (line) {
282 1.1 chris case PCI_INTERRUPT_PIN_NONE:
283 1.1 chris case 0xff:
284 1.1 chris /* No IRQ */
285 1.1 chris printf("pci_intr_map: no mapping for pin %c\n", '@' + pin);
286 1.1 chris *ihp = -1;
287 1.1 chris return(1);
288 1.1 chris break;
289 1.1 chris #ifdef EBSA285
290 1.1 chris /* This is machine dependant and needs to be moved */
291 1.1 chris case PCI_INTERRUPT_PIN_A:
292 1.1 chris intr = IRQ_PCI;
293 1.1 chris break;
294 1.1 chris case PCI_INTERRUPT_PIN_B:
295 1.1 chris intr = IRQ_IN_L0;
296 1.1 chris break;
297 1.1 chris case PCI_INTERRUPT_PIN_C:
298 1.1 chris intr = IRQ_IN_L1;
299 1.1 chris break;
300 1.1 chris case PCI_INTERRUPT_PIN_D:
301 1.1 chris intr = IRQ_IN_L3;
302 1.1 chris break;
303 1.1 chris #endif
304 1.1 chris default:
305 1.1 chris /*
306 1.1 chris * Experimental firmware feature ...
307 1.1 chris *
308 1.1 chris * If the interrupt line is in the range 0x80 to 0x8F
309 1.1 chris * then the lower 4 bits indicate the ISA interrupt
310 1.1 chris * bit that should be used.
311 1.1 chris * If the interrupt line is in the range 0x40 to 0x5F
312 1.1 chris * then the lower 5 bits indicate the actual DC21285
313 1.1 chris * interrupt bit that should be used.
314 1.1 chris */
315 1.1 chris
316 1.1 chris if (line >= 0x40 && line <= 0x5f)
317 1.1 chris intr = line & 0x1f;
318 1.1 chris else if (line >= 0x80 && line <= 0x8f)
319 1.1 chris intr = line;
320 1.1 chris else {
321 1.1 chris printf("footbridge_pci_intr_map: out of range interrupt"
322 1.1 chris "pin %d line %d (%#x)\n", pin, line, line);
323 1.1 chris *ihp = -1;
324 1.1 chris return(1);
325 1.1 chris }
326 1.1 chris break;
327 1.1 chris }
328 1.1 chris
329 1.1 chris #ifdef PCI_DEBUG
330 1.1 chris printf("pin %d, line %d mapped to int %d\n", pin, line, intr);
331 1.1 chris #endif
332 1.1 chris
333 1.1 chris *ihp = intr;
334 1.1 chris return(0);
335 1.1 chris }
336 1.1 chris
337 1.1 chris const char *
338 1.1 chris footbridge_pci_intr_string(pcv, ih)
339 1.1 chris void *pcv;
340 1.1 chris pci_intr_handle_t ih;
341 1.1 chris {
342 1.1 chris static char irqstr[8]; /* 4 + 2 + NULL + sanity */
343 1.1 chris
344 1.1 chris #ifdef PCI_DEBUG
345 1.1 chris printf("footbridge_pci_intr_string(pcv=0x%p, ih=0x%lx)\n", pcv, ih);
346 1.1 chris #endif
347 1.1 chris if (ih == 0)
348 1.1 chris panic("footbridge_pci_intr_string: bogus handle 0x%lx\n", ih);
349 1.1 chris
350 1.1 chris #if NISA > 0
351 1.1 chris if (ih >= 0x80 && ih <= 0x8f) {
352 1.1 chris sprintf(irqstr, "isairq %ld", (ih & 0x0f));
353 1.1 chris return(irqstr);
354 1.1 chris }
355 1.1 chris #endif
356 1.1 chris sprintf(irqstr, "irq %ld", ih);
357 1.1 chris return(irqstr);
358 1.1 chris }
359 1.1 chris
360 1.1 chris const struct evcnt *
361 1.1 chris footbridge_pci_intr_evcnt(pcv, ih)
362 1.1 chris void *pcv;
363 1.1 chris pci_intr_handle_t ih;
364 1.1 chris {
365 1.1 chris
366 1.1 chris /* XXX for now, no evcnt parent reported */
367 1.1 chris return NULL;
368 1.1 chris }
369 1.1 chris
370 1.1 chris void *
371 1.1 chris footbridge_pci_intr_establish(pcv, ih, level, func, arg)
372 1.1 chris void *pcv;
373 1.1 chris pci_intr_handle_t ih;
374 1.1 chris int level, (*func) __P((void *));
375 1.1 chris void *arg;
376 1.1 chris {
377 1.1 chris void *intr;
378 1.1 chris int length;
379 1.1 chris char *string;
380 1.1 chris
381 1.1 chris #ifdef PCI_DEBUG
382 1.1 chris printf("footbridge_pci_intr_establish(pcv=%p, ih=0x%lx, level=%d, func=%p, arg=%p)\n",
383 1.1 chris pcv, ih, level, func, arg);
384 1.1 chris #endif
385 1.1 chris
386 1.1 chris /* Copy the interrupt string to a private buffer */
387 1.1 chris length = strlen(footbridge_pci_intr_string(pcv, ih));
388 1.1 chris string = malloc(length + 1, M_DEVBUF, M_WAITOK);
389 1.1 chris strcpy(string, footbridge_pci_intr_string(pcv, ih));
390 1.1 chris #if NISA > 0
391 1.1 chris /*
392 1.1 chris * XXX the IDE driver will attach the interrupts in compat mode and
393 1.1 chris * thus we need to fail this here.
394 1.1 chris * This assumes that the interrupts are 14 and 15 which they are for
395 1.1 chris * IDE compat mode.
396 1.1 chris * Really the firmware should make this clear in the interrupt reg.
397 1.1 chris */
398 1.1 chris if (ih >= 0x80 && ih <= 0x8d) {
399 1.1 chris intr = isa_intr_establish(NULL, (ih & 0x0f), IST_EDGE,
400 1.1 chris level, func, arg);
401 1.1 chris } else
402 1.1 chris #endif
403 1.1 chris intr = intr_claim(ih, level, string, func, arg);
404 1.1 chris
405 1.1 chris return(intr);
406 1.1 chris }
407 1.1 chris
408 1.1 chris void
409 1.1 chris footbridge_pci_intr_disestablish(pcv, cookie)
410 1.1 chris void *pcv;
411 1.1 chris void *cookie;
412 1.1 chris {
413 1.1 chris #ifdef PCI_DEBUG
414 1.1 chris printf("footbridge_pci_intr_disestablish(pcv=%p, cookie=0x%x)\n",
415 1.1 chris pcv, cookie);
416 1.1 chris #endif
417 1.1 chris /* XXXX Need to free the string */
418 1.1 chris
419 1.1 chris intr_release(cookie);
420 1.1 chris }
421