Home | History | Annotate | Line # | Download | only in footbridge
footbridge_pci.c revision 1.29.12.2
      1  1.29.12.2    martin /*	$NetBSD: footbridge_pci.c,v 1.29.12.2 2020/04/08 14:07:29 martin Exp $	*/
      2        1.1     chris 
      3        1.1     chris /*
      4        1.1     chris  * Copyright (c) 1997,1998 Mark Brinicombe.
      5        1.1     chris  * Copyright (c) 1997,1998 Causality Limited
      6        1.1     chris  * All rights reserved.
      7        1.1     chris  *
      8        1.1     chris  * Redistribution and use in source and binary forms, with or without
      9        1.1     chris  * modification, are permitted provided that the following conditions
     10        1.1     chris  * are met:
     11        1.1     chris  * 1. Redistributions of source code must retain the above copyright
     12        1.1     chris  *    notice, this list of conditions and the following disclaimer.
     13        1.1     chris  * 2. Redistributions in binary form must reproduce the above copyright
     14        1.1     chris  *    notice, this list of conditions and the following disclaimer in the
     15        1.1     chris  *    documentation and/or other materials provided with the distribution.
     16        1.1     chris  * 3. All advertising materials mentioning features or use of this software
     17        1.1     chris  *    must display the following acknowledgement:
     18        1.1     chris  *	This product includes software developed by Mark Brinicombe
     19        1.1     chris  *	for the NetBSD Project.
     20        1.1     chris  * 4. The name of the company nor the name of the author may be used to
     21        1.1     chris  *    endorse or promote products derived from this software without specific
     22        1.1     chris  *    prior written permission.
     23        1.1     chris  *
     24        1.1     chris  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     25        1.1     chris  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     26        1.1     chris  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27        1.1     chris  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     28        1.1     chris  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     29        1.1     chris  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     30        1.1     chris  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31        1.1     chris  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32        1.1     chris  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33        1.1     chris  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34        1.1     chris  * SUCH DAMAGE.
     35        1.1     chris  */
     36        1.9     chris 
     37        1.9     chris #include <sys/cdefs.h>
     38  1.29.12.2    martin __KERNEL_RCSID(0, "$NetBSD: footbridge_pci.c,v 1.29.12.2 2020/04/08 14:07:29 martin Exp $");
     39        1.1     chris 
     40        1.1     chris #include <sys/param.h>
     41        1.1     chris #include <sys/systm.h>
     42        1.1     chris #include <sys/conf.h>
     43        1.1     chris #include <sys/malloc.h>
     44        1.1     chris #include <sys/device.h>
     45        1.1     chris 
     46        1.1     chris #define _ARM32_BUS_DMA_PRIVATE
     47       1.21    dyoung #include <sys/bus.h>
     48        1.4      matt #include <machine/intr.h>
     49        1.1     chris 
     50        1.1     chris #include <dev/pci/pcireg.h>
     51        1.1     chris #include <dev/pci/pcivar.h>
     52        1.1     chris 
     53        1.1     chris #include <arm/footbridge/dc21285reg.h>
     54        1.1     chris #include <arm/footbridge/dc21285mem.h>
     55        1.1     chris 
     56        1.1     chris #include "isa.h"
     57        1.1     chris #if NISA > 0
     58        1.1     chris #include <dev/isa/isavar.h>
     59        1.1     chris #endif
     60        1.1     chris 
     61       1.24       chs void		footbridge_pci_attach_hook(device_t, device_t,
     62       1.24       chs 		    struct pcibus_attach_args *);
     63       1.16       dsl int		footbridge_pci_bus_maxdevs(void *, int);
     64       1.16       dsl pcitag_t	footbridge_pci_make_tag(void *, int, int, int);
     65       1.16       dsl void		footbridge_pci_decompose_tag(void *, pcitag_t, int *,
     66       1.16       dsl 		    int *, int *);
     67       1.16       dsl pcireg_t	footbridge_pci_conf_read(void *, pcitag_t, int);
     68       1.16       dsl void		footbridge_pci_conf_write(void *, pcitag_t, int,
     69       1.16       dsl 		    pcireg_t);
     70       1.19    dyoung int		footbridge_pci_intr_map(const struct pci_attach_args *,
     71       1.16       dsl 		    pci_intr_handle_t *);
     72       1.27  christos const char	*footbridge_pci_intr_string(void *, pci_intr_handle_t,
     73       1.27  christos 		    char *, size_t);
     74       1.16       dsl void		*footbridge_pci_intr_establish(void *, pci_intr_handle_t,
     75  1.29.12.1  christos 		    int, int (*)(void *), void *, const char *);
     76       1.16       dsl void		footbridge_pci_intr_disestablish(void *, void *);
     77       1.16       dsl const struct evcnt *footbridge_pci_intr_evcnt(void *, pci_intr_handle_t);
     78        1.1     chris 
     79        1.1     chris struct arm32_pci_chipset footbridge_pci_chipset = {
     80        1.2      matt #ifdef netwinder
     81       1.29     skrll 	.pc_attach_hook = netwinder_pci_attach_hook,
     82        1.1     chris #else
     83       1.29     skrll 	.pc_attach_hook = footbridge_pci_attach_hook,
     84        1.1     chris #endif
     85       1.29     skrll 	.pc_bus_maxdevs = footbridge_pci_bus_maxdevs,
     86       1.29     skrll 	.pc_make_tag = footbridge_pci_make_tag,
     87       1.29     skrll 	.pc_decompose_tag = footbridge_pci_decompose_tag,
     88       1.29     skrll 	.pc_conf_read = footbridge_pci_conf_read,
     89       1.29     skrll 	.pc_conf_write = footbridge_pci_conf_write,
     90       1.29     skrll 	.pc_intr_map = footbridge_pci_intr_map,
     91       1.29     skrll 	.pc_intr_string = footbridge_pci_intr_string,
     92       1.29     skrll 	.pc_intr_evcnt = footbridge_pci_intr_evcnt,
     93       1.29     skrll 	.pc_intr_establish = footbridge_pci_intr_establish,
     94       1.29     skrll 	.pc_intr_disestablish = footbridge_pci_intr_disestablish
     95        1.1     chris };
     96        1.1     chris 
     97       1.14     chris struct arm32_dma_range footbridge_dma_ranges[1];
     98       1.14     chris 
     99        1.1     chris /*
    100        1.1     chris  * PCI doesn't have any special needs; just use the generic versions
    101        1.1     chris  * of these functions.
    102        1.1     chris  */
    103        1.1     chris struct arm32_bus_dma_tag footbridge_pci_bus_dma_tag = {
    104       1.23      matt 	._ranges = footbridge_dma_ranges,
    105       1.23      matt 	._nranges = 1,
    106       1.23      matt 	_BUS_DMAMAP_FUNCS,
    107       1.23      matt 	_BUS_DMAMEM_FUNCS,
    108       1.23      matt 	_BUS_DMATAG_FUNCS,
    109        1.1     chris };
    110        1.1     chris 
    111        1.1     chris /*
    112        1.1     chris  * Currently we only support 12 devices as we select directly in the
    113        1.1     chris  * type 0 config cycle
    114        1.1     chris  * (See conf_{read,write} for more detail
    115        1.1     chris  */
    116        1.1     chris #define MAX_PCI_DEVICES	21
    117        1.1     chris 
    118        1.1     chris /*static int
    119        1.1     chris pci_intr(void *arg)
    120        1.1     chris {
    121        1.1     chris 	printf("pci int %x\n", (int)arg);
    122        1.1     chris 	return(0);
    123        1.1     chris }*/
    124        1.1     chris 
    125        1.1     chris 
    126        1.1     chris void
    127       1.24       chs footbridge_pci_attach_hook(device_t parent, device_t self, struct pcibus_attach_args *pba)
    128        1.1     chris {
    129        1.1     chris #ifdef PCI_DEBUG
    130        1.1     chris 	printf("footbridge_pci_attach_hook()\n");
    131        1.1     chris #endif
    132        1.1     chris 
    133        1.1     chris /*	intr_claim(18, IPL_NONE, "pci int 0", pci_intr, (void *)0x10000);
    134        1.1     chris 	intr_claim(8, IPL_NONE, "pci int 1", pci_intr, (void *)0x10001);
    135        1.1     chris 	intr_claim(9, IPL_NONE, "pci int 2", pci_intr, (void *)0x10002);
    136        1.1     chris 	intr_claim(11, IPL_NONE, "pci int 3", pci_intr, (void *)0x10003);*/
    137        1.1     chris }
    138        1.1     chris 
    139        1.1     chris int
    140       1.17       dsl footbridge_pci_bus_maxdevs(void *pcv, int busno)
    141        1.1     chris {
    142        1.1     chris #ifdef PCI_DEBUG
    143        1.1     chris 	printf("footbridge_pci_bus_maxdevs(pcv=%p, busno=%d)\n", pcv, busno);
    144        1.1     chris #endif
    145        1.1     chris 	return(MAX_PCI_DEVICES);
    146        1.1     chris }
    147        1.1     chris 
    148        1.1     chris pcitag_t
    149       1.18       dsl footbridge_pci_make_tag(void *pcv, int bus, int device, int function)
    150        1.1     chris {
    151        1.1     chris #ifdef PCI_DEBUG
    152        1.1     chris 	printf("footbridge_pci_make_tag(pcv=%p, bus=%d, device=%d, function=%d)\n",
    153        1.1     chris 	    pcv, bus, device, function);
    154        1.1     chris #endif
    155        1.1     chris 	return ((bus << 16) | (device << 11) | (function << 8));
    156        1.1     chris }
    157        1.1     chris 
    158        1.1     chris void
    159       1.18       dsl footbridge_pci_decompose_tag(void *pcv, pcitag_t tag, int *busp, int *devicep, int *functionp)
    160        1.1     chris {
    161        1.1     chris #ifdef PCI_DEBUG
    162       1.13     chris 	printf("footbridge_pci_decompose_tag(pcv=%p, tag=0x%08x, bp=%p, dp=%p, fp=%p)\n",
    163       1.13     chris 	    pcv, (uint32_t)tag, busp, devicep, functionp);
    164        1.1     chris #endif
    165        1.1     chris 
    166        1.1     chris 	if (busp != NULL)
    167        1.1     chris 		*busp = (tag >> 16) & 0xff;
    168        1.1     chris 	if (devicep != NULL)
    169        1.1     chris 		*devicep = (tag >> 11) & 0x1f;
    170        1.1     chris 	if (functionp != NULL)
    171        1.1     chris 		*functionp = (tag >> 8) & 0x7;
    172        1.1     chris }
    173        1.1     chris 
    174        1.1     chris pcireg_t
    175       1.17       dsl footbridge_pci_conf_read(void *pcv, pcitag_t tag, int reg)
    176        1.1     chris {
    177        1.1     chris 	int bus, device, function;
    178        1.1     chris 	u_int address;
    179        1.1     chris 	pcireg_t data;
    180        1.1     chris 
    181       1.28   msaitoh 	if ((unsigned int)reg >= PCI_CONF_SIZE)
    182       1.28   msaitoh 		return ((pcireg_t) -1);
    183       1.28   msaitoh 
    184        1.1     chris 	footbridge_pci_decompose_tag(pcv, tag, &bus, &device, &function);
    185        1.1     chris 	if (bus == 0)
    186        1.1     chris 		/* Limited to 12 devices or we exceed type 0 config space */
    187        1.1     chris 		address = DC21285_PCI_TYPE_0_CONFIG_VBASE | (3 << 22) | (device << 11);
    188        1.1     chris 	else
    189        1.1     chris 		address = DC21285_PCI_TYPE_1_CONFIG_VBASE | (device << 11) |
    190        1.1     chris 		    (bus << 16);
    191        1.1     chris 
    192        1.1     chris 	address |= (function << 8) | reg;
    193        1.1     chris 
    194        1.1     chris 	data = *((unsigned int *)address);
    195        1.1     chris #ifdef PCI_DEBUG
    196        1.1     chris 	printf("footbridge_pci_conf_read(pcv=%p tag=0x%08x reg=0x%02x)=0x%08x\n",
    197       1.13     chris 	    pcv, (uint32_t)tag, reg, data);
    198        1.1     chris #endif
    199        1.1     chris 	return(data);
    200        1.1     chris }
    201        1.1     chris 
    202        1.1     chris void
    203       1.17       dsl footbridge_pci_conf_write(void *pcv, pcitag_t tag, int reg, pcireg_t data)
    204        1.1     chris {
    205        1.1     chris 	int bus, device, function;
    206        1.1     chris 	u_int address;
    207        1.1     chris 
    208       1.28   msaitoh 	if ((unsigned int)reg >= PCI_CONF_SIZE)
    209       1.28   msaitoh 		return;
    210       1.28   msaitoh 
    211        1.1     chris 	footbridge_pci_decompose_tag(pcv, tag, &bus, &device, &function);
    212        1.1     chris 	if (bus == 0)
    213        1.1     chris 		address = DC21285_PCI_TYPE_0_CONFIG_VBASE | (3 << 22) | (device << 11);
    214        1.1     chris 	else
    215        1.1     chris 		address = DC21285_PCI_TYPE_1_CONFIG_VBASE | (device << 11) |
    216        1.1     chris 		    (bus << 16);
    217        1.1     chris 
    218        1.1     chris 	address |= (function << 8) | reg;
    219        1.1     chris 
    220        1.1     chris #ifdef PCI_DEBUG
    221        1.1     chris 	printf("footbridge_pci_conf_write(pcv=%p tag=0x%08x reg=0x%02x, 0x%08x)\n",
    222       1.13     chris 	    pcv, (uint32_t)tag, reg, data);
    223        1.1     chris #endif
    224        1.1     chris 
    225        1.1     chris 	*((unsigned int *)address) = data;
    226        1.1     chris }
    227        1.1     chris 
    228        1.1     chris int
    229       1.19    dyoung footbridge_pci_intr_map(const struct pci_attach_args *pa,
    230       1.19    dyoung     pci_intr_handle_t *ihp)
    231        1.1     chris {
    232        1.1     chris 	int pin = pa->pa_intrpin, line = pa->pa_intrline;
    233        1.1     chris 	int intr = -1;
    234        1.1     chris 
    235        1.1     chris #ifdef PCI_DEBUG
    236        1.1     chris 	void *pcv = pa->pa_pc;
    237        1.1     chris 	pcitag_t intrtag = pa->pa_intrtag;
    238        1.1     chris 	int bus, device, function;
    239        1.1     chris 
    240        1.1     chris 	footbridge_pci_decompose_tag(pcv, intrtag, &bus, &device, &function);
    241       1.13     chris 	printf("footbridge_pci_intr_map: pcv=%p, tag=%08x pin=%d line=%d dev=%d\n",
    242       1.13     chris 	    pcv, (uint32_t)intrtag, pin, line, device);
    243        1.1     chris #endif
    244        1.1     chris 
    245        1.1     chris 	/*
    246        1.1     chris 	 * Only the line is used to map the interrupt.
    247        1.1     chris 	 * The firmware is expected to setup up the interrupt
    248        1.1     chris 	 * line as seen from the CPU
    249        1.1     chris 	 * This means the firmware deals with the interrupt rotation
    250        1.1     chris 	 * between slots etc.
    251        1.1     chris 	 *
    252        1.1     chris 	 * Perhaps the firmware should also to the final mapping
    253        1.1     chris 	 * to a 21285 interrupt bit so the code below would be
    254        1.1     chris 	 * completely MI.
    255        1.1     chris 	 */
    256        1.1     chris 
    257        1.1     chris 	switch (line) {
    258        1.1     chris 	case PCI_INTERRUPT_PIN_NONE:
    259        1.1     chris 	case 0xff:
    260        1.1     chris 		/* No IRQ */
    261        1.1     chris 		printf("pci_intr_map: no mapping for pin %c\n", '@' + pin);
    262        1.1     chris 		*ihp = -1;
    263        1.1     chris 		return(1);
    264        1.1     chris 		break;
    265        1.3     chris #ifdef cats
    266       1.20       wiz 	/* This is machine dependent and needs to be moved */
    267        1.1     chris 	case PCI_INTERRUPT_PIN_A:
    268        1.1     chris 		intr = IRQ_PCI;
    269        1.1     chris 		break;
    270        1.1     chris 	case PCI_INTERRUPT_PIN_B:
    271        1.1     chris 		intr = IRQ_IN_L0;
    272        1.1     chris 		break;
    273        1.1     chris 	case PCI_INTERRUPT_PIN_C:
    274        1.1     chris 		intr = IRQ_IN_L1;
    275        1.1     chris 		break;
    276        1.1     chris 	case PCI_INTERRUPT_PIN_D:
    277        1.1     chris 		intr = IRQ_IN_L3;
    278        1.1     chris 		break;
    279        1.1     chris #endif
    280        1.1     chris 	default:
    281        1.1     chris 		/*
    282        1.1     chris 		 * Experimental firmware feature ...
    283        1.1     chris 		 *
    284        1.1     chris 		 * If the interrupt line is in the range 0x80 to 0x8F
    285        1.1     chris 		 * then the lower 4 bits indicate the ISA interrupt
    286        1.1     chris 		 * bit that should be used.
    287        1.1     chris 		 * If the interrupt line is in the range 0x40 to 0x5F
    288        1.1     chris 		 * then the lower 5 bits indicate the actual DC21285
    289        1.1     chris 		 * interrupt bit that should be used.
    290        1.1     chris 		 */
    291        1.1     chris 
    292        1.1     chris 		if (line >= 0x40 && line <= 0x5f)
    293        1.1     chris 			intr = line & 0x1f;
    294        1.1     chris 		else if (line >= 0x80 && line <= 0x8f)
    295        1.1     chris 			intr = line;
    296        1.1     chris 		else {
    297        1.1     chris 	                printf("footbridge_pci_intr_map: out of range interrupt"
    298        1.1     chris 			       "pin %d line %d (%#x)\n", pin, line, line);
    299        1.1     chris 			*ihp = -1;
    300        1.1     chris 			return(1);
    301        1.1     chris 		}
    302        1.1     chris 		break;
    303        1.1     chris 	}
    304        1.1     chris 
    305        1.1     chris #ifdef PCI_DEBUG
    306        1.1     chris 	printf("pin %d, line %d mapped to int %d\n", pin, line, intr);
    307        1.1     chris #endif
    308        1.1     chris 
    309        1.1     chris 	*ihp = intr;
    310        1.1     chris 	return(0);
    311        1.1     chris }
    312        1.1     chris 
    313        1.1     chris const char *
    314       1.26  christos footbridge_pci_intr_string(void *pcv, pci_intr_handle_t ih, char *buf, size_t len)
    315        1.1     chris {
    316        1.1     chris #ifdef PCI_DEBUG
    317  1.29.12.1  christos 	printf("footbridge_pci_intr_string(pcv=%p, ih=0x%" PRIx64 ")\n", pcv, ih);
    318        1.1     chris #endif
    319        1.1     chris 	if (ih == 0)
    320  1.29.12.1  christos 		panic("footbridge_pci_intr_string: bogus handle 0x%" PRIx64, ih);
    321        1.1     chris 
    322        1.1     chris #if NISA > 0
    323        1.1     chris 	if (ih >= 0x80 && ih <= 0x8f) {
    324  1.29.12.1  christos 		snprintf(buf, len, "isairq %" PRIu64, (ih & 0x0f));
    325       1.26  christos 		return buf;
    326        1.1     chris 	}
    327        1.1     chris #endif
    328  1.29.12.1  christos 	snprintf(buf, len, "irq %" PRIu64, ih);
    329       1.26  christos 	return buf;
    330        1.1     chris }
    331        1.1     chris 
    332        1.1     chris void *
    333       1.22      matt footbridge_pci_intr_establish(
    334       1.22      matt 	void *pcv,
    335       1.22      matt 	pci_intr_handle_t ih,
    336       1.22      matt 	int level,
    337       1.22      matt 	int (*func)(void *),
    338  1.29.12.1  christos 	void *arg, const char *xname)
    339        1.1     chris {
    340        1.1     chris 	void *intr;
    341       1.26  christos 	char buf[PCI_INTRSTR_LEN];
    342       1.26  christos 	const char *intrstr;
    343        1.1     chris 
    344        1.1     chris #ifdef PCI_DEBUG
    345  1.29.12.1  christos 	printf("footbridge_pci_intr_establish(pcv=%p, ih=0x%" PRIx64 ", level=%d, func=%p, arg=%p, xname=%s)\n",
    346  1.29.12.1  christos 	    pcv, ih, level, func, arg, xname);
    347        1.1     chris #endif
    348        1.1     chris 
    349        1.1     chris 	/* Copy the interrupt string to a private buffer */
    350       1.26  christos 	intrstr = footbridge_pci_intr_string(pcv, ih, buf, sizeof(buf));
    351        1.1     chris #if NISA > 0
    352        1.1     chris 	/*
    353        1.1     chris 	 * XXX the IDE driver will attach the interrupts in compat mode and
    354        1.1     chris 	 * thus we need to fail this here.
    355        1.1     chris 	 * This assumes that the interrupts are 14 and 15 which they are for
    356        1.1     chris 	 * IDE compat mode.
    357        1.1     chris 	 * Really the firmware should make this clear in the interrupt reg.
    358        1.1     chris 	 */
    359        1.1     chris 	if (ih >= 0x80 && ih <= 0x8d) {
    360        1.1     chris 		intr = isa_intr_establish(NULL, (ih & 0x0f), IST_EDGE,
    361        1.1     chris 		    level, func, arg);
    362        1.1     chris 	} else
    363        1.1     chris #endif
    364       1.26  christos 	intr = footbridge_intr_claim(ih, level, intrstr, func, arg);
    365        1.1     chris 
    366        1.1     chris 	return(intr);
    367        1.1     chris }
    368        1.1     chris 
    369        1.1     chris void
    370       1.17       dsl footbridge_pci_intr_disestablish(void *pcv, void *cookie)
    371        1.1     chris {
    372        1.1     chris #ifdef PCI_DEBUG
    373  1.29.12.2    martin 	printf("footbridge_pci_intr_disestablish(pcv=%p, cookie=%p)\n",
    374        1.1     chris 	    pcv, cookie);
    375        1.1     chris #endif
    376        1.1     chris 	/* XXXX Need to free the string */
    377        1.8     chris 	footbridge_intr_disestablish(cookie);
    378        1.1     chris }
    379