isa_machdep.c revision 1.7 1 1.7 ad /* $NetBSD: isa_machdep.c,v 1.7 2007/12/03 15:33:18 ad Exp $ */
2 1.1 chris
3 1.1 chris /*-
4 1.1 chris * Copyright (c) 1996-1998 The NetBSD Foundation, Inc.
5 1.1 chris * All rights reserved.
6 1.1 chris *
7 1.1 chris * This code is derived from software contributed to The NetBSD Foundation
8 1.1 chris * by Mark Brinicombe, Charles M. Hannum and by Jason R. Thorpe of the
9 1.1 chris * Numerical Aerospace Simulation Facility, NASA Ames Research Center.
10 1.1 chris *
11 1.1 chris * Redistribution and use in source and binary forms, with or without
12 1.1 chris * modification, are permitted provided that the following conditions
13 1.1 chris * are met:
14 1.1 chris * 1. Redistributions of source code must retain the above copyright
15 1.1 chris * notice, this list of conditions and the following disclaimer.
16 1.1 chris * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 chris * notice, this list of conditions and the following disclaimer in the
18 1.1 chris * documentation and/or other materials provided with the distribution.
19 1.1 chris * 3. All advertising materials mentioning features or use of this software
20 1.1 chris * must display the following acknowledgement:
21 1.1 chris * This product includes software developed by the NetBSD
22 1.1 chris * Foundation, Inc. and its contributors.
23 1.1 chris * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 chris * contributors may be used to endorse or promote products derived
25 1.1 chris * from this software without specific prior written permission.
26 1.1 chris *
27 1.1 chris * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 chris * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 chris * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 chris * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 chris * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 chris * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 chris * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 chris * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 chris * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 chris * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 chris * POSSIBILITY OF SUCH DAMAGE.
38 1.1 chris */
39 1.1 chris
40 1.1 chris /*-
41 1.1 chris * Copyright (c) 1991 The Regents of the University of California.
42 1.1 chris * All rights reserved.
43 1.1 chris *
44 1.1 chris * This code is derived from software contributed to Berkeley by
45 1.1 chris * William Jolitz.
46 1.1 chris *
47 1.1 chris * Redistribution and use in source and binary forms, with or without
48 1.1 chris * modification, are permitted provided that the following conditions
49 1.1 chris * are met:
50 1.1 chris * 1. Redistributions of source code must retain the above copyright
51 1.1 chris * notice, this list of conditions and the following disclaimer.
52 1.1 chris * 2. Redistributions in binary form must reproduce the above copyright
53 1.1 chris * notice, this list of conditions and the following disclaimer in the
54 1.1 chris * documentation and/or other materials provided with the distribution.
55 1.5 agc * 3. Neither the name of the University nor the names of its contributors
56 1.1 chris * may be used to endorse or promote products derived from this software
57 1.1 chris * without specific prior written permission.
58 1.1 chris *
59 1.1 chris * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
60 1.1 chris * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
61 1.1 chris * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
62 1.1 chris * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
63 1.1 chris * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
64 1.1 chris * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
65 1.1 chris * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
66 1.1 chris * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
67 1.1 chris * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
68 1.1 chris * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
69 1.1 chris * SUCH DAMAGE.
70 1.1 chris *
71 1.1 chris * @(#)isa.c 7.2 (Berkeley) 5/13/91
72 1.1 chris */
73 1.3 chris
74 1.3 chris #include <sys/cdefs.h>
75 1.7 ad __KERNEL_RCSID(0, "$NetBSD: isa_machdep.c,v 1.7 2007/12/03 15:33:18 ad Exp $");
76 1.1 chris
77 1.1 chris #include "opt_irqstats.h"
78 1.1 chris
79 1.1 chris #include <sys/param.h>
80 1.1 chris #include <sys/systm.h>
81 1.1 chris #include <sys/kernel.h>
82 1.1 chris #include <sys/syslog.h>
83 1.1 chris #include <sys/device.h>
84 1.1 chris #include <sys/malloc.h>
85 1.1 chris #include <sys/proc.h>
86 1.1 chris
87 1.1 chris #define _ARM32_BUS_DMA_PRIVATE
88 1.1 chris #include <machine/bus.h>
89 1.1 chris
90 1.1 chris #include <machine/intr.h>
91 1.1 chris #include <machine/pio.h>
92 1.1 chris #include <machine/bootconfig.h>
93 1.1 chris #include <machine/isa_machdep.h>
94 1.1 chris
95 1.1 chris #include <dev/isa/isareg.h>
96 1.1 chris #include <dev/isa/isavar.h>
97 1.1 chris #include <dev/isa/isadmareg.h>
98 1.1 chris #include <dev/isa/isadmavar.h>
99 1.1 chris #include <arm/footbridge/isa/icu.h>
100 1.1 chris #include <arm/footbridge/dc21285reg.h>
101 1.1 chris #include <arm/footbridge/dc21285mem.h>
102 1.1 chris
103 1.1 chris #include <uvm/uvm_extern.h>
104 1.1 chris
105 1.1 chris #include "isadma.h"
106 1.1 chris
107 1.1 chris /* prototypes */
108 1.1 chris static void isa_icu_init __P((void));
109 1.1 chris
110 1.1 chris struct arm32_isa_chipset isa_chipset_tag;
111 1.1 chris
112 1.1 chris void isa_strayintr __P((int));
113 1.1 chris void intr_calculatemasks __P((void));
114 1.1 chris int fakeintr __P((void *));
115 1.1 chris
116 1.1 chris int isa_irqdispatch __P((void *arg));
117 1.1 chris
118 1.2 chris u_int imask[NIPL];
119 1.1 chris unsigned imen;
120 1.1 chris
121 1.1 chris #define AUTO_EOI_1
122 1.1 chris #define AUTO_EOI_2
123 1.1 chris
124 1.1 chris /*
125 1.1 chris * Fill in default interrupt table (in case of spuruious interrupt
126 1.1 chris * during configuration of kernel, setup interrupt control unit
127 1.1 chris */
128 1.1 chris static void
129 1.1 chris isa_icu_init(void)
130 1.1 chris {
131 1.1 chris /* initialize 8259's */
132 1.1 chris outb(IO_ICU1, 0x11); /* reset; program device, four bytes */
133 1.1 chris outb(IO_ICU1+1, ICU_OFFSET); /* starting at this vector index */
134 1.1 chris outb(IO_ICU1+1, 1 << IRQ_SLAVE); /* slave on line 2 */
135 1.1 chris #ifdef AUTO_EOI_1
136 1.1 chris outb(IO_ICU1+1, 2 | 1); /* auto EOI, 8086 mode */
137 1.1 chris #else
138 1.1 chris outb(IO_ICU1+1, 1); /* 8086 mode */
139 1.1 chris #endif
140 1.1 chris outb(IO_ICU1+1, 0xff); /* leave interrupts masked */
141 1.1 chris outb(IO_ICU1, 0x68); /* special mask mode (if available) */
142 1.1 chris outb(IO_ICU1, 0x0a); /* Read IRR by default. */
143 1.1 chris #ifdef REORDER_IRQ
144 1.1 chris outb(IO_ICU1, 0xc0 | (3 - 1)); /* pri order 3-7, 0-2 (com2 first) */
145 1.1 chris #endif
146 1.1 chris
147 1.1 chris outb(IO_ICU2, 0x11); /* reset; program device, four bytes */
148 1.1 chris outb(IO_ICU2+1, ICU_OFFSET+8); /* staring at this vector index */
149 1.1 chris outb(IO_ICU2+1, IRQ_SLAVE);
150 1.1 chris #ifdef AUTO_EOI_2
151 1.1 chris outb(IO_ICU2+1, 2 | 1); /* auto EOI, 8086 mode */
152 1.1 chris #else
153 1.1 chris outb(IO_ICU2+1, 1); /* 8086 mode */
154 1.1 chris #endif
155 1.1 chris outb(IO_ICU2+1, 0xff); /* leave interrupts masked */
156 1.1 chris outb(IO_ICU2, 0x68); /* special mask mode (if available) */
157 1.1 chris outb(IO_ICU2, 0x0a); /* Read IRR by default. */
158 1.1 chris }
159 1.1 chris
160 1.1 chris /*
161 1.1 chris * Caught a stray interrupt, notify
162 1.1 chris */
163 1.1 chris void
164 1.1 chris isa_strayintr(irq)
165 1.1 chris int irq;
166 1.1 chris {
167 1.1 chris static u_long strays;
168 1.1 chris
169 1.1 chris /*
170 1.1 chris * Stray interrupts on irq 7 occur when an interrupt line is raised
171 1.1 chris * and then lowered before the CPU acknowledges it. This generally
172 1.1 chris * means either the device is screwed or something is cli'ing too
173 1.1 chris * long and it's timing out.
174 1.1 chris */
175 1.1 chris if (++strays <= 5)
176 1.1 chris log(LOG_ERR, "stray interrupt %d%s\n", irq,
177 1.1 chris strays >= 5 ? "; stopped logging" : "");
178 1.1 chris }
179 1.1 chris
180 1.2 chris static struct intrq isa_intrq[ICU_LEN];
181 1.1 chris
182 1.1 chris /*
183 1.1 chris * Recalculate the interrupt masks from scratch.
184 1.1 chris * We could code special registry and deregistry versions of this function that
185 1.1 chris * would be faster, but the code would be nastier, and we don't expect this to
186 1.1 chris * happen very much anyway.
187 1.1 chris */
188 1.1 chris void
189 1.1 chris intr_calculatemasks()
190 1.1 chris {
191 1.1 chris int irq, level;
192 1.2 chris struct intrq *iq;
193 1.2 chris struct intrhand *ih;
194 1.1 chris
195 1.1 chris /* First, figure out which levels each IRQ uses. */
196 1.1 chris for (irq = 0; irq < ICU_LEN; irq++) {
197 1.1 chris int levels = 0;
198 1.2 chris iq = &isa_intrq[irq];
199 1.2 chris for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
200 1.2 chris ih = TAILQ_NEXT(ih, ih_list))
201 1.2 chris levels |= (1U << ih->ih_ipl);
202 1.2 chris iq->iq_levels = levels;
203 1.1 chris }
204 1.1 chris
205 1.1 chris /* Then figure out which IRQs use each level. */
206 1.2 chris for (level = 0; level < NIPL; level++) {
207 1.1 chris int irqs = 0;
208 1.1 chris for (irq = 0; irq < ICU_LEN; irq++)
209 1.2 chris if (isa_intrq[irq].iq_levels & (1U << level))
210 1.2 chris irqs |= (1U << irq);
211 1.1 chris imask[level] = irqs;
212 1.1 chris }
213 1.1 chris
214 1.1 chris imask[IPL_NONE] = 0;
215 1.7 ad imask[IPL_SOFTCLOCK] |= imask[IPL_NONE];
216 1.7 ad imask[IPL_SOFTBIO] |= imask[IPL_SOFTCLOCK];
217 1.7 ad imask[IPL_SOFTNET] |= imask[IPL_SOFTBIO];
218 1.7 ad imask[IPL_SOFTSERIAL] |= imask[IPL_SOFTNET];
219 1.7 ad imask[IPL_VM] |= imask[IPL_SOFTSERIAL];
220 1.7 ad imask[IPL_SCHED] |= imask[IPL_VM];
221 1.7 ad imask[IPL_HIGH] |= imask[IPL_SCHED];
222 1.1 chris
223 1.1 chris /* And eventually calculate the complete masks. */
224 1.1 chris for (irq = 0; irq < ICU_LEN; irq++) {
225 1.1 chris int irqs = 1 << irq;
226 1.2 chris iq = &isa_intrq[irq];
227 1.2 chris for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
228 1.2 chris ih = TAILQ_NEXT(ih, ih_list))
229 1.2 chris irqs |= imask[ih->ih_ipl];
230 1.2 chris iq->iq_mask = irqs;
231 1.1 chris }
232 1.1 chris
233 1.1 chris /* Lastly, determine which IRQs are actually in use. */
234 1.1 chris {
235 1.1 chris int irqs = 0;
236 1.1 chris for (irq = 0; irq < ICU_LEN; irq++)
237 1.2 chris if (!TAILQ_EMPTY(&isa_intrq[irq].iq_list))
238 1.2 chris irqs |= (1U << irq);
239 1.1 chris if (irqs >= 0x100) /* any IRQs >= 8 in use */
240 1.1 chris irqs |= 1 << IRQ_SLAVE;
241 1.1 chris imen = ~irqs;
242 1.1 chris SET_ICUS();
243 1.1 chris }
244 1.1 chris #if 0
245 1.1 chris printf("type\tmask\tlevel\thand\n");
246 1.1 chris for (irq = 0; irq < ICU_LEN; irq++) {
247 1.1 chris printf("%x\t%04x\t%x\t%p\n", intrtype[irq], intrmask[irq],
248 1.1 chris intrlevel[irq], intrhand[irq]);
249 1.1 chris }
250 1.1 chris for (level = 0; level < IPL_LEVELS; ++level)
251 1.1 chris printf("%d: %08x\n", level, imask[level]);
252 1.1 chris #endif
253 1.1 chris }
254 1.1 chris
255 1.1 chris int
256 1.1 chris fakeintr(arg)
257 1.1 chris void *arg;
258 1.1 chris {
259 1.1 chris
260 1.1 chris return 0;
261 1.1 chris }
262 1.1 chris
263 1.1 chris #define LEGAL_IRQ(x) ((x) >= 0 && (x) < ICU_LEN && (x) != 2)
264 1.1 chris
265 1.1 chris int
266 1.1 chris isa_intr_alloc(ic, mask, type, irq)
267 1.1 chris isa_chipset_tag_t ic;
268 1.1 chris int mask;
269 1.1 chris int type;
270 1.1 chris int *irq;
271 1.1 chris {
272 1.1 chris int i, tmp, bestirq, count;
273 1.2 chris struct intrq *iq;
274 1.2 chris struct intrhand *ih;
275 1.1 chris
276 1.1 chris if (type == IST_NONE)
277 1.1 chris panic("intr_alloc: bogus type");
278 1.1 chris
279 1.1 chris bestirq = -1;
280 1.1 chris count = -1;
281 1.1 chris
282 1.1 chris /* some interrupts should never be dynamically allocated */
283 1.1 chris mask &= 0xdef8;
284 1.1 chris
285 1.1 chris /*
286 1.1 chris * XXX some interrupts will be used later (6 for fdc, 12 for pms).
287 1.1 chris * the right answer is to do "breadth-first" searching of devices.
288 1.1 chris */
289 1.1 chris mask &= 0xefbf;
290 1.1 chris
291 1.1 chris for (i = 0; i < ICU_LEN; i++) {
292 1.1 chris if (LEGAL_IRQ(i) == 0 || (mask & (1<<i)) == 0)
293 1.1 chris continue;
294 1.2 chris
295 1.2 chris iq = &isa_intrq[i];
296 1.2 chris switch(iq->iq_ist) {
297 1.1 chris case IST_NONE:
298 1.1 chris /*
299 1.1 chris * if nothing's using the irq, just return it
300 1.1 chris */
301 1.1 chris *irq = i;
302 1.1 chris return (0);
303 1.1 chris
304 1.1 chris case IST_EDGE:
305 1.1 chris case IST_LEVEL:
306 1.2 chris if (type != iq->iq_ist)
307 1.1 chris continue;
308 1.1 chris /*
309 1.1 chris * if the irq is shareable, count the number of other
310 1.1 chris * handlers, and if it's smaller than the last irq like
311 1.1 chris * this, remember it
312 1.1 chris *
313 1.1 chris * XXX We should probably also consider the
314 1.1 chris * interrupt level and stick IPL_TTY with other
315 1.1 chris * IPL_TTY, etc.
316 1.1 chris */
317 1.2 chris tmp = 0;
318 1.2 chris TAILQ_FOREACH(ih, &(iq->iq_list), ih_list)
319 1.2 chris tmp++;
320 1.1 chris if ((bestirq == -1) || (count > tmp)) {
321 1.1 chris bestirq = i;
322 1.1 chris count = tmp;
323 1.1 chris }
324 1.1 chris break;
325 1.1 chris
326 1.1 chris case IST_PULSE:
327 1.1 chris /* this just isn't shareable */
328 1.1 chris continue;
329 1.1 chris }
330 1.1 chris }
331 1.1 chris
332 1.1 chris if (bestirq == -1)
333 1.1 chris return (1);
334 1.1 chris
335 1.1 chris *irq = bestirq;
336 1.1 chris
337 1.1 chris return (0);
338 1.1 chris }
339 1.1 chris
340 1.1 chris const struct evcnt *
341 1.1 chris isa_intr_evcnt(isa_chipset_tag_t ic, int irq)
342 1.1 chris {
343 1.2 chris return &isa_intrq[irq].iq_ev;
344 1.1 chris }
345 1.1 chris
346 1.1 chris /*
347 1.1 chris * Set up an interrupt handler to start being called.
348 1.1 chris * XXX PRONE TO RACE CONDITIONS, UGLY, 'INTERESTING' INSERTION ALGORITHM.
349 1.1 chris */
350 1.1 chris void *
351 1.1 chris isa_intr_establish(ic, irq, type, level, ih_fun, ih_arg)
352 1.1 chris isa_chipset_tag_t ic;
353 1.1 chris int irq;
354 1.1 chris int type;
355 1.1 chris int level;
356 1.1 chris int (*ih_fun) __P((void *));
357 1.1 chris void *ih_arg;
358 1.1 chris {
359 1.2 chris struct intrq *iq;
360 1.2 chris struct intrhand *ih;
361 1.2 chris u_int oldirqstate;
362 1.1 chris
363 1.2 chris #if 0
364 1.2 chris printf("isa_intr_establish(%d, %d, %d)\n", irq, type, level);
365 1.2 chris #endif
366 1.1 chris /* no point in sleeping unless someone can free memory. */
367 1.1 chris ih = malloc(sizeof *ih, M_DEVBUF, cold ? M_NOWAIT : M_WAITOK);
368 1.1 chris if (ih == NULL)
369 1.2 chris return (NULL);
370 1.1 chris
371 1.1 chris if (!LEGAL_IRQ(irq) || type == IST_NONE)
372 1.1 chris panic("intr_establish: bogus irq or type");
373 1.1 chris
374 1.2 chris iq = &isa_intrq[irq];
375 1.2 chris
376 1.2 chris switch (iq->iq_ist) {
377 1.1 chris case IST_NONE:
378 1.2 chris iq->iq_ist = type;
379 1.2 chris #if 0
380 1.2 chris printf("Setting irq %d to type %d - ", irq, type);
381 1.2 chris #endif
382 1.1 chris if (irq < 8) {
383 1.1 chris outb(0x4d0, (inb(0x4d0) & ~(1 << irq))
384 1.1 chris | ((type == IST_LEVEL) ? (1 << irq) : 0));
385 1.1 chris /* printf("%02x\n", inb(0x4d0));*/
386 1.1 chris } else {
387 1.1 chris outb(0x4d1, (inb(0x4d1) & ~(1 << irq))
388 1.1 chris | ((type == IST_LEVEL) ? (1 << irq) : 0));
389 1.1 chris /* printf("%02x\n", inb(0x4d1));*/
390 1.1 chris }
391 1.1 chris break;
392 1.1 chris case IST_EDGE:
393 1.1 chris case IST_LEVEL:
394 1.2 chris if (iq->iq_ist == type)
395 1.1 chris break;
396 1.1 chris case IST_PULSE:
397 1.1 chris if (type != IST_NONE)
398 1.1 chris panic("intr_establish: can't share %s with %s",
399 1.2 chris isa_intr_typename(iq->iq_ist),
400 1.1 chris isa_intr_typename(type));
401 1.1 chris break;
402 1.1 chris }
403 1.1 chris
404 1.2 chris ih->ih_func = ih_fun;
405 1.2 chris ih->ih_arg = ih_arg;
406 1.2 chris ih->ih_ipl = level;
407 1.2 chris ih->ih_irq = irq;
408 1.1 chris
409 1.2 chris /* do not stop us */
410 1.2 chris oldirqstate = disable_interrupts(I32_bit);
411 1.2 chris
412 1.2 chris TAILQ_INSERT_TAIL(&iq->iq_list, ih, ih_list);
413 1.1 chris
414 1.1 chris intr_calculatemasks();
415 1.2 chris restore_interrupts(oldirqstate);
416 1.2 chris
417 1.1 chris return (ih);
418 1.1 chris }
419 1.1 chris
420 1.1 chris /*
421 1.1 chris * Deregister an interrupt handler.
422 1.1 chris */
423 1.1 chris void
424 1.1 chris isa_intr_disestablish(ic, arg)
425 1.1 chris isa_chipset_tag_t ic;
426 1.1 chris void *arg;
427 1.1 chris {
428 1.2 chris struct intrhand *ih = arg;
429 1.2 chris struct intrq *iq = &isa_intrq[ih->ih_irq];
430 1.2 chris int irq = ih->ih_irq;
431 1.2 chris u_int oldirqstate;
432 1.2 chris
433 1.1 chris if (!LEGAL_IRQ(irq))
434 1.1 chris panic("intr_disestablish: bogus irq");
435 1.1 chris
436 1.2 chris oldirqstate = disable_interrupts(I32_bit);
437 1.2 chris
438 1.2 chris TAILQ_REMOVE(&iq->iq_list, ih, ih_list);
439 1.1 chris
440 1.1 chris intr_calculatemasks();
441 1.1 chris
442 1.2 chris restore_interrupts(oldirqstate);
443 1.2 chris
444 1.2 chris free(ih, M_DEVBUF);
445 1.2 chris
446 1.2 chris if (TAILQ_EMPTY(&(iq->iq_list)))
447 1.2 chris iq->iq_ist = IST_NONE;
448 1.1 chris }
449 1.1 chris
450 1.1 chris /*
451 1.1 chris * isa_intr_init()
452 1.1 chris *
453 1.1 chris * Initialise the ISA ICU and attach an ISA interrupt handler to the
454 1.1 chris * ISA interrupt line on the footbridge.
455 1.1 chris */
456 1.1 chris void
457 1.1 chris isa_intr_init(void)
458 1.1 chris {
459 1.1 chris static void *isa_ih;
460 1.2 chris struct intrq *iq;
461 1.2 chris int i;
462 1.2 chris
463 1.2 chris /*
464 1.2 chris * should get the parent here, but initialisation order being so
465 1.2 chris * strange I need to check if it's available
466 1.2 chris */
467 1.2 chris for (i = 0; i < ICU_LEN; i++) {
468 1.2 chris iq = &isa_intrq[i];
469 1.2 chris TAILQ_INIT(&iq->iq_list);
470 1.2 chris
471 1.2 chris sprintf(iq->iq_name, "irq %d", i);
472 1.2 chris evcnt_attach_dynamic(&iq->iq_ev, EVCNT_TYPE_INTR,
473 1.2 chris NULL, "isa", iq->iq_name);
474 1.2 chris }
475 1.2 chris
476 1.1 chris isa_icu_init();
477 1.2 chris intr_calculatemasks();
478 1.2 chris /* something to break the build in an informative way */
479 1.1 chris #ifndef ISA_FOOTBRIDGE_IRQ
480 1.1 chris #warning Before using isa with footbridge you must define ISA_FOOTBRIDGE_IRQ
481 1.1 chris #endif
482 1.2 chris isa_ih = footbridge_intr_claim(ISA_FOOTBRIDGE_IRQ, IPL_BIO, "isabus",
483 1.1 chris isa_irqdispatch, NULL);
484 1.1 chris
485 1.1 chris }
486 1.1 chris
487 1.1 chris /* Static array of ISA DMA segments. We only have one on CATS */
488 1.1 chris #if NISADMA > 0
489 1.1 chris struct arm32_dma_range machdep_isa_dma_ranges[1];
490 1.1 chris #endif
491 1.1 chris
492 1.1 chris void
493 1.1 chris isa_footbridge_init(iobase, membase)
494 1.1 chris u_int iobase, membase;
495 1.1 chris {
496 1.1 chris #if NISADMA > 0
497 1.1 chris extern struct arm32_dma_range *footbridge_isa_dma_ranges;
498 1.1 chris extern int footbridge_isa_dma_nranges;
499 1.1 chris
500 1.1 chris machdep_isa_dma_ranges[0].dr_sysbase = bootconfig.dram[0].address;
501 1.1 chris machdep_isa_dma_ranges[0].dr_busbase = bootconfig.dram[0].address;
502 1.1 chris machdep_isa_dma_ranges[0].dr_len = (16 * 1024 * 1024);
503 1.1 chris
504 1.1 chris footbridge_isa_dma_ranges = machdep_isa_dma_ranges;
505 1.1 chris footbridge_isa_dma_nranges = 1;
506 1.1 chris #endif
507 1.1 chris
508 1.1 chris isa_io_init(iobase, membase);
509 1.1 chris }
510 1.1 chris
511 1.1 chris void
512 1.1 chris isa_attach_hook(parent, self, iba)
513 1.1 chris struct device *parent, *self;
514 1.1 chris struct isabus_attach_args *iba;
515 1.1 chris {
516 1.1 chris /*
517 1.1 chris * Since we can only have one ISA bus, we just use a single
518 1.1 chris * statically allocated ISA chipset structure. Pass it up
519 1.1 chris * now.
520 1.1 chris */
521 1.1 chris iba->iba_ic = &isa_chipset_tag;
522 1.1 chris #if NISADMA > 0
523 1.1 chris isa_dma_init();
524 1.1 chris #endif
525 1.1 chris }
526 1.1 chris
527 1.1 chris int
528 1.1 chris isa_irqdispatch(arg)
529 1.1 chris void *arg;
530 1.1 chris {
531 1.2 chris struct clockframe *frame = arg;
532 1.1 chris int irq;
533 1.2 chris struct intrq *iq;
534 1.2 chris struct intrhand *ih;
535 1.1 chris u_int iack;
536 1.2 chris int res = 0;
537 1.1 chris
538 1.1 chris iack = *((u_int *)(DC21285_PCI_IACK_VBASE));
539 1.1 chris iack &= 0xff;
540 1.1 chris if (iack < 0x20 || iack > 0x2f) {
541 1.1 chris printf("isa_irqdispatch: %x\n", iack);
542 1.1 chris return(0);
543 1.1 chris }
544 1.1 chris
545 1.1 chris irq = iack & 0x0f;
546 1.2 chris iq = &isa_intrq[irq];
547 1.2 chris iq->iq_ev.ev_count++;
548 1.2 chris for (ih = TAILQ_FIRST(&iq->iq_list); res != 1 && ih != NULL;
549 1.2 chris ih = TAILQ_NEXT(ih, ih_list)) {
550 1.2 chris res = (*ih->ih_func)(ih->ih_arg ? ih->ih_arg : frame);
551 1.1 chris }
552 1.2 chris return res;
553 1.1 chris }
554 1.1 chris
555 1.1 chris
556 1.1 chris void
557 1.1 chris isa_fillw(val, addr, len)
558 1.1 chris u_int val;
559 1.1 chris void *addr;
560 1.1 chris size_t len;
561 1.1 chris {
562 1.1 chris if ((u_int)addr >= isa_mem_data_vaddr()
563 1.1 chris && (u_int)addr < isa_mem_data_vaddr() + 0x100000) {
564 1.1 chris bus_size_t offset = ((u_int)addr) & 0xfffff;
565 1.1 chris bus_space_set_region_2(&isa_mem_bs_tag,
566 1.1 chris (bus_space_handle_t)isa_mem_bs_tag.bs_cookie, offset,
567 1.1 chris val, len);
568 1.1 chris } else {
569 1.1 chris u_short *ptr = addr;
570 1.1 chris
571 1.1 chris while (len > 0) {
572 1.1 chris *ptr++ = val;
573 1.1 chris --len;
574 1.1 chris }
575 1.1 chris }
576 1.1 chris }
577