if_enet.c revision 1.9 1 1.9 christos /* $NetBSD: if_enet.c,v 1.9 2016/10/02 14:25:26 christos Exp $ */
2 1.1 ryo
3 1.1 ryo /*
4 1.1 ryo * Copyright (c) 2014 Ryo Shimizu <ryo (at) nerv.org>
5 1.1 ryo * All rights reserved.
6 1.1 ryo *
7 1.1 ryo * Redistribution and use in source and binary forms, with or without
8 1.1 ryo * modification, are permitted provided that the following conditions
9 1.1 ryo * are met:
10 1.1 ryo * 1. Redistributions of source code must retain the above copyright
11 1.1 ryo * notice, this list of conditions and the following disclaimer.
12 1.1 ryo * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 ryo * notice, this list of conditions and the following disclaimer in the
14 1.1 ryo * documentation and/or other materials provided with the distribution.
15 1.1 ryo *
16 1.1 ryo * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 ryo * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
18 1.1 ryo * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
19 1.1 ryo * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
20 1.1 ryo * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
21 1.1 ryo * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
22 1.1 ryo * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1 ryo * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
24 1.1 ryo * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
25 1.1 ryo * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 ryo * POSSIBILITY OF SUCH DAMAGE.
27 1.1 ryo */
28 1.1 ryo
29 1.1 ryo /*
30 1.6 ryo * i.MX6,7 10/100/1000-Mbps ethernet MAC (ENET)
31 1.1 ryo */
32 1.1 ryo
33 1.1 ryo #include <sys/cdefs.h>
34 1.9 christos __KERNEL_RCSID(0, "$NetBSD: if_enet.c,v 1.9 2016/10/02 14:25:26 christos Exp $");
35 1.1 ryo
36 1.1 ryo #include "vlan.h"
37 1.1 ryo
38 1.1 ryo #include <sys/param.h>
39 1.1 ryo #include <sys/bus.h>
40 1.1 ryo #include <sys/mbuf.h>
41 1.1 ryo #include <sys/device.h>
42 1.1 ryo #include <sys/sockio.h>
43 1.1 ryo #include <sys/kernel.h>
44 1.3 riastrad #include <sys/rndsource.h>
45 1.1 ryo
46 1.1 ryo #include <lib/libkern/libkern.h>
47 1.1 ryo
48 1.1 ryo #include <net/if.h>
49 1.1 ryo #include <net/if_dl.h>
50 1.1 ryo #include <net/if_media.h>
51 1.1 ryo #include <net/if_ether.h>
52 1.1 ryo #include <net/bpf.h>
53 1.1 ryo #include <net/if_vlanvar.h>
54 1.1 ryo
55 1.1 ryo #include <netinet/in.h>
56 1.1 ryo #include <netinet/in_systm.h>
57 1.1 ryo #include <netinet/ip.h>
58 1.1 ryo
59 1.1 ryo #include <dev/mii/mii.h>
60 1.1 ryo #include <dev/mii/miivar.h>
61 1.1 ryo
62 1.1 ryo #include <arm/imx/if_enetreg.h>
63 1.6 ryo #include <arm/imx/if_enetvar.h>
64 1.1 ryo
65 1.1 ryo #undef DEBUG_ENET
66 1.1 ryo #undef ENET_EVENT_COUNTER
67 1.1 ryo
68 1.6 ryo #define ENET_TICK hz
69 1.6 ryo
70 1.1 ryo #ifdef DEBUG_ENET
71 1.1 ryo int enet_debug = 0;
72 1.1 ryo # define DEVICE_DPRINTF(args...) \
73 1.1 ryo do { if (enet_debug) device_printf(sc->sc_dev, args); } while (0)
74 1.1 ryo #else
75 1.1 ryo # define DEVICE_DPRINTF(args...)
76 1.1 ryo #endif
77 1.1 ryo
78 1.1 ryo
79 1.1 ryo #define RXDESC_MAXBUFSIZE 0x07f0
80 1.6 ryo /* ENET does not work greather than 0x0800... */
81 1.1 ryo
82 1.1 ryo #undef ENET_SUPPORT_JUMBO /* JUMBO FRAME SUPPORT is unstable */
83 1.1 ryo #ifdef ENET_SUPPORT_JUMBO
84 1.1 ryo # define ENET_MAX_PKT_LEN 4034 /* MAX FIFO LEN */
85 1.1 ryo #else
86 1.1 ryo # define ENET_MAX_PKT_LEN 1522
87 1.1 ryo #endif
88 1.1 ryo #define ENET_DEFAULT_PKT_LEN 1522 /* including VLAN tag */
89 1.1 ryo #define MTU2FRAMESIZE(n) \
90 1.1 ryo ((n) + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN)
91 1.1 ryo
92 1.1 ryo
93 1.1 ryo #define ENET_MAX_PKT_NSEGS 64
94 1.1 ryo
95 1.6 ryo #define ENET_TX_NEXTIDX(idx) (((idx) >= (ENET_TX_RING_CNT - 1)) ? 0 : ((idx) + 1))
96 1.6 ryo #define ENET_RX_NEXTIDX(idx) (((idx) >= (ENET_RX_RING_CNT - 1)) ? 0 : ((idx) + 1))
97 1.1 ryo
98 1.1 ryo #define TXDESC_WRITEOUT(idx) \
99 1.1 ryo bus_dmamap_sync(sc->sc_dmat, sc->sc_txdesc_dmamap, \
100 1.1 ryo sizeof(struct enet_txdesc) * (idx), \
101 1.1 ryo sizeof(struct enet_txdesc), \
102 1.1 ryo BUS_DMASYNC_PREWRITE)
103 1.1 ryo
104 1.1 ryo #define TXDESC_READIN(idx) \
105 1.1 ryo bus_dmamap_sync(sc->sc_dmat, sc->sc_txdesc_dmamap, \
106 1.1 ryo sizeof(struct enet_txdesc) * (idx), \
107 1.1 ryo sizeof(struct enet_txdesc), \
108 1.1 ryo BUS_DMASYNC_PREREAD)
109 1.1 ryo
110 1.1 ryo #define RXDESC_WRITEOUT(idx) \
111 1.1 ryo bus_dmamap_sync(sc->sc_dmat, sc->sc_rxdesc_dmamap, \
112 1.1 ryo sizeof(struct enet_rxdesc) * (idx), \
113 1.1 ryo sizeof(struct enet_rxdesc), \
114 1.1 ryo BUS_DMASYNC_PREWRITE)
115 1.1 ryo
116 1.1 ryo #define RXDESC_READIN(idx) \
117 1.1 ryo bus_dmamap_sync(sc->sc_dmat, sc->sc_rxdesc_dmamap, \
118 1.1 ryo sizeof(struct enet_rxdesc) * (idx), \
119 1.1 ryo sizeof(struct enet_rxdesc), \
120 1.1 ryo BUS_DMASYNC_PREREAD)
121 1.1 ryo
122 1.1 ryo #define ENET_REG_READ(sc, reg) \
123 1.1 ryo bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, reg)
124 1.1 ryo
125 1.1 ryo #define ENET_REG_WRITE(sc, reg, value) \
126 1.1 ryo bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, reg, value)
127 1.1 ryo
128 1.1 ryo #ifdef ENET_EVENT_COUNTER
129 1.1 ryo static void enet_attach_evcnt(struct enet_softc *);
130 1.1 ryo static void enet_update_evcnt(struct enet_softc *);
131 1.1 ryo #endif
132 1.1 ryo
133 1.1 ryo static int enet_intr(void *);
134 1.1 ryo static void enet_tick(void *);
135 1.1 ryo static int enet_tx_intr(void *);
136 1.1 ryo static int enet_rx_intr(void *);
137 1.1 ryo static void enet_rx_csum(struct enet_softc *, struct ifnet *, struct mbuf *,
138 1.1 ryo int);
139 1.1 ryo
140 1.1 ryo static void enet_start(struct ifnet *);
141 1.1 ryo static int enet_ifflags_cb(struct ethercom *);
142 1.1 ryo static int enet_ioctl(struct ifnet *, u_long, void *);
143 1.1 ryo static int enet_init(struct ifnet *);
144 1.1 ryo static void enet_stop(struct ifnet *, int);
145 1.1 ryo static void enet_watchdog(struct ifnet *);
146 1.1 ryo static void enet_mediastatus(struct ifnet *, struct ifmediareq *);
147 1.1 ryo
148 1.1 ryo static int enet_miibus_readreg(device_t, int, int);
149 1.1 ryo static void enet_miibus_writereg(device_t, int, int, int);
150 1.1 ryo static void enet_miibus_statchg(struct ifnet *);
151 1.1 ryo
152 1.1 ryo static void enet_gethwaddr(struct enet_softc *, uint8_t *);
153 1.1 ryo static void enet_sethwaddr(struct enet_softc *, uint8_t *);
154 1.1 ryo static void enet_setmulti(struct enet_softc *);
155 1.1 ryo static int enet_encap_mbufalign(struct mbuf **);
156 1.1 ryo static int enet_encap_txring(struct enet_softc *, struct mbuf **);
157 1.1 ryo static int enet_init_regs(struct enet_softc *, int);
158 1.1 ryo static int enet_alloc_ring(struct enet_softc *);
159 1.1 ryo static void enet_init_txring(struct enet_softc *);
160 1.1 ryo static int enet_init_rxring(struct enet_softc *);
161 1.1 ryo static void enet_reset_rxdesc(struct enet_softc *, int);
162 1.1 ryo static int enet_alloc_rxbuf(struct enet_softc *, int);
163 1.1 ryo static void enet_drain_txbuf(struct enet_softc *);
164 1.1 ryo static void enet_drain_rxbuf(struct enet_softc *);
165 1.1 ryo static int enet_alloc_dma(struct enet_softc *, size_t, void **,
166 1.1 ryo bus_dmamap_t *);
167 1.1 ryo
168 1.1 ryo CFATTACH_DECL_NEW(enet, sizeof(struct enet_softc),
169 1.1 ryo enet_match, enet_attach, NULL, NULL);
170 1.1 ryo
171 1.6 ryo void
172 1.6 ryo enet_attach_common(device_t self, bus_space_tag_t iot,
173 1.6 ryo bus_dma_tag_t dmat, bus_addr_t addr, bus_size_t size, int irq)
174 1.1 ryo {
175 1.1 ryo struct enet_softc *sc;
176 1.1 ryo struct ifnet *ifp;
177 1.1 ryo
178 1.1 ryo sc = device_private(self);
179 1.1 ryo sc->sc_dev = self;
180 1.6 ryo sc->sc_iot = iot;
181 1.6 ryo sc->sc_addr = addr;
182 1.6 ryo sc->sc_dmat = dmat;
183 1.1 ryo
184 1.1 ryo aprint_naive("\n");
185 1.1 ryo aprint_normal(": Gigabit Ethernet Controller\n");
186 1.6 ryo if (bus_space_map(sc->sc_iot, sc->sc_addr, size, 0,
187 1.1 ryo &sc->sc_ioh)) {
188 1.1 ryo aprint_error_dev(self, "cannot map registers\n");
189 1.1 ryo return;
190 1.1 ryo }
191 1.1 ryo
192 1.1 ryo /* allocate dma buffer */
193 1.1 ryo if (enet_alloc_ring(sc))
194 1.1 ryo return;
195 1.1 ryo
196 1.1 ryo #define IS_ENADDR_ZERO(enaddr) \
197 1.1 ryo ((enaddr[0] | enaddr[1] | enaddr[2] | \
198 1.1 ryo enaddr[3] | enaddr[4] | enaddr[5]) == 0)
199 1.1 ryo
200 1.1 ryo if (IS_ENADDR_ZERO(sc->sc_enaddr)) {
201 1.1 ryo /* by any chance, mac-address is already set by bootloader? */
202 1.1 ryo enet_gethwaddr(sc, sc->sc_enaddr);
203 1.1 ryo if (IS_ENADDR_ZERO(sc->sc_enaddr)) {
204 1.1 ryo /* give up. set randomly */
205 1.6 ryo uint32_t eaddr = random();
206 1.1 ryo /* not multicast */
207 1.6 ryo sc->sc_enaddr[0] = (eaddr >> 24) & 0xfc;
208 1.6 ryo sc->sc_enaddr[1] = eaddr >> 16;
209 1.6 ryo sc->sc_enaddr[2] = eaddr >> 8;
210 1.6 ryo sc->sc_enaddr[3] = eaddr;
211 1.6 ryo eaddr = random();
212 1.6 ryo sc->sc_enaddr[4] = eaddr >> 8;
213 1.6 ryo sc->sc_enaddr[5] = eaddr;
214 1.1 ryo
215 1.1 ryo aprint_error_dev(self,
216 1.1 ryo "cannot get mac address. set randomly\n");
217 1.1 ryo }
218 1.1 ryo }
219 1.1 ryo enet_sethwaddr(sc, sc->sc_enaddr);
220 1.1 ryo
221 1.1 ryo aprint_normal_dev(self, "Ethernet address %s\n",
222 1.1 ryo ether_sprintf(sc->sc_enaddr));
223 1.1 ryo
224 1.1 ryo enet_init_regs(sc, 1);
225 1.1 ryo
226 1.1 ryo /* setup interrupt handlers */
227 1.6 ryo if ((sc->sc_ih = intr_establish(irq, IPL_NET,
228 1.2 ryo IST_LEVEL, enet_intr, sc)) == NULL) {
229 1.1 ryo aprint_error_dev(self, "unable to establish interrupt\n");
230 1.1 ryo goto failure;
231 1.1 ryo }
232 1.1 ryo
233 1.6 ryo if (sc->sc_imxtype == 7) {
234 1.6 ryo /* i.MX7 use 3 interrupts */
235 1.6 ryo if ((sc->sc_ih2 = intr_establish(irq + 1, IPL_NET,
236 1.6 ryo IST_LEVEL, enet_intr, sc)) == NULL) {
237 1.6 ryo aprint_error_dev(self, "unable to establish 2nd interrupt\n");
238 1.6 ryo intr_disestablish(sc->sc_ih);
239 1.6 ryo goto failure;
240 1.6 ryo }
241 1.6 ryo if ((sc->sc_ih3 = intr_establish(irq + 2, IPL_NET,
242 1.6 ryo IST_LEVEL, enet_intr, sc)) == NULL) {
243 1.6 ryo aprint_error_dev(self, "unable to establish 3rd interrupt\n");
244 1.6 ryo intr_disestablish(sc->sc_ih2);
245 1.6 ryo intr_disestablish(sc->sc_ih);
246 1.6 ryo goto failure;
247 1.6 ryo }
248 1.6 ryo }
249 1.6 ryo
250 1.2 ryo /* callout will be scheduled from enet_init() */
251 1.2 ryo callout_init(&sc->sc_tick_ch, 0);
252 1.2 ryo callout_setfunc(&sc->sc_tick_ch, enet_tick, sc);
253 1.2 ryo
254 1.1 ryo /* setup ifp */
255 1.1 ryo ifp = &sc->sc_ethercom.ec_if;
256 1.1 ryo strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
257 1.1 ryo ifp->if_softc = sc;
258 1.1 ryo ifp->if_mtu = ETHERMTU;
259 1.1 ryo ifp->if_baudrate = IF_Gbps(1);
260 1.1 ryo ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
261 1.1 ryo ifp->if_ioctl = enet_ioctl;
262 1.1 ryo ifp->if_start = enet_start;
263 1.1 ryo ifp->if_init = enet_init;
264 1.1 ryo ifp->if_stop = enet_stop;
265 1.1 ryo ifp->if_watchdog = enet_watchdog;
266 1.1 ryo
267 1.1 ryo sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
268 1.1 ryo #ifdef ENET_SUPPORT_JUMBO
269 1.1 ryo sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
270 1.1 ryo #endif
271 1.1 ryo
272 1.1 ryo ifp->if_capabilities = IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
273 1.1 ryo IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_UDPv4_Tx |
274 1.1 ryo IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx |
275 1.1 ryo IFCAP_CSUM_TCPv6_Tx | IFCAP_CSUM_UDPv6_Tx |
276 1.1 ryo IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
277 1.1 ryo
278 1.1 ryo IFQ_SET_MAXLEN(&ifp->if_snd, max(ENET_TX_RING_CNT, IFQ_MAXLEN));
279 1.1 ryo IFQ_SET_READY(&ifp->if_snd);
280 1.1 ryo
281 1.1 ryo /* setup MII */
282 1.1 ryo sc->sc_ethercom.ec_mii = &sc->sc_mii;
283 1.1 ryo sc->sc_mii.mii_ifp = ifp;
284 1.1 ryo sc->sc_mii.mii_readreg = enet_miibus_readreg;
285 1.1 ryo sc->sc_mii.mii_writereg = enet_miibus_writereg;
286 1.1 ryo sc->sc_mii.mii_statchg = enet_miibus_statchg;
287 1.1 ryo ifmedia_init(&sc->sc_mii.mii_media, 0, ether_mediachange,
288 1.1 ryo enet_mediastatus);
289 1.1 ryo
290 1.1 ryo /* try to attach PHY */
291 1.1 ryo mii_attach(self, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
292 1.1 ryo MII_OFFSET_ANY, 0);
293 1.1 ryo if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
294 1.1 ryo ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL,
295 1.1 ryo 0, NULL);
296 1.1 ryo ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL);
297 1.1 ryo } else {
298 1.1 ryo ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
299 1.1 ryo }
300 1.1 ryo
301 1.1 ryo if_attach(ifp);
302 1.1 ryo ether_ifattach(ifp, sc->sc_enaddr);
303 1.1 ryo ether_set_ifflags_cb(&sc->sc_ethercom, enet_ifflags_cb);
304 1.1 ryo
305 1.1 ryo rnd_attach_source(&sc->sc_rnd_source, device_xname(sc->sc_dev),
306 1.1 ryo RND_TYPE_NET, RND_FLAG_DEFAULT);
307 1.1 ryo
308 1.1 ryo #ifdef ENET_EVENT_COUNTER
309 1.1 ryo enet_attach_evcnt(sc);
310 1.1 ryo #endif
311 1.1 ryo
312 1.1 ryo sc->sc_stopping = false;
313 1.1 ryo
314 1.1 ryo return;
315 1.1 ryo
316 1.1 ryo failure:
317 1.6 ryo bus_space_unmap(sc->sc_iot, sc->sc_ioh, size);
318 1.1 ryo return;
319 1.1 ryo }
320 1.1 ryo
321 1.1 ryo #ifdef ENET_EVENT_COUNTER
322 1.1 ryo static void
323 1.1 ryo enet_attach_evcnt(struct enet_softc *sc)
324 1.1 ryo {
325 1.1 ryo const char *xname;
326 1.1 ryo
327 1.1 ryo xname = device_xname(sc->sc_dev);
328 1.1 ryo
329 1.1 ryo #define ENET_EVCNT_ATTACH(name) \
330 1.1 ryo evcnt_attach_dynamic(&sc->sc_ev_ ## name, EVCNT_TYPE_MISC, \
331 1.1 ryo NULL, xname, #name);
332 1.1 ryo
333 1.1 ryo ENET_EVCNT_ATTACH(t_drop);
334 1.1 ryo ENET_EVCNT_ATTACH(t_packets);
335 1.1 ryo ENET_EVCNT_ATTACH(t_bc_pkt);
336 1.1 ryo ENET_EVCNT_ATTACH(t_mc_pkt);
337 1.1 ryo ENET_EVCNT_ATTACH(t_crc_align);
338 1.1 ryo ENET_EVCNT_ATTACH(t_undersize);
339 1.1 ryo ENET_EVCNT_ATTACH(t_oversize);
340 1.1 ryo ENET_EVCNT_ATTACH(t_frag);
341 1.1 ryo ENET_EVCNT_ATTACH(t_jab);
342 1.1 ryo ENET_EVCNT_ATTACH(t_col);
343 1.1 ryo ENET_EVCNT_ATTACH(t_p64);
344 1.1 ryo ENET_EVCNT_ATTACH(t_p65to127n);
345 1.1 ryo ENET_EVCNT_ATTACH(t_p128to255n);
346 1.1 ryo ENET_EVCNT_ATTACH(t_p256to511);
347 1.1 ryo ENET_EVCNT_ATTACH(t_p512to1023);
348 1.1 ryo ENET_EVCNT_ATTACH(t_p1024to2047);
349 1.1 ryo ENET_EVCNT_ATTACH(t_p_gte2048);
350 1.1 ryo ENET_EVCNT_ATTACH(t_octets);
351 1.1 ryo ENET_EVCNT_ATTACH(r_packets);
352 1.1 ryo ENET_EVCNT_ATTACH(r_bc_pkt);
353 1.1 ryo ENET_EVCNT_ATTACH(r_mc_pkt);
354 1.1 ryo ENET_EVCNT_ATTACH(r_crc_align);
355 1.1 ryo ENET_EVCNT_ATTACH(r_undersize);
356 1.1 ryo ENET_EVCNT_ATTACH(r_oversize);
357 1.1 ryo ENET_EVCNT_ATTACH(r_frag);
358 1.1 ryo ENET_EVCNT_ATTACH(r_jab);
359 1.1 ryo ENET_EVCNT_ATTACH(r_p64);
360 1.1 ryo ENET_EVCNT_ATTACH(r_p65to127);
361 1.1 ryo ENET_EVCNT_ATTACH(r_p128to255);
362 1.1 ryo ENET_EVCNT_ATTACH(r_p256to511);
363 1.1 ryo ENET_EVCNT_ATTACH(r_p512to1023);
364 1.1 ryo ENET_EVCNT_ATTACH(r_p1024to2047);
365 1.1 ryo ENET_EVCNT_ATTACH(r_p_gte2048);
366 1.1 ryo ENET_EVCNT_ATTACH(r_octets);
367 1.1 ryo }
368 1.1 ryo
369 1.1 ryo static void
370 1.1 ryo enet_update_evcnt(struct enet_softc *sc)
371 1.1 ryo {
372 1.1 ryo sc->sc_ev_t_drop.ev_count += ENET_REG_READ(sc, ENET_RMON_T_DROP);
373 1.1 ryo sc->sc_ev_t_packets.ev_count += ENET_REG_READ(sc, ENET_RMON_T_PACKETS);
374 1.1 ryo sc->sc_ev_t_bc_pkt.ev_count += ENET_REG_READ(sc, ENET_RMON_T_BC_PKT);
375 1.1 ryo sc->sc_ev_t_mc_pkt.ev_count += ENET_REG_READ(sc, ENET_RMON_T_MC_PKT);
376 1.1 ryo sc->sc_ev_t_crc_align.ev_count += ENET_REG_READ(sc, ENET_RMON_T_CRC_ALIGN);
377 1.1 ryo sc->sc_ev_t_undersize.ev_count += ENET_REG_READ(sc, ENET_RMON_T_UNDERSIZE);
378 1.1 ryo sc->sc_ev_t_oversize.ev_count += ENET_REG_READ(sc, ENET_RMON_T_OVERSIZE);
379 1.1 ryo sc->sc_ev_t_frag.ev_count += ENET_REG_READ(sc, ENET_RMON_T_FRAG);
380 1.1 ryo sc->sc_ev_t_jab.ev_count += ENET_REG_READ(sc, ENET_RMON_T_JAB);
381 1.1 ryo sc->sc_ev_t_col.ev_count += ENET_REG_READ(sc, ENET_RMON_T_COL);
382 1.1 ryo sc->sc_ev_t_p64.ev_count += ENET_REG_READ(sc, ENET_RMON_T_P64);
383 1.1 ryo sc->sc_ev_t_p65to127n.ev_count += ENET_REG_READ(sc, ENET_RMON_T_P65TO127N);
384 1.1 ryo sc->sc_ev_t_p128to255n.ev_count += ENET_REG_READ(sc, ENET_RMON_T_P128TO255N);
385 1.1 ryo sc->sc_ev_t_p256to511.ev_count += ENET_REG_READ(sc, ENET_RMON_T_P256TO511);
386 1.1 ryo sc->sc_ev_t_p512to1023.ev_count += ENET_REG_READ(sc, ENET_RMON_T_P512TO1023);
387 1.1 ryo sc->sc_ev_t_p1024to2047.ev_count += ENET_REG_READ(sc, ENET_RMON_T_P1024TO2047);
388 1.1 ryo sc->sc_ev_t_p_gte2048.ev_count += ENET_REG_READ(sc, ENET_RMON_T_P_GTE2048);
389 1.1 ryo sc->sc_ev_t_octets.ev_count += ENET_REG_READ(sc, ENET_RMON_T_OCTETS);
390 1.1 ryo sc->sc_ev_r_packets.ev_count += ENET_REG_READ(sc, ENET_RMON_R_PACKETS);
391 1.1 ryo sc->sc_ev_r_bc_pkt.ev_count += ENET_REG_READ(sc, ENET_RMON_R_BC_PKT);
392 1.1 ryo sc->sc_ev_r_mc_pkt.ev_count += ENET_REG_READ(sc, ENET_RMON_R_MC_PKT);
393 1.1 ryo sc->sc_ev_r_crc_align.ev_count += ENET_REG_READ(sc, ENET_RMON_R_CRC_ALIGN);
394 1.1 ryo sc->sc_ev_r_undersize.ev_count += ENET_REG_READ(sc, ENET_RMON_R_UNDERSIZE);
395 1.1 ryo sc->sc_ev_r_oversize.ev_count += ENET_REG_READ(sc, ENET_RMON_R_OVERSIZE);
396 1.1 ryo sc->sc_ev_r_frag.ev_count += ENET_REG_READ(sc, ENET_RMON_R_FRAG);
397 1.1 ryo sc->sc_ev_r_jab.ev_count += ENET_REG_READ(sc, ENET_RMON_R_JAB);
398 1.1 ryo sc->sc_ev_r_p64.ev_count += ENET_REG_READ(sc, ENET_RMON_R_P64);
399 1.1 ryo sc->sc_ev_r_p65to127.ev_count += ENET_REG_READ(sc, ENET_RMON_R_P65TO127);
400 1.1 ryo sc->sc_ev_r_p128to255.ev_count += ENET_REG_READ(sc, ENET_RMON_R_P128TO255);
401 1.1 ryo sc->sc_ev_r_p256to511.ev_count += ENET_REG_READ(sc, ENET_RMON_R_P256TO511);
402 1.1 ryo sc->sc_ev_r_p512to1023.ev_count += ENET_REG_READ(sc, ENET_RMON_R_P512TO1023);
403 1.1 ryo sc->sc_ev_r_p1024to2047.ev_count += ENET_REG_READ(sc, ENET_RMON_R_P1024TO2047);
404 1.1 ryo sc->sc_ev_r_p_gte2048.ev_count += ENET_REG_READ(sc, ENET_RMON_R_P_GTE2048);
405 1.1 ryo sc->sc_ev_r_octets.ev_count += ENET_REG_READ(sc, ENET_RMON_R_OCTETS);
406 1.1 ryo }
407 1.1 ryo #endif /* ENET_EVENT_COUNTER */
408 1.1 ryo
409 1.1 ryo static void
410 1.1 ryo enet_tick(void *arg)
411 1.1 ryo {
412 1.1 ryo struct enet_softc *sc;
413 1.1 ryo struct mii_data *mii;
414 1.1 ryo struct ifnet *ifp;
415 1.1 ryo int s;
416 1.1 ryo
417 1.1 ryo sc = arg;
418 1.1 ryo mii = &sc->sc_mii;
419 1.1 ryo ifp = &sc->sc_ethercom.ec_if;
420 1.1 ryo
421 1.1 ryo s = splnet();
422 1.1 ryo
423 1.1 ryo if (sc->sc_stopping)
424 1.1 ryo goto out;
425 1.1 ryo
426 1.1 ryo #ifdef ENET_EVENT_COUNTER
427 1.1 ryo enet_update_evcnt(sc);
428 1.1 ryo #endif
429 1.1 ryo
430 1.1 ryo /* update counters */
431 1.1 ryo ifp->if_ierrors += ENET_REG_READ(sc, ENET_RMON_R_UNDERSIZE);
432 1.1 ryo ifp->if_ierrors += ENET_REG_READ(sc, ENET_RMON_R_FRAG);
433 1.1 ryo ifp->if_ierrors += ENET_REG_READ(sc, ENET_RMON_R_JAB);
434 1.1 ryo
435 1.1 ryo /* clear counters */
436 1.1 ryo ENET_REG_WRITE(sc, ENET_MIBC, ENET_MIBC_MIB_CLEAR);
437 1.1 ryo ENET_REG_WRITE(sc, ENET_MIBC, 0);
438 1.1 ryo
439 1.1 ryo mii_tick(mii);
440 1.1 ryo out:
441 1.1 ryo
442 1.1 ryo if (!sc->sc_stopping)
443 1.6 ryo callout_schedule(&sc->sc_tick_ch, ENET_TICK);
444 1.1 ryo
445 1.1 ryo splx(s);
446 1.1 ryo }
447 1.1 ryo
448 1.1 ryo static int
449 1.1 ryo enet_intr(void *arg)
450 1.1 ryo {
451 1.1 ryo struct enet_softc *sc;
452 1.1 ryo struct ifnet *ifp;
453 1.1 ryo uint32_t status;
454 1.1 ryo
455 1.1 ryo sc = arg;
456 1.1 ryo status = ENET_REG_READ(sc, ENET_EIR);
457 1.1 ryo
458 1.6 ryo if (sc->sc_imxtype == 7) {
459 1.6 ryo if (status & (ENET_EIR_TXF|ENET_EIR_TXF1|ENET_EIR_TXF2))
460 1.6 ryo enet_tx_intr(arg);
461 1.6 ryo if (status & (ENET_EIR_RXF|ENET_EIR_RXF1|ENET_EIR_RXF2))
462 1.6 ryo enet_rx_intr(arg);
463 1.6 ryo } else {
464 1.6 ryo if (status & ENET_EIR_TXF)
465 1.6 ryo enet_tx_intr(arg);
466 1.6 ryo if (status & ENET_EIR_RXF)
467 1.6 ryo enet_rx_intr(arg);
468 1.6 ryo }
469 1.1 ryo
470 1.1 ryo if (status & ENET_EIR_EBERR) {
471 1.1 ryo device_printf(sc->sc_dev, "Ethernet Bus Error\n");
472 1.1 ryo ifp = &sc->sc_ethercom.ec_if;
473 1.1 ryo enet_stop(ifp, 1);
474 1.1 ryo enet_init(ifp);
475 1.1 ryo } else {
476 1.1 ryo ENET_REG_WRITE(sc, ENET_EIR, status);
477 1.1 ryo }
478 1.1 ryo
479 1.1 ryo rnd_add_uint32(&sc->sc_rnd_source, status);
480 1.1 ryo
481 1.1 ryo return 1;
482 1.1 ryo }
483 1.1 ryo
484 1.1 ryo static int
485 1.1 ryo enet_tx_intr(void *arg)
486 1.1 ryo {
487 1.1 ryo struct enet_softc *sc;
488 1.1 ryo struct ifnet *ifp;
489 1.1 ryo struct enet_txsoft *txs;
490 1.1 ryo int idx;
491 1.1 ryo
492 1.1 ryo sc = (struct enet_softc *)arg;
493 1.1 ryo ifp = &sc->sc_ethercom.ec_if;
494 1.1 ryo
495 1.1 ryo for (idx = sc->sc_tx_considx; idx != sc->sc_tx_prodidx;
496 1.1 ryo idx = ENET_TX_NEXTIDX(idx)) {
497 1.1 ryo
498 1.1 ryo txs = &sc->sc_txsoft[idx];
499 1.1 ryo
500 1.1 ryo TXDESC_READIN(idx);
501 1.1 ryo if (sc->sc_txdesc_ring[idx].tx_flags1_len & TXFLAGS1_R) {
502 1.1 ryo /* This TX Descriptor has not been transmitted yet */
503 1.1 ryo break;
504 1.1 ryo }
505 1.1 ryo
506 1.1 ryo /* txsoft is available on first segment (TXFLAGS1_T1) */
507 1.1 ryo if (sc->sc_txdesc_ring[idx].tx_flags1_len & TXFLAGS1_T1) {
508 1.1 ryo bus_dmamap_unload(sc->sc_dmat,
509 1.1 ryo txs->txs_dmamap);
510 1.1 ryo m_freem(txs->txs_mbuf);
511 1.1 ryo ifp->if_opackets++;
512 1.1 ryo }
513 1.1 ryo
514 1.1 ryo /* checking error */
515 1.1 ryo if (sc->sc_txdesc_ring[idx].tx_flags1_len & TXFLAGS1_L) {
516 1.1 ryo uint32_t flags2;
517 1.1 ryo
518 1.1 ryo flags2 = sc->sc_txdesc_ring[idx].tx_flags2;
519 1.1 ryo
520 1.1 ryo if (flags2 & (TXFLAGS2_TXE |
521 1.1 ryo TXFLAGS2_UE | TXFLAGS2_EE | TXFLAGS2_FE |
522 1.1 ryo TXFLAGS2_LCE | TXFLAGS2_OE | TXFLAGS2_TSE)) {
523 1.1 ryo #ifdef DEBUG_ENET
524 1.1 ryo if (enet_debug) {
525 1.1 ryo char flagsbuf[128];
526 1.1 ryo
527 1.1 ryo snprintb(flagsbuf, sizeof(flagsbuf),
528 1.1 ryo "\20" "\20TRANSMIT" "\16UNDERFLOW"
529 1.1 ryo "\15COLLISION" "\14FRAME"
530 1.1 ryo "\13LATECOLLISION" "\12OVERFLOW",
531 1.1 ryo flags2);
532 1.1 ryo
533 1.1 ryo device_printf(sc->sc_dev,
534 1.1 ryo "txdesc[%d]: transmit error: "
535 1.1 ryo "flags2=%s\n", idx, flagsbuf);
536 1.1 ryo }
537 1.1 ryo #endif /* DEBUG_ENET */
538 1.1 ryo ifp->if_oerrors++;
539 1.1 ryo }
540 1.1 ryo }
541 1.1 ryo
542 1.1 ryo sc->sc_tx_free++;
543 1.1 ryo }
544 1.1 ryo sc->sc_tx_considx = idx;
545 1.1 ryo
546 1.1 ryo if (sc->sc_tx_free > 0)
547 1.1 ryo ifp->if_flags &= ~IFF_OACTIVE;
548 1.1 ryo
549 1.1 ryo /*
550 1.1 ryo * No more pending TX descriptor,
551 1.1 ryo * cancel the watchdog timer.
552 1.1 ryo */
553 1.1 ryo if (sc->sc_tx_free == ENET_TX_RING_CNT)
554 1.1 ryo ifp->if_timer = 0;
555 1.1 ryo
556 1.1 ryo return 1;
557 1.1 ryo }
558 1.1 ryo
559 1.1 ryo static int
560 1.1 ryo enet_rx_intr(void *arg)
561 1.1 ryo {
562 1.1 ryo struct enet_softc *sc;
563 1.1 ryo struct ifnet *ifp;
564 1.1 ryo struct enet_rxsoft *rxs;
565 1.1 ryo int idx, len, amount;
566 1.1 ryo uint32_t flags1, flags2;
567 1.1 ryo struct mbuf *m, *m0, *mprev;
568 1.1 ryo
569 1.1 ryo sc = arg;
570 1.1 ryo ifp = &sc->sc_ethercom.ec_if;
571 1.1 ryo
572 1.1 ryo m0 = mprev = NULL;
573 1.1 ryo amount = 0;
574 1.1 ryo for (idx = sc->sc_rx_readidx; ; idx = ENET_RX_NEXTIDX(idx)) {
575 1.1 ryo
576 1.1 ryo rxs = &sc->sc_rxsoft[idx];
577 1.1 ryo
578 1.1 ryo RXDESC_READIN(idx);
579 1.1 ryo if (sc->sc_rxdesc_ring[idx].rx_flags1_len & RXFLAGS1_E) {
580 1.1 ryo /* This RX Descriptor has not been received yet */
581 1.1 ryo break;
582 1.1 ryo }
583 1.1 ryo
584 1.1 ryo /*
585 1.1 ryo * build mbuf from RX Descriptor if needed
586 1.1 ryo */
587 1.1 ryo m = rxs->rxs_mbuf;
588 1.1 ryo rxs->rxs_mbuf = NULL;
589 1.1 ryo
590 1.1 ryo flags1 = sc->sc_rxdesc_ring[idx].rx_flags1_len;
591 1.1 ryo len = RXFLAGS1_LEN(flags1);
592 1.1 ryo
593 1.1 ryo #define RACC_SHIFT16 2
594 1.1 ryo if (m0 == NULL) {
595 1.1 ryo m0 = m;
596 1.1 ryo m_adj(m0, RACC_SHIFT16);
597 1.1 ryo len -= RACC_SHIFT16;
598 1.1 ryo m->m_len = len;
599 1.1 ryo amount = len;
600 1.1 ryo } else {
601 1.1 ryo if (flags1 & RXFLAGS1_L)
602 1.1 ryo len = len - amount - RACC_SHIFT16;
603 1.1 ryo
604 1.1 ryo m->m_len = len;
605 1.1 ryo amount += len;
606 1.1 ryo m->m_flags &= ~M_PKTHDR;
607 1.1 ryo mprev->m_next = m;
608 1.1 ryo }
609 1.1 ryo mprev = m;
610 1.1 ryo
611 1.1 ryo flags2 = sc->sc_rxdesc_ring[idx].rx_flags2;
612 1.1 ryo
613 1.1 ryo if (flags1 & RXFLAGS1_L) {
614 1.1 ryo /* last buffer */
615 1.1 ryo if ((amount < ETHER_HDR_LEN) ||
616 1.1 ryo ((flags1 & (RXFLAGS1_LG | RXFLAGS1_NO |
617 1.1 ryo RXFLAGS1_CR | RXFLAGS1_OV | RXFLAGS1_TR)) ||
618 1.1 ryo (flags2 & (RXFLAGS2_ME | RXFLAGS2_PE |
619 1.1 ryo RXFLAGS2_CE)))) {
620 1.1 ryo
621 1.1 ryo #ifdef DEBUG_ENET
622 1.1 ryo if (enet_debug) {
623 1.1 ryo char flags1buf[128], flags2buf[128];
624 1.1 ryo snprintb(flags1buf, sizeof(flags1buf),
625 1.1 ryo "\20" "\31MISS" "\26LENGTHVIOLATION"
626 1.2 ryo "\25NONOCTET" "\23CRC" "\22OVERRUN"
627 1.1 ryo "\21TRUNCATED", flags1);
628 1.1 ryo snprintb(flags2buf, sizeof(flags2buf),
629 1.1 ryo "\20" "\40MAC" "\33PHY"
630 1.1 ryo "\32COLLISION", flags2);
631 1.1 ryo
632 1.1 ryo DEVICE_DPRINTF(
633 1.1 ryo "rxdesc[%d]: receive error: "
634 1.1 ryo "flags1=%s,flags2=%s,len=%d\n",
635 1.1 ryo idx, flags1buf, flags2buf, amount);
636 1.1 ryo }
637 1.1 ryo #endif /* DEBUG_ENET */
638 1.1 ryo ifp->if_ierrors++;
639 1.1 ryo m_freem(m0);
640 1.1 ryo
641 1.1 ryo } else {
642 1.1 ryo /* packet receive ok */
643 1.1 ryo ifp->if_ipackets++;
644 1.7 ozaki m_set_rcvif(m0, ifp);
645 1.1 ryo m0->m_pkthdr.len = amount;
646 1.1 ryo
647 1.1 ryo bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
648 1.1 ryo rxs->rxs_dmamap->dm_mapsize,
649 1.1 ryo BUS_DMASYNC_PREREAD);
650 1.1 ryo
651 1.1 ryo if (ifp->if_csum_flags_rx & (M_CSUM_IPv4 |
652 1.1 ryo M_CSUM_TCPv4 | M_CSUM_UDPv4 |
653 1.1 ryo M_CSUM_TCPv6 | M_CSUM_UDPv6))
654 1.1 ryo enet_rx_csum(sc, ifp, m0, idx);
655 1.1 ryo
656 1.1 ryo /* Pass this up to any BPF listeners */
657 1.1 ryo bpf_mtap(ifp, m0);
658 1.1 ryo
659 1.5 ozaki if_percpuq_enqueue(ifp->if_percpuq, m0);
660 1.1 ryo }
661 1.1 ryo
662 1.1 ryo m0 = NULL;
663 1.1 ryo mprev = NULL;
664 1.1 ryo amount = 0;
665 1.1 ryo
666 1.1 ryo } else {
667 1.1 ryo /* continued from previous buffer */
668 1.1 ryo bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
669 1.1 ryo rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
670 1.1 ryo }
671 1.1 ryo
672 1.1 ryo bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
673 1.1 ryo if (enet_alloc_rxbuf(sc, idx) != 0) {
674 1.1 ryo panic("enet_alloc_rxbuf NULL\n");
675 1.1 ryo }
676 1.1 ryo }
677 1.1 ryo sc->sc_rx_readidx = idx;
678 1.1 ryo
679 1.1 ryo /* re-enable RX DMA to make sure */
680 1.1 ryo ENET_REG_WRITE(sc, ENET_RDAR, ENET_RDAR_ACTIVE);
681 1.1 ryo
682 1.1 ryo return 1;
683 1.1 ryo }
684 1.1 ryo
685 1.1 ryo static void
686 1.1 ryo enet_rx_csum(struct enet_softc *sc, struct ifnet *ifp, struct mbuf *m, int idx)
687 1.1 ryo {
688 1.1 ryo uint32_t flags2;
689 1.1 ryo uint8_t proto;
690 1.1 ryo
691 1.1 ryo flags2 = sc->sc_rxdesc_ring[idx].rx_flags2;
692 1.1 ryo
693 1.1 ryo if (flags2 & RXFLAGS2_IPV6) {
694 1.1 ryo proto = sc->sc_rxdesc_ring[idx].rx_proto;
695 1.1 ryo
696 1.1 ryo /* RXFLAGS2_PCR is valid when IPv6 and TCP/UDP */
697 1.1 ryo if ((proto == IPPROTO_TCP) &&
698 1.1 ryo (ifp->if_csum_flags_rx & M_CSUM_TCPv6))
699 1.1 ryo m->m_pkthdr.csum_flags |= M_CSUM_TCPv6;
700 1.1 ryo else if ((proto == IPPROTO_UDP) &&
701 1.1 ryo (ifp->if_csum_flags_rx & M_CSUM_UDPv6))
702 1.1 ryo m->m_pkthdr.csum_flags |= M_CSUM_UDPv6;
703 1.1 ryo else
704 1.1 ryo return;
705 1.1 ryo
706 1.1 ryo /* IPv6 protocol checksum error */
707 1.1 ryo if (flags2 & RXFLAGS2_PCR)
708 1.1 ryo m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
709 1.1 ryo
710 1.1 ryo } else {
711 1.1 ryo struct ether_header *eh;
712 1.1 ryo uint8_t *ip;
713 1.1 ryo
714 1.1 ryo eh = mtod(m, struct ether_header *);
715 1.1 ryo
716 1.1 ryo /* XXX: is an IPv4? */
717 1.1 ryo if (ntohs(eh->ether_type) != ETHERTYPE_IP)
718 1.1 ryo return;
719 1.1 ryo ip = (uint8_t *)(eh + 1);
720 1.1 ryo if ((ip[0] & 0xf0) == 0x40)
721 1.1 ryo return;
722 1.1 ryo
723 1.1 ryo proto = sc->sc_rxdesc_ring[idx].rx_proto;
724 1.1 ryo if (flags2 & RXFLAGS2_ICE) {
725 1.1 ryo if (ifp->if_csum_flags_rx & M_CSUM_IPv4) {
726 1.1 ryo m->m_pkthdr.csum_flags |=
727 1.1 ryo M_CSUM_IPv4 | M_CSUM_IPv4_BAD;
728 1.1 ryo }
729 1.1 ryo } else {
730 1.1 ryo if (ifp->if_csum_flags_rx & M_CSUM_IPv4) {
731 1.1 ryo m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
732 1.1 ryo }
733 1.1 ryo
734 1.1 ryo /*
735 1.1 ryo * PCR is valid when
736 1.1 ryo * ICE == 0 and FRAG == 0
737 1.1 ryo */
738 1.1 ryo if (flags2 & RXFLAGS2_FRAG)
739 1.1 ryo return;
740 1.1 ryo
741 1.1 ryo /*
742 1.1 ryo * PCR is valid when proto is TCP or UDP
743 1.1 ryo */
744 1.1 ryo if ((proto == IPPROTO_TCP) &&
745 1.1 ryo (ifp->if_csum_flags_rx & M_CSUM_TCPv4))
746 1.1 ryo m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
747 1.1 ryo else if ((proto == IPPROTO_UDP) &&
748 1.1 ryo (ifp->if_csum_flags_rx & M_CSUM_UDPv4))
749 1.1 ryo m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
750 1.1 ryo else
751 1.1 ryo return;
752 1.1 ryo
753 1.1 ryo /* IPv4 protocol cksum error */
754 1.1 ryo if (flags2 & RXFLAGS2_PCR)
755 1.1 ryo m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
756 1.1 ryo }
757 1.1 ryo }
758 1.1 ryo }
759 1.1 ryo
760 1.1 ryo static void
761 1.1 ryo enet_setmulti(struct enet_softc *sc)
762 1.1 ryo {
763 1.1 ryo struct ifnet *ifp;
764 1.1 ryo struct ether_multi *enm;
765 1.1 ryo struct ether_multistep step;
766 1.1 ryo int promisc;
767 1.1 ryo uint32_t crc;
768 1.1 ryo uint32_t gaddr[2];
769 1.1 ryo
770 1.1 ryo ifp = &sc->sc_ethercom.ec_if;
771 1.1 ryo
772 1.1 ryo promisc = 0;
773 1.1 ryo if ((ifp->if_flags & IFF_PROMISC) || sc->sc_ethercom.ec_multicnt > 0) {
774 1.1 ryo ifp->if_flags |= IFF_ALLMULTI;
775 1.1 ryo if (ifp->if_flags & IFF_PROMISC)
776 1.1 ryo promisc = 1;
777 1.1 ryo gaddr[0] = gaddr[1] = 0xffffffff;
778 1.1 ryo } else {
779 1.1 ryo gaddr[0] = gaddr[1] = 0;
780 1.1 ryo
781 1.1 ryo ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
782 1.1 ryo while (enm != NULL) {
783 1.1 ryo crc = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
784 1.1 ryo gaddr[crc >> 31] |= 1 << ((crc >> 26) & 0x1f);
785 1.1 ryo ETHER_NEXT_MULTI(step, enm);
786 1.1 ryo }
787 1.1 ryo }
788 1.1 ryo
789 1.1 ryo ENET_REG_WRITE(sc, ENET_GAUR, gaddr[0]);
790 1.1 ryo ENET_REG_WRITE(sc, ENET_GALR, gaddr[1]);
791 1.1 ryo
792 1.1 ryo if (promisc) {
793 1.1 ryo /* match all packet */
794 1.1 ryo ENET_REG_WRITE(sc, ENET_IAUR, 0xffffffff);
795 1.1 ryo ENET_REG_WRITE(sc, ENET_IALR, 0xffffffff);
796 1.1 ryo } else {
797 1.1 ryo /* don't match any packet */
798 1.1 ryo ENET_REG_WRITE(sc, ENET_IAUR, 0);
799 1.1 ryo ENET_REG_WRITE(sc, ENET_IALR, 0);
800 1.1 ryo }
801 1.1 ryo }
802 1.1 ryo
803 1.1 ryo static void
804 1.1 ryo enet_gethwaddr(struct enet_softc *sc, uint8_t *hwaddr)
805 1.1 ryo {
806 1.1 ryo uint32_t paddr;
807 1.1 ryo
808 1.1 ryo paddr = ENET_REG_READ(sc, ENET_PALR);
809 1.1 ryo hwaddr[0] = paddr >> 24;
810 1.1 ryo hwaddr[1] = paddr >> 16;
811 1.1 ryo hwaddr[2] = paddr >> 8;
812 1.1 ryo hwaddr[3] = paddr;
813 1.1 ryo
814 1.1 ryo paddr = ENET_REG_READ(sc, ENET_PAUR);
815 1.1 ryo hwaddr[4] = paddr >> 24;
816 1.1 ryo hwaddr[5] = paddr >> 16;
817 1.1 ryo }
818 1.1 ryo
819 1.1 ryo static void
820 1.1 ryo enet_sethwaddr(struct enet_softc *sc, uint8_t *hwaddr)
821 1.1 ryo {
822 1.1 ryo uint32_t paddr;
823 1.1 ryo
824 1.1 ryo paddr = (hwaddr[0] << 24) | (hwaddr[1] << 16) | (hwaddr[2] << 8) |
825 1.1 ryo hwaddr[3];
826 1.1 ryo ENET_REG_WRITE(sc, ENET_PALR, paddr);
827 1.1 ryo paddr = (hwaddr[4] << 24) | (hwaddr[5] << 16);
828 1.1 ryo ENET_REG_WRITE(sc, ENET_PAUR, paddr);
829 1.1 ryo }
830 1.1 ryo
831 1.1 ryo /*
832 1.1 ryo * ifnet interfaces
833 1.1 ryo */
834 1.1 ryo static int
835 1.1 ryo enet_init(struct ifnet *ifp)
836 1.1 ryo {
837 1.1 ryo struct enet_softc *sc;
838 1.1 ryo int s, error;
839 1.1 ryo
840 1.1 ryo sc = ifp->if_softc;
841 1.1 ryo
842 1.1 ryo s = splnet();
843 1.1 ryo
844 1.1 ryo enet_init_regs(sc, 0);
845 1.1 ryo enet_init_txring(sc);
846 1.1 ryo error = enet_init_rxring(sc);
847 1.1 ryo if (error != 0) {
848 1.1 ryo enet_drain_rxbuf(sc);
849 1.1 ryo device_printf(sc->sc_dev, "Cannot allocate mbuf cluster\n");
850 1.1 ryo goto init_failure;
851 1.1 ryo }
852 1.1 ryo
853 1.1 ryo /* reload mac address */
854 1.1 ryo memcpy(sc->sc_enaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
855 1.1 ryo enet_sethwaddr(sc, sc->sc_enaddr);
856 1.1 ryo
857 1.1 ryo /* program multicast address */
858 1.1 ryo enet_setmulti(sc);
859 1.1 ryo
860 1.1 ryo /* update if_flags */
861 1.1 ryo ifp->if_flags |= IFF_RUNNING;
862 1.1 ryo ifp->if_flags &= ~IFF_OACTIVE;
863 1.1 ryo
864 1.1 ryo /* update local copy of if_flags */
865 1.1 ryo sc->sc_if_flags = ifp->if_flags;
866 1.1 ryo
867 1.1 ryo /* mii */
868 1.1 ryo mii_mediachg(&sc->sc_mii);
869 1.1 ryo
870 1.1 ryo /* enable RX DMA */
871 1.1 ryo ENET_REG_WRITE(sc, ENET_RDAR, ENET_RDAR_ACTIVE);
872 1.1 ryo
873 1.1 ryo sc->sc_stopping = false;
874 1.6 ryo callout_schedule(&sc->sc_tick_ch, ENET_TICK);
875 1.1 ryo
876 1.1 ryo init_failure:
877 1.1 ryo splx(s);
878 1.1 ryo
879 1.1 ryo return error;
880 1.1 ryo }
881 1.1 ryo
882 1.1 ryo static void
883 1.1 ryo enet_start(struct ifnet *ifp)
884 1.1 ryo {
885 1.1 ryo struct enet_softc *sc;
886 1.1 ryo struct mbuf *m;
887 1.1 ryo int npkt;
888 1.1 ryo
889 1.1 ryo if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
890 1.1 ryo return;
891 1.1 ryo
892 1.1 ryo sc = ifp->if_softc;
893 1.1 ryo for (npkt = 0; ; npkt++) {
894 1.1 ryo IFQ_POLL(&ifp->if_snd, m);
895 1.1 ryo if (m == NULL)
896 1.1 ryo break;
897 1.1 ryo
898 1.1 ryo if (sc->sc_tx_free <= 0) {
899 1.1 ryo /* no tx descriptor now... */
900 1.1 ryo ifp->if_flags |= IFF_OACTIVE;
901 1.1 ryo DEVICE_DPRINTF("TX descriptor is full\n");
902 1.1 ryo break;
903 1.1 ryo }
904 1.1 ryo
905 1.1 ryo IFQ_DEQUEUE(&ifp->if_snd, m);
906 1.1 ryo
907 1.1 ryo if (enet_encap_txring(sc, &m) != 0) {
908 1.1 ryo /* too many mbuf chains? */
909 1.1 ryo ifp->if_flags |= IFF_OACTIVE;
910 1.1 ryo DEVICE_DPRINTF(
911 1.1 ryo "TX descriptor is full. dropping packet\n");
912 1.1 ryo m_freem(m);
913 1.1 ryo ifp->if_oerrors++;
914 1.1 ryo break;
915 1.1 ryo }
916 1.1 ryo
917 1.1 ryo /* Pass the packet to any BPF listeners */
918 1.1 ryo bpf_mtap(ifp, m);
919 1.1 ryo }
920 1.1 ryo
921 1.1 ryo if (npkt) {
922 1.1 ryo /* enable TX DMA */
923 1.1 ryo ENET_REG_WRITE(sc, ENET_TDAR, ENET_TDAR_ACTIVE);
924 1.1 ryo
925 1.1 ryo ifp->if_timer = 5;
926 1.1 ryo }
927 1.1 ryo }
928 1.1 ryo
929 1.1 ryo static void
930 1.1 ryo enet_stop(struct ifnet *ifp, int disable)
931 1.1 ryo {
932 1.1 ryo struct enet_softc *sc;
933 1.1 ryo int s;
934 1.1 ryo uint32_t v;
935 1.1 ryo
936 1.1 ryo sc = ifp->if_softc;
937 1.1 ryo
938 1.1 ryo s = splnet();
939 1.1 ryo
940 1.1 ryo sc->sc_stopping = true;
941 1.1 ryo callout_stop(&sc->sc_tick_ch);
942 1.1 ryo
943 1.1 ryo /* clear ENET_ECR[ETHEREN] to abort receive and transmit */
944 1.1 ryo v = ENET_REG_READ(sc, ENET_ECR);
945 1.1 ryo ENET_REG_WRITE(sc, ENET_ECR, v & ~ENET_ECR_ETHEREN);
946 1.1 ryo
947 1.1 ryo /* Mark the interface as down and cancel the watchdog timer. */
948 1.1 ryo ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
949 1.1 ryo ifp->if_timer = 0;
950 1.1 ryo
951 1.1 ryo if (disable) {
952 1.1 ryo enet_drain_txbuf(sc);
953 1.1 ryo enet_drain_rxbuf(sc);
954 1.1 ryo }
955 1.1 ryo
956 1.1 ryo splx(s);
957 1.1 ryo }
958 1.1 ryo
959 1.1 ryo static void
960 1.1 ryo enet_watchdog(struct ifnet *ifp)
961 1.1 ryo {
962 1.1 ryo struct enet_softc *sc;
963 1.1 ryo int s;
964 1.1 ryo
965 1.1 ryo sc = ifp->if_softc;
966 1.1 ryo s = splnet();
967 1.1 ryo
968 1.1 ryo device_printf(sc->sc_dev, "watchdog timeout\n");
969 1.1 ryo ifp->if_oerrors++;
970 1.1 ryo
971 1.1 ryo /* salvage packets left in descriptors */
972 1.1 ryo enet_tx_intr(sc);
973 1.1 ryo enet_rx_intr(sc);
974 1.1 ryo
975 1.1 ryo /* reset */
976 1.1 ryo enet_stop(ifp, 1);
977 1.1 ryo enet_init(ifp);
978 1.1 ryo
979 1.1 ryo splx(s);
980 1.1 ryo }
981 1.1 ryo
982 1.1 ryo static void
983 1.1 ryo enet_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
984 1.1 ryo {
985 1.1 ryo struct enet_softc *sc = ifp->if_softc;
986 1.1 ryo
987 1.1 ryo ether_mediastatus(ifp, ifmr);
988 1.1 ryo ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK)
989 1.1 ryo | sc->sc_flowflags;
990 1.1 ryo }
991 1.1 ryo
992 1.1 ryo static int
993 1.1 ryo enet_ifflags_cb(struct ethercom *ec)
994 1.1 ryo {
995 1.1 ryo struct ifnet *ifp = &ec->ec_if;
996 1.1 ryo struct enet_softc *sc = ifp->if_softc;
997 1.1 ryo int change = ifp->if_flags ^ sc->sc_if_flags;
998 1.1 ryo
999 1.1 ryo if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0)
1000 1.1 ryo return ENETRESET;
1001 1.1 ryo else if ((change & (IFF_PROMISC | IFF_ALLMULTI)) == 0)
1002 1.1 ryo return 0;
1003 1.1 ryo
1004 1.1 ryo enet_setmulti(sc);
1005 1.1 ryo
1006 1.1 ryo sc->sc_if_flags = ifp->if_flags;
1007 1.1 ryo return 0;
1008 1.1 ryo }
1009 1.1 ryo
1010 1.1 ryo static int
1011 1.1 ryo enet_ioctl(struct ifnet *ifp, u_long command, void *data)
1012 1.1 ryo {
1013 1.1 ryo struct enet_softc *sc;
1014 1.1 ryo struct ifreq *ifr;
1015 1.1 ryo int s, error;
1016 1.1 ryo uint32_t v;
1017 1.1 ryo
1018 1.1 ryo sc = ifp->if_softc;
1019 1.1 ryo ifr = data;
1020 1.1 ryo
1021 1.1 ryo error = 0;
1022 1.1 ryo
1023 1.1 ryo s = splnet();
1024 1.1 ryo
1025 1.1 ryo switch (command) {
1026 1.1 ryo case SIOCSIFMTU:
1027 1.1 ryo if (MTU2FRAMESIZE(ifr->ifr_mtu) > ENET_MAX_PKT_LEN) {
1028 1.1 ryo error = EINVAL;
1029 1.1 ryo } else {
1030 1.1 ryo ifp->if_mtu = ifr->ifr_mtu;
1031 1.1 ryo
1032 1.1 ryo /* set maximum frame length */
1033 1.1 ryo v = MTU2FRAMESIZE(ifr->ifr_mtu);
1034 1.1 ryo ENET_REG_WRITE(sc, ENET_FTRL, v);
1035 1.1 ryo v = ENET_REG_READ(sc, ENET_RCR);
1036 1.1 ryo v &= ~ENET_RCR_MAX_FL(0x3fff);
1037 1.1 ryo v |= ENET_RCR_MAX_FL(ifp->if_mtu +
1038 1.1 ryo ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN);
1039 1.1 ryo ENET_REG_WRITE(sc, ENET_RCR, v);
1040 1.1 ryo }
1041 1.1 ryo break;
1042 1.1 ryo case SIOCSIFMEDIA:
1043 1.1 ryo case SIOCGIFMEDIA:
1044 1.1 ryo /* Flow control requires full-duplex mode. */
1045 1.1 ryo if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
1046 1.1 ryo (ifr->ifr_media & IFM_FDX) == 0)
1047 1.1 ryo ifr->ifr_media &= ~IFM_ETH_FMASK;
1048 1.1 ryo if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
1049 1.1 ryo if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
1050 1.1 ryo /* We can do both TXPAUSE and RXPAUSE. */
1051 1.1 ryo ifr->ifr_media |=
1052 1.1 ryo IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
1053 1.1 ryo }
1054 1.1 ryo sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
1055 1.1 ryo }
1056 1.1 ryo error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, command);
1057 1.1 ryo break;
1058 1.1 ryo default:
1059 1.1 ryo error = ether_ioctl(ifp, command, data);
1060 1.1 ryo if (error != ENETRESET)
1061 1.1 ryo break;
1062 1.1 ryo
1063 1.1 ryo /* post-process */
1064 1.1 ryo error = 0;
1065 1.1 ryo switch (command) {
1066 1.1 ryo case SIOCSIFCAP:
1067 1.1 ryo error = (*ifp->if_init)(ifp);
1068 1.1 ryo break;
1069 1.1 ryo case SIOCADDMULTI:
1070 1.1 ryo case SIOCDELMULTI:
1071 1.1 ryo if (ifp->if_flags & IFF_RUNNING)
1072 1.1 ryo enet_setmulti(sc);
1073 1.1 ryo break;
1074 1.1 ryo }
1075 1.1 ryo break;
1076 1.1 ryo }
1077 1.1 ryo
1078 1.1 ryo splx(s);
1079 1.1 ryo
1080 1.1 ryo return error;
1081 1.1 ryo }
1082 1.1 ryo
1083 1.1 ryo /*
1084 1.1 ryo * for MII
1085 1.1 ryo */
1086 1.1 ryo static int
1087 1.1 ryo enet_miibus_readreg(device_t dev, int phy, int reg)
1088 1.1 ryo {
1089 1.1 ryo struct enet_softc *sc;
1090 1.1 ryo int timeout;
1091 1.1 ryo uint32_t val, status;
1092 1.1 ryo
1093 1.1 ryo sc = device_private(dev);
1094 1.1 ryo
1095 1.1 ryo /* clear MII update */
1096 1.1 ryo ENET_REG_WRITE(sc, ENET_EIR, ENET_EIR_MII);
1097 1.1 ryo
1098 1.1 ryo /* read command */
1099 1.1 ryo ENET_REG_WRITE(sc, ENET_MMFR,
1100 1.1 ryo ENET_MMFR_ST | ENET_MMFR_OP_READ | ENET_MMFR_TA |
1101 1.1 ryo ENET_MMFR_PHY_REG(reg) | ENET_MMFR_PHY_ADDR(phy));
1102 1.1 ryo
1103 1.1 ryo /* check MII update */
1104 1.1 ryo for (timeout = 5000; timeout > 0; --timeout) {
1105 1.1 ryo status = ENET_REG_READ(sc, ENET_EIR);
1106 1.1 ryo if (status & ENET_EIR_MII)
1107 1.1 ryo break;
1108 1.1 ryo }
1109 1.1 ryo if (timeout <= 0) {
1110 1.1 ryo DEVICE_DPRINTF("MII read timeout: reg=0x%02x\n",
1111 1.1 ryo reg);
1112 1.1 ryo val = -1;
1113 1.1 ryo } else {
1114 1.1 ryo val = ENET_REG_READ(sc, ENET_MMFR) & ENET_MMFR_DATAMASK;
1115 1.1 ryo }
1116 1.1 ryo
1117 1.1 ryo return val;
1118 1.1 ryo }
1119 1.1 ryo
1120 1.1 ryo static void
1121 1.1 ryo enet_miibus_writereg(device_t dev, int phy, int reg, int val)
1122 1.1 ryo {
1123 1.1 ryo struct enet_softc *sc;
1124 1.1 ryo int timeout;
1125 1.1 ryo
1126 1.1 ryo sc = device_private(dev);
1127 1.1 ryo
1128 1.1 ryo /* clear MII update */
1129 1.1 ryo ENET_REG_WRITE(sc, ENET_EIR, ENET_EIR_MII);
1130 1.1 ryo
1131 1.1 ryo /* write command */
1132 1.1 ryo ENET_REG_WRITE(sc, ENET_MMFR,
1133 1.1 ryo ENET_MMFR_ST | ENET_MMFR_OP_WRITE | ENET_MMFR_TA |
1134 1.1 ryo ENET_MMFR_PHY_REG(reg) | ENET_MMFR_PHY_ADDR(phy) |
1135 1.1 ryo (ENET_MMFR_DATAMASK & val));
1136 1.1 ryo
1137 1.1 ryo /* check MII update */
1138 1.1 ryo for (timeout = 5000; timeout > 0; --timeout) {
1139 1.1 ryo if (ENET_REG_READ(sc, ENET_EIR) & ENET_EIR_MII)
1140 1.1 ryo break;
1141 1.1 ryo }
1142 1.1 ryo if (timeout <= 0) {
1143 1.1 ryo DEVICE_DPRINTF("MII write timeout: reg=0x%02x\n",
1144 1.1 ryo reg);
1145 1.1 ryo }
1146 1.1 ryo }
1147 1.1 ryo
1148 1.1 ryo static void
1149 1.1 ryo enet_miibus_statchg(struct ifnet *ifp)
1150 1.1 ryo {
1151 1.1 ryo struct enet_softc *sc;
1152 1.1 ryo struct mii_data *mii;
1153 1.1 ryo struct ifmedia_entry *ife;
1154 1.1 ryo uint32_t ecr, ecr0;
1155 1.1 ryo uint32_t rcr, rcr0;
1156 1.1 ryo uint32_t tcr, tcr0;
1157 1.1 ryo
1158 1.1 ryo sc = ifp->if_softc;
1159 1.1 ryo mii = &sc->sc_mii;
1160 1.1 ryo ife = mii->mii_media.ifm_cur;
1161 1.1 ryo
1162 1.1 ryo /* get current status */
1163 1.1 ryo ecr0 = ecr = ENET_REG_READ(sc, ENET_ECR) & ~ENET_ECR_RESET;
1164 1.1 ryo rcr0 = rcr = ENET_REG_READ(sc, ENET_RCR);
1165 1.1 ryo tcr0 = tcr = ENET_REG_READ(sc, ENET_TCR);
1166 1.1 ryo
1167 1.1 ryo if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
1168 1.1 ryo (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
1169 1.1 ryo sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
1170 1.1 ryo mii->mii_media_active &= ~IFM_ETH_FMASK;
1171 1.1 ryo }
1172 1.1 ryo
1173 1.1 ryo if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) {
1174 1.1 ryo tcr |= ENET_TCR_FDEN; /* full duplex */
1175 1.1 ryo rcr &= ~ENET_RCR_DRT;; /* enable receive on transmit */
1176 1.1 ryo } else {
1177 1.1 ryo tcr &= ~ENET_TCR_FDEN; /* half duplex */
1178 1.1 ryo rcr |= ENET_RCR_DRT; /* disable receive on transmit */
1179 1.1 ryo }
1180 1.1 ryo
1181 1.1 ryo if ((tcr ^ tcr0) & ENET_TCR_FDEN) {
1182 1.1 ryo /*
1183 1.1 ryo * need to reset because
1184 1.1 ryo * FDEN can change when ECR[ETHEREN] is 0
1185 1.1 ryo */
1186 1.1 ryo enet_init_regs(sc, 0);
1187 1.1 ryo return;
1188 1.1 ryo }
1189 1.1 ryo
1190 1.1 ryo switch (IFM_SUBTYPE(ife->ifm_media)) {
1191 1.1 ryo case IFM_AUTO:
1192 1.1 ryo case IFM_1000_T:
1193 1.1 ryo ecr |= ENET_ECR_SPEED; /* 1000Mbps mode */
1194 1.1 ryo break;
1195 1.1 ryo case IFM_100_TX:
1196 1.1 ryo ecr &= ~ENET_ECR_SPEED; /* 100Mbps mode */
1197 1.1 ryo rcr &= ~ENET_RCR_RMII_10T; /* 100Mbps mode */
1198 1.1 ryo break;
1199 1.1 ryo case IFM_10_T:
1200 1.1 ryo ecr &= ~ENET_ECR_SPEED; /* 10Mbps mode */
1201 1.1 ryo rcr |= ENET_RCR_RMII_10T; /* 10Mbps mode */
1202 1.1 ryo break;
1203 1.1 ryo default:
1204 1.1 ryo ecr = ecr0;
1205 1.1 ryo rcr = rcr0;
1206 1.1 ryo tcr = tcr0;
1207 1.1 ryo break;
1208 1.1 ryo }
1209 1.1 ryo
1210 1.1 ryo if (sc->sc_flowflags & IFM_FLOW)
1211 1.1 ryo rcr |= ENET_RCR_FCE;
1212 1.1 ryo else
1213 1.1 ryo rcr &= ~ENET_RCR_FCE;
1214 1.1 ryo
1215 1.1 ryo /* update registers if need change */
1216 1.1 ryo if (ecr != ecr0)
1217 1.1 ryo ENET_REG_WRITE(sc, ENET_ECR, ecr);
1218 1.1 ryo if (rcr != rcr0)
1219 1.1 ryo ENET_REG_WRITE(sc, ENET_RCR, rcr);
1220 1.1 ryo if (tcr != tcr0)
1221 1.1 ryo ENET_REG_WRITE(sc, ENET_TCR, tcr);
1222 1.1 ryo }
1223 1.1 ryo
1224 1.1 ryo /*
1225 1.1 ryo * handling descriptors
1226 1.1 ryo */
1227 1.1 ryo static void
1228 1.1 ryo enet_init_txring(struct enet_softc *sc)
1229 1.1 ryo {
1230 1.1 ryo int i;
1231 1.1 ryo
1232 1.1 ryo /* build TX ring */
1233 1.1 ryo for (i = 0; i < ENET_TX_RING_CNT; i++) {
1234 1.1 ryo sc->sc_txdesc_ring[i].tx_flags1_len =
1235 1.1 ryo ((i == (ENET_TX_RING_CNT - 1)) ? TXFLAGS1_W : 0);
1236 1.1 ryo sc->sc_txdesc_ring[i].tx_databuf = 0;
1237 1.1 ryo sc->sc_txdesc_ring[i].tx_flags2 = TXFLAGS2_INT;
1238 1.1 ryo sc->sc_txdesc_ring[i].tx__reserved1 = 0;
1239 1.1 ryo sc->sc_txdesc_ring[i].tx_flags3 = 0;
1240 1.1 ryo sc->sc_txdesc_ring[i].tx_1588timestamp = 0;
1241 1.1 ryo sc->sc_txdesc_ring[i].tx__reserved2 = 0;
1242 1.1 ryo sc->sc_txdesc_ring[i].tx__reserved3 = 0;
1243 1.1 ryo
1244 1.1 ryo TXDESC_WRITEOUT(i);
1245 1.1 ryo }
1246 1.1 ryo
1247 1.1 ryo sc->sc_tx_free = ENET_TX_RING_CNT;
1248 1.1 ryo sc->sc_tx_considx = 0;
1249 1.1 ryo sc->sc_tx_prodidx = 0;
1250 1.1 ryo }
1251 1.1 ryo
1252 1.1 ryo static int
1253 1.1 ryo enet_init_rxring(struct enet_softc *sc)
1254 1.1 ryo {
1255 1.1 ryo int i, error;
1256 1.1 ryo
1257 1.1 ryo /* build RX ring */
1258 1.1 ryo for (i = 0; i < ENET_RX_RING_CNT; i++) {
1259 1.1 ryo error = enet_alloc_rxbuf(sc, i);
1260 1.1 ryo if (error != 0)
1261 1.1 ryo return error;
1262 1.1 ryo }
1263 1.1 ryo
1264 1.1 ryo sc->sc_rx_readidx = 0;
1265 1.1 ryo
1266 1.1 ryo return 0;
1267 1.1 ryo }
1268 1.1 ryo
1269 1.1 ryo static int
1270 1.1 ryo enet_alloc_rxbuf(struct enet_softc *sc, int idx)
1271 1.1 ryo {
1272 1.1 ryo struct mbuf *m;
1273 1.1 ryo int error;
1274 1.1 ryo
1275 1.1 ryo KASSERT((idx >= 0) && (idx < ENET_RX_RING_CNT));
1276 1.1 ryo
1277 1.1 ryo /* free mbuf if already allocated */
1278 1.1 ryo if (sc->sc_rxsoft[idx].rxs_mbuf != NULL) {
1279 1.1 ryo bus_dmamap_unload(sc->sc_dmat, sc->sc_rxsoft[idx].rxs_dmamap);
1280 1.1 ryo m_freem(sc->sc_rxsoft[idx].rxs_mbuf);
1281 1.1 ryo sc->sc_rxsoft[idx].rxs_mbuf = NULL;
1282 1.1 ryo }
1283 1.1 ryo
1284 1.1 ryo /* allocate new mbuf cluster */
1285 1.1 ryo MGETHDR(m, M_DONTWAIT, MT_DATA);
1286 1.1 ryo if (m == NULL)
1287 1.1 ryo return ENOBUFS;
1288 1.1 ryo MCLGET(m, M_DONTWAIT);
1289 1.1 ryo if (!(m->m_flags & M_EXT)) {
1290 1.1 ryo m_freem(m);
1291 1.1 ryo return ENOBUFS;
1292 1.1 ryo }
1293 1.1 ryo m->m_len = MCLBYTES;
1294 1.1 ryo m->m_next = NULL;
1295 1.1 ryo
1296 1.1 ryo error = bus_dmamap_load(sc->sc_dmat, sc->sc_rxsoft[idx].rxs_dmamap,
1297 1.1 ryo m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
1298 1.1 ryo BUS_DMA_READ | BUS_DMA_NOWAIT);
1299 1.4 christos if (error) {
1300 1.4 christos m_freem(m);
1301 1.1 ryo return error;
1302 1.4 christos }
1303 1.1 ryo
1304 1.1 ryo bus_dmamap_sync(sc->sc_dmat, sc->sc_rxsoft[idx].rxs_dmamap, 0,
1305 1.1 ryo sc->sc_rxsoft[idx].rxs_dmamap->dm_mapsize,
1306 1.1 ryo BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1307 1.1 ryo
1308 1.1 ryo sc->sc_rxsoft[idx].rxs_mbuf = m;
1309 1.1 ryo enet_reset_rxdesc(sc, idx);
1310 1.1 ryo return 0;
1311 1.1 ryo }
1312 1.1 ryo
1313 1.1 ryo static void
1314 1.1 ryo enet_reset_rxdesc(struct enet_softc *sc, int idx)
1315 1.1 ryo {
1316 1.1 ryo uint32_t paddr;
1317 1.1 ryo
1318 1.1 ryo paddr = sc->sc_rxsoft[idx].rxs_dmamap->dm_segs[0].ds_addr;
1319 1.1 ryo
1320 1.1 ryo sc->sc_rxdesc_ring[idx].rx_flags1_len =
1321 1.1 ryo RXFLAGS1_E |
1322 1.1 ryo ((idx == (ENET_RX_RING_CNT - 1)) ? RXFLAGS1_W : 0);
1323 1.1 ryo sc->sc_rxdesc_ring[idx].rx_databuf = paddr;
1324 1.1 ryo sc->sc_rxdesc_ring[idx].rx_flags2 =
1325 1.1 ryo RXFLAGS2_INT;
1326 1.1 ryo sc->sc_rxdesc_ring[idx].rx_hl = 0;
1327 1.1 ryo sc->sc_rxdesc_ring[idx].rx_proto = 0;
1328 1.1 ryo sc->sc_rxdesc_ring[idx].rx_cksum = 0;
1329 1.1 ryo sc->sc_rxdesc_ring[idx].rx_flags3 = 0;
1330 1.1 ryo sc->sc_rxdesc_ring[idx].rx_1588timestamp = 0;
1331 1.1 ryo sc->sc_rxdesc_ring[idx].rx__reserved2 = 0;
1332 1.1 ryo sc->sc_rxdesc_ring[idx].rx__reserved3 = 0;
1333 1.1 ryo
1334 1.1 ryo RXDESC_WRITEOUT(idx);
1335 1.1 ryo }
1336 1.1 ryo
1337 1.1 ryo static void
1338 1.1 ryo enet_drain_txbuf(struct enet_softc *sc)
1339 1.1 ryo {
1340 1.1 ryo int idx;
1341 1.1 ryo struct enet_txsoft *txs;
1342 1.1 ryo struct ifnet *ifp;
1343 1.1 ryo
1344 1.1 ryo ifp = &sc->sc_ethercom.ec_if;
1345 1.1 ryo
1346 1.1 ryo for (idx = sc->sc_tx_considx; idx != sc->sc_tx_prodidx;
1347 1.1 ryo idx = ENET_TX_NEXTIDX(idx)) {
1348 1.1 ryo
1349 1.1 ryo /* txsoft[] is used only first segment */
1350 1.1 ryo txs = &sc->sc_txsoft[idx];
1351 1.1 ryo TXDESC_READIN(idx);
1352 1.1 ryo if (sc->sc_txdesc_ring[idx].tx_flags1_len & TXFLAGS1_T1) {
1353 1.1 ryo sc->sc_txdesc_ring[idx].tx_flags1_len = 0;
1354 1.1 ryo bus_dmamap_unload(sc->sc_dmat,
1355 1.1 ryo txs->txs_dmamap);
1356 1.1 ryo m_freem(txs->txs_mbuf);
1357 1.1 ryo
1358 1.1 ryo ifp->if_oerrors++;
1359 1.1 ryo }
1360 1.1 ryo sc->sc_tx_free++;
1361 1.1 ryo }
1362 1.1 ryo }
1363 1.1 ryo
1364 1.1 ryo static void
1365 1.1 ryo enet_drain_rxbuf(struct enet_softc *sc)
1366 1.1 ryo {
1367 1.1 ryo int i;
1368 1.1 ryo
1369 1.1 ryo for (i = 0; i < ENET_RX_RING_CNT; i++) {
1370 1.1 ryo if (sc->sc_rxsoft[i].rxs_mbuf != NULL) {
1371 1.1 ryo sc->sc_rxdesc_ring[i].rx_flags1_len = 0;
1372 1.1 ryo bus_dmamap_unload(sc->sc_dmat,
1373 1.1 ryo sc->sc_rxsoft[i].rxs_dmamap);
1374 1.1 ryo m_freem(sc->sc_rxsoft[i].rxs_mbuf);
1375 1.1 ryo sc->sc_rxsoft[i].rxs_mbuf = NULL;
1376 1.1 ryo }
1377 1.1 ryo }
1378 1.1 ryo }
1379 1.1 ryo
1380 1.1 ryo static int
1381 1.1 ryo enet_alloc_ring(struct enet_softc *sc)
1382 1.1 ryo {
1383 1.1 ryo int i, error;
1384 1.1 ryo
1385 1.1 ryo /*
1386 1.1 ryo * build DMA maps for TX.
1387 1.1 ryo * TX descriptor must be able to contain mbuf chains,
1388 1.1 ryo * so, make up ENET_MAX_PKT_NSEGS dmamap.
1389 1.1 ryo */
1390 1.1 ryo for (i = 0; i < ENET_TX_RING_CNT; i++) {
1391 1.1 ryo error = bus_dmamap_create(sc->sc_dmat, ENET_MAX_PKT_LEN,
1392 1.1 ryo ENET_MAX_PKT_NSEGS, ENET_MAX_PKT_LEN, 0, BUS_DMA_NOWAIT,
1393 1.1 ryo &sc->sc_txsoft[i].txs_dmamap);
1394 1.1 ryo
1395 1.1 ryo if (error) {
1396 1.1 ryo aprint_error_dev(sc->sc_dev,
1397 1.1 ryo "can't create DMA map for TX descs\n");
1398 1.1 ryo goto fail_1;
1399 1.1 ryo }
1400 1.1 ryo }
1401 1.1 ryo
1402 1.1 ryo /*
1403 1.1 ryo * build DMA maps for RX.
1404 1.1 ryo * RX descripter contains An mbuf cluster,
1405 1.1 ryo * and make up a dmamap.
1406 1.1 ryo */
1407 1.1 ryo for (i = 0; i < ENET_RX_RING_CNT; i++) {
1408 1.1 ryo error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
1409 1.1 ryo 1, MCLBYTES, 0, BUS_DMA_NOWAIT,
1410 1.1 ryo &sc->sc_rxsoft[i].rxs_dmamap);
1411 1.1 ryo if (error) {
1412 1.1 ryo aprint_error_dev(sc->sc_dev,
1413 1.1 ryo "can't create DMA map for RX descs\n");
1414 1.1 ryo goto fail_2;
1415 1.1 ryo }
1416 1.1 ryo }
1417 1.1 ryo
1418 1.1 ryo if (enet_alloc_dma(sc, sizeof(struct enet_txdesc) * ENET_TX_RING_CNT,
1419 1.1 ryo (void **)&(sc->sc_txdesc_ring), &(sc->sc_txdesc_dmamap)) != 0)
1420 1.1 ryo return -1;
1421 1.1 ryo memset(sc->sc_txdesc_ring, 0,
1422 1.1 ryo sizeof(struct enet_txdesc) * ENET_TX_RING_CNT);
1423 1.1 ryo
1424 1.1 ryo if (enet_alloc_dma(sc, sizeof(struct enet_rxdesc) * ENET_RX_RING_CNT,
1425 1.1 ryo (void **)&(sc->sc_rxdesc_ring), &(sc->sc_rxdesc_dmamap)) != 0)
1426 1.1 ryo return -1;
1427 1.1 ryo memset(sc->sc_rxdesc_ring, 0,
1428 1.1 ryo sizeof(struct enet_rxdesc) * ENET_RX_RING_CNT);
1429 1.1 ryo
1430 1.1 ryo return 0;
1431 1.1 ryo
1432 1.1 ryo fail_2:
1433 1.1 ryo for (i = 0; i < ENET_RX_RING_CNT; i++) {
1434 1.1 ryo if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
1435 1.1 ryo bus_dmamap_destroy(sc->sc_dmat,
1436 1.1 ryo sc->sc_rxsoft[i].rxs_dmamap);
1437 1.1 ryo }
1438 1.1 ryo fail_1:
1439 1.1 ryo for (i = 0; i < ENET_TX_RING_CNT; i++) {
1440 1.1 ryo if (sc->sc_txsoft[i].txs_dmamap != NULL)
1441 1.1 ryo bus_dmamap_destroy(sc->sc_dmat,
1442 1.1 ryo sc->sc_txsoft[i].txs_dmamap);
1443 1.1 ryo }
1444 1.1 ryo return error;
1445 1.1 ryo }
1446 1.1 ryo
1447 1.1 ryo static int
1448 1.1 ryo enet_encap_mbufalign(struct mbuf **mp)
1449 1.1 ryo {
1450 1.1 ryo struct mbuf *m, *m0, *mt, *p, *x;
1451 1.1 ryo void *ap;
1452 1.1 ryo uint32_t alignoff, chiplen;
1453 1.1 ryo
1454 1.1 ryo /*
1455 1.1 ryo * iMX6 SoC ethernet controller requires
1456 1.1 ryo * address of buffer must aligned 8, and
1457 1.1 ryo * length of buffer must be greater than 10 (first fragment only?)
1458 1.1 ryo */
1459 1.1 ryo #define ALIGNBYTE 8
1460 1.1 ryo #define MINBUFSIZE 10
1461 1.1 ryo #define ALIGN_PTR(p, align) \
1462 1.1 ryo (void *)(((uintptr_t)(p) + ((align) - 1)) & -(align))
1463 1.1 ryo
1464 1.1 ryo m0 = *mp;
1465 1.1 ryo mt = p = NULL;
1466 1.1 ryo for (m = m0; m != NULL; m = m->m_next) {
1467 1.1 ryo alignoff = (uintptr_t)m->m_data & (ALIGNBYTE - 1);
1468 1.1 ryo if (m->m_len < (ALIGNBYTE * 2)) {
1469 1.1 ryo /*
1470 1.1 ryo * rearrange mbuf data aligned
1471 1.1 ryo *
1472 1.1 ryo * align 8 * * * * *
1473 1.1 ryo * +0123456789abcdef0123456789abcdef0
1474 1.1 ryo * FROM m->m_data[___________abcdefghijklmn_______]
1475 1.1 ryo *
1476 1.1 ryo * +0123456789abcdef0123456789abcdef0
1477 1.1 ryo * TO m->m_data[________abcdefghijklm___________] or
1478 1.1 ryo * m->m_data[________________abcdefghijklmn__]
1479 1.1 ryo */
1480 1.1 ryo if ((alignoff != 0) && (m->m_len != 0)) {
1481 1.1 ryo chiplen = ALIGNBYTE - alignoff;
1482 1.1 ryo if (M_LEADINGSPACE(m) >= alignoff) {
1483 1.1 ryo ap = m->m_data - alignoff;
1484 1.1 ryo memmove(ap, m->m_data, m->m_len);
1485 1.1 ryo m->m_data = ap;
1486 1.1 ryo } else if (M_TRAILINGSPACE(m) >= chiplen) {
1487 1.1 ryo ap = m->m_data + chiplen;
1488 1.1 ryo memmove(ap, m->m_data, m->m_len);
1489 1.1 ryo m->m_data = ap;
1490 1.1 ryo } else {
1491 1.1 ryo /*
1492 1.1 ryo * no space to align data. (M_READONLY?)
1493 1.1 ryo * allocate new mbuf aligned,
1494 1.1 ryo * and copy to it.
1495 1.1 ryo */
1496 1.1 ryo MGET(x, M_DONTWAIT, m->m_type);
1497 1.1 ryo if (x == NULL) {
1498 1.1 ryo m_freem(m);
1499 1.1 ryo return ENOBUFS;
1500 1.1 ryo }
1501 1.1 ryo MCLAIM(x, m->m_owner);
1502 1.1 ryo if (m->m_flags & M_PKTHDR)
1503 1.1 ryo M_MOVE_PKTHDR(x, m);
1504 1.1 ryo x->m_len = m->m_len;
1505 1.1 ryo x->m_data = ALIGN_PTR(x->m_data,
1506 1.1 ryo ALIGNBYTE);
1507 1.1 ryo memcpy(mtod(x, void *), mtod(m, void *),
1508 1.1 ryo m->m_len);
1509 1.1 ryo p->m_next = x;
1510 1.9 christos x->m_next = m_free(m);
1511 1.1 ryo m = x;
1512 1.1 ryo }
1513 1.1 ryo }
1514 1.1 ryo
1515 1.1 ryo /*
1516 1.1 ryo * fill 1st mbuf at least 10byte
1517 1.1 ryo *
1518 1.1 ryo * align 8 * * * * *
1519 1.1 ryo * +0123456789abcdef0123456789abcdef0
1520 1.1 ryo * FROM m->m_data[________abcde___________________]
1521 1.1 ryo * m->m_data[__fg____________________________]
1522 1.1 ryo * m->m_data[_________________hi_____________]
1523 1.1 ryo * m->m_data[__________jk____________________]
1524 1.1 ryo * m->m_data[____l___________________________]
1525 1.1 ryo *
1526 1.1 ryo * +0123456789abcdef0123456789abcdef0
1527 1.1 ryo * TO m->m_data[________abcdefghij______________]
1528 1.1 ryo * m->m_data[________________________________]
1529 1.1 ryo * m->m_data[________________________________]
1530 1.1 ryo * m->m_data[___________k____________________]
1531 1.1 ryo * m->m_data[____l___________________________]
1532 1.1 ryo */
1533 1.1 ryo if (mt == NULL) {
1534 1.1 ryo mt = m;
1535 1.1 ryo while (mt->m_len == 0) {
1536 1.1 ryo mt = mt->m_next;
1537 1.1 ryo if (mt == NULL) {
1538 1.1 ryo m_freem(m);
1539 1.1 ryo return ENOBUFS;
1540 1.1 ryo }
1541 1.1 ryo }
1542 1.1 ryo
1543 1.1 ryo /* mt = 1st mbuf, x = 2nd mbuf */
1544 1.1 ryo x = mt->m_next;
1545 1.1 ryo while (mt->m_len < MINBUFSIZE) {
1546 1.1 ryo if (x == NULL) {
1547 1.1 ryo m_freem(m);
1548 1.1 ryo return ENOBUFS;
1549 1.1 ryo }
1550 1.1 ryo
1551 1.1 ryo alignoff = (uintptr_t)x->m_data &
1552 1.1 ryo (ALIGNBYTE - 1);
1553 1.1 ryo chiplen = ALIGNBYTE - alignoff;
1554 1.1 ryo if (chiplen > x->m_len) {
1555 1.1 ryo chiplen = x->m_len;
1556 1.1 ryo } else if ((mt->m_len + chiplen) <
1557 1.1 ryo MINBUFSIZE) {
1558 1.1 ryo /*
1559 1.1 ryo * next mbuf should be greater
1560 1.1 ryo * than ALIGNBYTE?
1561 1.1 ryo */
1562 1.1 ryo if (x->m_len >= (chiplen +
1563 1.1 ryo ALIGNBYTE * 2))
1564 1.1 ryo chiplen += ALIGNBYTE;
1565 1.1 ryo else
1566 1.1 ryo chiplen = x->m_len;
1567 1.1 ryo }
1568 1.1 ryo
1569 1.1 ryo if (chiplen &&
1570 1.1 ryo (M_TRAILINGSPACE(mt) < chiplen)) {
1571 1.1 ryo /*
1572 1.1 ryo * move data to the begining of
1573 1.1 ryo * m_dat[] (aligned) to en-
1574 1.1 ryo * large trailingspace
1575 1.1 ryo */
1576 1.1 ryo if (mt->m_flags & M_EXT) {
1577 1.1 ryo ap = mt->m_ext.ext_buf;
1578 1.1 ryo } else if (mt->m_flags &
1579 1.1 ryo M_PKTHDR) {
1580 1.1 ryo ap = mt->m_pktdat;
1581 1.1 ryo } else {
1582 1.1 ryo ap = mt->m_dat;
1583 1.1 ryo }
1584 1.1 ryo ap = ALIGN_PTR(ap, ALIGNBYTE);
1585 1.1 ryo memcpy(ap, mt->m_data, mt->m_len);
1586 1.1 ryo mt->m_data = ap;
1587 1.1 ryo }
1588 1.1 ryo
1589 1.1 ryo if (chiplen &&
1590 1.1 ryo (M_TRAILINGSPACE(mt) >= chiplen)) {
1591 1.1 ryo memcpy(mt->m_data + mt->m_len,
1592 1.1 ryo x->m_data, chiplen);
1593 1.1 ryo mt->m_len += chiplen;
1594 1.1 ryo m_adj(x, chiplen);
1595 1.1 ryo }
1596 1.1 ryo
1597 1.1 ryo x = x->m_next;
1598 1.1 ryo }
1599 1.1 ryo }
1600 1.1 ryo
1601 1.1 ryo } else {
1602 1.1 ryo mt = m;
1603 1.1 ryo
1604 1.1 ryo /*
1605 1.1 ryo * allocate new mbuf x, and rearrange as below;
1606 1.1 ryo *
1607 1.1 ryo * align 8 * * * * *
1608 1.1 ryo * +0123456789abcdef0123456789abcdef0
1609 1.1 ryo * FROM m->m_data[____________abcdefghijklmnopq___]
1610 1.1 ryo *
1611 1.1 ryo * +0123456789abcdef0123456789abcdef0
1612 1.1 ryo * TO x->m_data[________abcdefghijkl____________]
1613 1.1 ryo * m->m_data[________________________mnopq___]
1614 1.1 ryo *
1615 1.1 ryo */
1616 1.1 ryo if (alignoff != 0) {
1617 1.1 ryo /* at least ALIGNBYTE */
1618 1.1 ryo chiplen = ALIGNBYTE - alignoff + ALIGNBYTE;
1619 1.1 ryo
1620 1.1 ryo MGET(x, M_DONTWAIT, m->m_type);
1621 1.1 ryo if (x == NULL) {
1622 1.1 ryo m_freem(m);
1623 1.1 ryo return ENOBUFS;
1624 1.1 ryo }
1625 1.1 ryo MCLAIM(x, m->m_owner);
1626 1.1 ryo if (m->m_flags & M_PKTHDR)
1627 1.1 ryo M_MOVE_PKTHDR(x, m);
1628 1.1 ryo x->m_data = ALIGN_PTR(x->m_data, ALIGNBYTE);
1629 1.1 ryo memcpy(mtod(x, void *), mtod(m, void *),
1630 1.1 ryo chiplen);
1631 1.1 ryo x->m_len = chiplen;
1632 1.1 ryo x->m_next = m;
1633 1.1 ryo m_adj(m, chiplen);
1634 1.1 ryo
1635 1.1 ryo if (p == NULL)
1636 1.1 ryo m0 = x;
1637 1.1 ryo else
1638 1.1 ryo p->m_next = x;
1639 1.1 ryo }
1640 1.1 ryo }
1641 1.1 ryo p = m;
1642 1.1 ryo }
1643 1.1 ryo *mp = m0;
1644 1.1 ryo
1645 1.1 ryo return 0;
1646 1.1 ryo }
1647 1.1 ryo
1648 1.1 ryo static int
1649 1.1 ryo enet_encap_txring(struct enet_softc *sc, struct mbuf **mp)
1650 1.1 ryo {
1651 1.1 ryo bus_dmamap_t map;
1652 1.1 ryo struct mbuf *m;
1653 1.1 ryo int csumflags, idx, i, error;
1654 1.1 ryo uint32_t flags1, flags2;
1655 1.1 ryo
1656 1.1 ryo idx = sc->sc_tx_prodidx;
1657 1.1 ryo map = sc->sc_txsoft[idx].txs_dmamap;
1658 1.1 ryo
1659 1.1 ryo /* align mbuf data for claim of ENET */
1660 1.1 ryo error = enet_encap_mbufalign(mp);
1661 1.1 ryo if (error != 0)
1662 1.1 ryo return error;
1663 1.1 ryo
1664 1.1 ryo m = *mp;
1665 1.1 ryo csumflags = m->m_pkthdr.csum_flags;
1666 1.1 ryo
1667 1.1 ryo error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m,
1668 1.1 ryo BUS_DMA_NOWAIT);
1669 1.1 ryo if (error != 0) {
1670 1.1 ryo device_printf(sc->sc_dev,
1671 1.1 ryo "Error mapping mbuf into TX chain: error=%d\n", error);
1672 1.1 ryo m_freem(m);
1673 1.1 ryo return error;
1674 1.1 ryo }
1675 1.1 ryo
1676 1.1 ryo if (map->dm_nsegs > sc->sc_tx_free) {
1677 1.1 ryo bus_dmamap_unload(sc->sc_dmat, map);
1678 1.1 ryo device_printf(sc->sc_dev,
1679 1.1 ryo "too many mbuf chain %d\n", map->dm_nsegs);
1680 1.1 ryo m_freem(m);
1681 1.1 ryo return ENOBUFS;
1682 1.1 ryo }
1683 1.1 ryo
1684 1.1 ryo /* fill protocol cksum zero beforehand */
1685 1.1 ryo if (csumflags & (M_CSUM_UDPv4 | M_CSUM_TCPv4 |
1686 1.1 ryo M_CSUM_UDPv6 | M_CSUM_TCPv6)) {
1687 1.1 ryo struct mbuf *m1;
1688 1.1 ryo int ehlen, moff;
1689 1.1 ryo uint16_t etype;
1690 1.1 ryo
1691 1.1 ryo m_copydata(m, ETHER_ADDR_LEN * 2, sizeof(etype), &etype);
1692 1.1 ryo switch (ntohs(etype)) {
1693 1.1 ryo case ETHERTYPE_IP:
1694 1.1 ryo case ETHERTYPE_IPV6:
1695 1.1 ryo ehlen = ETHER_HDR_LEN;
1696 1.1 ryo break;
1697 1.1 ryo case ETHERTYPE_VLAN:
1698 1.1 ryo ehlen = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
1699 1.1 ryo break;
1700 1.1 ryo default:
1701 1.1 ryo ehlen = 0;
1702 1.1 ryo break;
1703 1.1 ryo }
1704 1.1 ryo
1705 1.1 ryo if (ehlen) {
1706 1.1 ryo m1 = m_getptr(m, ehlen +
1707 1.1 ryo M_CSUM_DATA_IPv4_IPHL(m->m_pkthdr.csum_data) +
1708 1.1 ryo M_CSUM_DATA_IPv4_OFFSET(m->m_pkthdr.csum_data),
1709 1.1 ryo &moff);
1710 1.1 ryo if (m1 != NULL)
1711 1.1 ryo *(uint16_t *)(mtod(m1, char *) + moff) = 0;
1712 1.1 ryo }
1713 1.1 ryo }
1714 1.1 ryo
1715 1.1 ryo bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1716 1.1 ryo BUS_DMASYNC_PREWRITE);
1717 1.1 ryo
1718 1.1 ryo for (i = 0; i < map->dm_nsegs; i++) {
1719 1.1 ryo flags1 = TXFLAGS1_R;
1720 1.1 ryo flags2 = 0;
1721 1.1 ryo
1722 1.1 ryo if (i == 0) {
1723 1.1 ryo flags1 |= TXFLAGS1_T1; /* mark as first segment */
1724 1.1 ryo sc->sc_txsoft[idx].txs_mbuf = m;
1725 1.1 ryo }
1726 1.1 ryo
1727 1.1 ryo /* checksum offloading */
1728 1.1 ryo if (csumflags & (M_CSUM_UDPv4 | M_CSUM_TCPv4 |
1729 1.1 ryo M_CSUM_UDPv6 | M_CSUM_TCPv6))
1730 1.1 ryo flags2 |= TXFLAGS2_PINS;
1731 1.1 ryo if (csumflags & (M_CSUM_IPv4))
1732 1.1 ryo flags2 |= TXFLAGS2_IINS;
1733 1.1 ryo
1734 1.1 ryo if (i == map->dm_nsegs - 1) {
1735 1.1 ryo /* mark last segment */
1736 1.1 ryo flags1 |= TXFLAGS1_L | TXFLAGS1_TC;
1737 1.1 ryo flags2 |= TXFLAGS2_INT;
1738 1.1 ryo }
1739 1.1 ryo if (idx == ENET_TX_RING_CNT - 1) {
1740 1.1 ryo /* mark end of ring */
1741 1.1 ryo flags1 |= TXFLAGS1_W;
1742 1.1 ryo }
1743 1.1 ryo
1744 1.1 ryo sc->sc_txdesc_ring[idx].tx_databuf = map->dm_segs[i].ds_addr;
1745 1.1 ryo sc->sc_txdesc_ring[idx].tx_flags2 = flags2;
1746 1.1 ryo sc->sc_txdesc_ring[idx].tx_flags3 = 0;
1747 1.8 ryo TXDESC_WRITEOUT(idx);
1748 1.8 ryo
1749 1.1 ryo sc->sc_txdesc_ring[idx].tx_flags1_len =
1750 1.1 ryo flags1 | TXFLAGS1_LEN(map->dm_segs[i].ds_len);
1751 1.1 ryo TXDESC_WRITEOUT(idx);
1752 1.1 ryo
1753 1.1 ryo idx = ENET_TX_NEXTIDX(idx);
1754 1.1 ryo sc->sc_tx_free--;
1755 1.1 ryo }
1756 1.1 ryo
1757 1.1 ryo sc->sc_tx_prodidx = idx;
1758 1.1 ryo
1759 1.1 ryo return 0;
1760 1.1 ryo }
1761 1.1 ryo
1762 1.1 ryo /*
1763 1.1 ryo * device initialize
1764 1.1 ryo */
1765 1.1 ryo static int
1766 1.1 ryo enet_init_regs(struct enet_softc *sc, int init)
1767 1.1 ryo {
1768 1.1 ryo struct mii_data *mii;
1769 1.1 ryo struct ifmedia_entry *ife;
1770 1.1 ryo paddr_t paddr;
1771 1.1 ryo uint32_t val;
1772 1.1 ryo int fulldup, ecr_speed, rcr_speed, flowctrl;
1773 1.1 ryo
1774 1.1 ryo if (init) {
1775 1.1 ryo fulldup = 1;
1776 1.1 ryo ecr_speed = ENET_ECR_SPEED;
1777 1.1 ryo rcr_speed = 0;
1778 1.1 ryo flowctrl = 0;
1779 1.1 ryo } else {
1780 1.1 ryo mii = &sc->sc_mii;
1781 1.1 ryo ife = mii->mii_media.ifm_cur;
1782 1.1 ryo
1783 1.1 ryo if ((ife->ifm_media & IFM_GMASK) == IFM_FDX)
1784 1.1 ryo fulldup = 1;
1785 1.1 ryo else
1786 1.1 ryo fulldup = 0;
1787 1.1 ryo
1788 1.1 ryo switch (IFM_SUBTYPE(ife->ifm_media)) {
1789 1.1 ryo case IFM_10_T:
1790 1.1 ryo ecr_speed = 0;
1791 1.1 ryo rcr_speed = ENET_RCR_RMII_10T;
1792 1.1 ryo break;
1793 1.1 ryo case IFM_100_TX:
1794 1.1 ryo ecr_speed = 0;
1795 1.1 ryo rcr_speed = 0;
1796 1.1 ryo break;
1797 1.1 ryo default:
1798 1.1 ryo ecr_speed = ENET_ECR_SPEED;
1799 1.1 ryo rcr_speed = 0;
1800 1.1 ryo break;
1801 1.1 ryo }
1802 1.1 ryo
1803 1.1 ryo flowctrl = sc->sc_flowflags & IFM_FLOW;
1804 1.1 ryo }
1805 1.1 ryo
1806 1.1 ryo /* reset */
1807 1.1 ryo ENET_REG_WRITE(sc, ENET_ECR, ecr_speed | ENET_ECR_RESET);
1808 1.1 ryo
1809 1.1 ryo /* mask and clear all interrupt */
1810 1.1 ryo ENET_REG_WRITE(sc, ENET_EIMR, 0);
1811 1.1 ryo ENET_REG_WRITE(sc, ENET_EIR, 0xffffffff);
1812 1.1 ryo
1813 1.1 ryo /* full duplex */
1814 1.1 ryo ENET_REG_WRITE(sc, ENET_TCR, fulldup ? ENET_TCR_FDEN : 0);
1815 1.1 ryo
1816 1.1 ryo /* clear and enable MIB register */
1817 1.1 ryo ENET_REG_WRITE(sc, ENET_MIBC, ENET_MIBC_MIB_CLEAR);
1818 1.1 ryo ENET_REG_WRITE(sc, ENET_MIBC, 0);
1819 1.1 ryo
1820 1.6 ryo /* MII speed setup. MDCclk(=2.5MHz) = ENET_PLL/((val+1)*2) */
1821 1.6 ryo val = ((sc->sc_pllclock) / 500000 - 1) / 10;
1822 1.6 ryo ENET_REG_WRITE(sc, ENET_MSCR, val << 1);
1823 1.1 ryo
1824 1.1 ryo /* Opcode/Pause Duration */
1825 1.1 ryo ENET_REG_WRITE(sc, ENET_OPD, 0x00010020);
1826 1.1 ryo
1827 1.1 ryo /* Receive FIFO */
1828 1.1 ryo ENET_REG_WRITE(sc, ENET_RSFL, 16); /* RxFIFO Section Full */
1829 1.1 ryo ENET_REG_WRITE(sc, ENET_RSEM, 0x84); /* RxFIFO Section Empty */
1830 1.1 ryo ENET_REG_WRITE(sc, ENET_RAEM, 8); /* RxFIFO Almost Empty */
1831 1.1 ryo ENET_REG_WRITE(sc, ENET_RAFL, 8); /* RxFIFO Almost Full */
1832 1.1 ryo
1833 1.1 ryo /* Transmit FIFO */
1834 1.1 ryo ENET_REG_WRITE(sc, ENET_TFWR, ENET_TFWR_STRFWD |
1835 1.1 ryo ENET_TFWR_FIFO(128)); /* TxFIFO Watermark */
1836 1.1 ryo ENET_REG_WRITE(sc, ENET_TSEM, 0); /* TxFIFO Section Empty */
1837 1.1 ryo ENET_REG_WRITE(sc, ENET_TAEM, 256); /* TxFIFO Almost Empty */
1838 1.1 ryo ENET_REG_WRITE(sc, ENET_TAFL, 8); /* TxFIFO Almost Full */
1839 1.1 ryo ENET_REG_WRITE(sc, ENET_TIPG, 12); /* Tx Inter-Packet Gap */
1840 1.1 ryo
1841 1.1 ryo /* hardware checksum is default off (override in TX descripter) */
1842 1.1 ryo ENET_REG_WRITE(sc, ENET_TACC, 0);
1843 1.1 ryo
1844 1.1 ryo /*
1845 1.1 ryo * align ethernet payload on 32bit, discard frames with MAC layer error,
1846 1.1 ryo * and don't discard checksum error
1847 1.1 ryo */
1848 1.1 ryo ENET_REG_WRITE(sc, ENET_RACC, ENET_RACC_SHIFT16 | ENET_RACC_LINEDIS);
1849 1.1 ryo
1850 1.1 ryo /* maximum frame size */
1851 1.1 ryo val = ENET_DEFAULT_PKT_LEN;
1852 1.1 ryo ENET_REG_WRITE(sc, ENET_FTRL, val); /* Frame Truncation Length */
1853 1.1 ryo ENET_REG_WRITE(sc, ENET_RCR,
1854 1.1 ryo ENET_RCR_PADEN | /* RX frame padding remove */
1855 1.1 ryo ENET_RCR_RGMII_EN | /* use RGMII */
1856 1.1 ryo (flowctrl ? ENET_RCR_FCE : 0) | /* flow control enable */
1857 1.1 ryo rcr_speed |
1858 1.1 ryo (fulldup ? 0 : ENET_RCR_DRT) |
1859 1.1 ryo ENET_RCR_MAX_FL(val));
1860 1.1 ryo
1861 1.1 ryo /* Maximum Receive BufSize per one descriptor */
1862 1.1 ryo ENET_REG_WRITE(sc, ENET_MRBR, RXDESC_MAXBUFSIZE);
1863 1.1 ryo
1864 1.1 ryo
1865 1.1 ryo /* TX/RX Descriptor Physical Address */
1866 1.1 ryo paddr = sc->sc_txdesc_dmamap->dm_segs[0].ds_addr;
1867 1.1 ryo ENET_REG_WRITE(sc, ENET_TDSR, paddr);
1868 1.1 ryo paddr = sc->sc_rxdesc_dmamap->dm_segs[0].ds_addr;
1869 1.1 ryo ENET_REG_WRITE(sc, ENET_RDSR, paddr);
1870 1.1 ryo /* sync cache */
1871 1.1 ryo bus_dmamap_sync(sc->sc_dmat, sc->sc_txdesc_dmamap, 0,
1872 1.1 ryo sc->sc_txdesc_dmamap->dm_mapsize, BUS_DMASYNC_PREWRITE);
1873 1.1 ryo bus_dmamap_sync(sc->sc_dmat, sc->sc_rxdesc_dmamap, 0,
1874 1.1 ryo sc->sc_rxdesc_dmamap->dm_mapsize, BUS_DMASYNC_PREWRITE);
1875 1.1 ryo
1876 1.1 ryo /* enable interrupts */
1877 1.6 ryo val = ENET_EIMR|ENET_EIR_TXF|ENET_EIR_RXF|ENET_EIR_EBERR;
1878 1.6 ryo if (sc->sc_imxtype == 7)
1879 1.6 ryo val |= ENET_EIR_TXF2|ENET_EIR_RXF2|ENET_EIR_TXF1|ENET_EIR_RXF1;
1880 1.6 ryo ENET_REG_WRITE(sc, ENET_EIMR, val);
1881 1.1 ryo
1882 1.1 ryo /* enable ether */
1883 1.1 ryo ENET_REG_WRITE(sc, ENET_ECR,
1884 1.1 ryo #if _BYTE_ORDER == _LITTLE_ENDIAN
1885 1.1 ryo ENET_ECR_DBSWP |
1886 1.1 ryo #endif
1887 1.1 ryo ENET_ECR_SPEED | /* default 1000Mbps mode */
1888 1.1 ryo ENET_ECR_EN1588 | /* use enhanced TX/RX descriptor */
1889 1.1 ryo ENET_ECR_ETHEREN); /* Ethernet Enable */
1890 1.1 ryo
1891 1.1 ryo return 0;
1892 1.1 ryo }
1893 1.1 ryo
1894 1.1 ryo static int
1895 1.1 ryo enet_alloc_dma(struct enet_softc *sc, size_t size, void **addrp,
1896 1.1 ryo bus_dmamap_t *mapp)
1897 1.1 ryo {
1898 1.1 ryo bus_dma_segment_t seglist[1];
1899 1.1 ryo int nsegs, error;
1900 1.1 ryo
1901 1.1 ryo if ((error = bus_dmamem_alloc(sc->sc_dmat, size, PAGE_SIZE, 0, seglist,
1902 1.2 ryo 1, &nsegs, M_NOWAIT)) != 0) {
1903 1.1 ryo device_printf(sc->sc_dev,
1904 1.1 ryo "unable to allocate DMA buffer, error=%d\n", error);
1905 1.1 ryo goto fail_alloc;
1906 1.1 ryo }
1907 1.1 ryo
1908 1.1 ryo if ((error = bus_dmamem_map(sc->sc_dmat, seglist, 1, size, addrp,
1909 1.1 ryo BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
1910 1.1 ryo device_printf(sc->sc_dev,
1911 1.1 ryo "unable to map DMA buffer, error=%d\n",
1912 1.1 ryo error);
1913 1.1 ryo goto fail_map;
1914 1.1 ryo }
1915 1.1 ryo
1916 1.1 ryo if ((error = bus_dmamap_create(sc->sc_dmat, size, 1, size, 0,
1917 1.1 ryo BUS_DMA_NOWAIT, mapp)) != 0) {
1918 1.1 ryo device_printf(sc->sc_dev,
1919 1.1 ryo "unable to create DMA map, error=%d\n", error);
1920 1.1 ryo goto fail_create;
1921 1.1 ryo }
1922 1.1 ryo
1923 1.1 ryo if ((error = bus_dmamap_load(sc->sc_dmat, *mapp, *addrp, size, NULL,
1924 1.1 ryo BUS_DMA_NOWAIT)) != 0) {
1925 1.1 ryo aprint_error_dev(sc->sc_dev,
1926 1.1 ryo "unable to load DMA map, error=%d\n", error);
1927 1.1 ryo goto fail_load;
1928 1.1 ryo }
1929 1.1 ryo
1930 1.1 ryo return 0;
1931 1.1 ryo
1932 1.1 ryo fail_load:
1933 1.1 ryo bus_dmamap_destroy(sc->sc_dmat, *mapp);
1934 1.1 ryo fail_create:
1935 1.1 ryo bus_dmamem_unmap(sc->sc_dmat, *addrp, size);
1936 1.1 ryo fail_map:
1937 1.1 ryo bus_dmamem_free(sc->sc_dmat, seglist, 1);
1938 1.1 ryo fail_alloc:
1939 1.1 ryo return error;
1940 1.1 ryo }
1941