imx23_timrot.c revision 1.3 1 1.3 matt /* $Id: imx23_timrot.c,v 1.3 2013/10/07 17:36:40 matt Exp $ */
2 1.1 jkunz
3 1.1 jkunz /*
4 1.1 jkunz * Copyright (c) 2012 The NetBSD Foundation, Inc.
5 1.1 jkunz * All rights reserved.
6 1.1 jkunz *
7 1.1 jkunz * This code is derived from software contributed to The NetBSD Foundation
8 1.1 jkunz * by Petri Laakso.
9 1.1 jkunz *
10 1.1 jkunz * Redistribution and use in source and binary forms, with or without
11 1.1 jkunz * modification, are permitted provided that the following conditions
12 1.1 jkunz * are met:
13 1.1 jkunz * 1. Redistributions of source code must retain the above copyright
14 1.1 jkunz * notice, this list of conditions and the following disclaimer.
15 1.1 jkunz * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 jkunz * notice, this list of conditions and the following disclaimer in the
17 1.1 jkunz * documentation and/or other materials provided with the distribution.
18 1.1 jkunz *
19 1.1 jkunz * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 jkunz * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 jkunz * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 jkunz * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 jkunz * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 jkunz * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 jkunz * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 jkunz * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 jkunz * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 jkunz * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 jkunz * POSSIBILITY OF SUCH DAMAGE.
30 1.1 jkunz */
31 1.1 jkunz
32 1.1 jkunz #include <sys/param.h>
33 1.1 jkunz #include <sys/bus.h>
34 1.1 jkunz #include <sys/device.h>
35 1.1 jkunz #include <sys/errno.h>
36 1.1 jkunz #include <sys/systm.h>
37 1.1 jkunz
38 1.1 jkunz #include <arm/pic/picvar.h>
39 1.1 jkunz
40 1.1 jkunz #include <arm/imx/imx23_icollreg.h>
41 1.1 jkunz #include <arm/imx/imx23_timrotreg.h>
42 1.1 jkunz #include <arm/imx/imx23var.h>
43 1.1 jkunz
44 1.1 jkunz extern int hz;
45 1.1 jkunz extern int stathz;
46 1.1 jkunz
47 1.1 jkunz static int timrot_match(device_t, cfdata_t, void *);
48 1.1 jkunz static void timrot_attach(device_t, device_t, void *);
49 1.1 jkunz static int timrot_activate(device_t, enum devact);
50 1.1 jkunz
51 1.1 jkunz static void timrot_reset(void);
52 1.1 jkunz
53 1.1 jkunz /*
54 1.1 jkunz * Timer IRQ handler definitions.
55 1.1 jkunz */
56 1.1 jkunz static int systimer_irq(void *);
57 1.1 jkunz static int stattimer_irq(void *);
58 1.1 jkunz
59 1.1 jkunz void cpu_initclocks(void);
60 1.1 jkunz void setstatclockrate(int);
61 1.1 jkunz
62 1.1 jkunz /* Allocated for each timer instance. */
63 1.1 jkunz struct timrot_softc {
64 1.1 jkunz device_t sc_dev;
65 1.1 jkunz bus_space_tag_t sc_iot;
66 1.1 jkunz bus_space_handle_t sc_hdl;
67 1.1 jkunz int8_t sc_irq;
68 1.1 jkunz int (*irq_handler)(void *);
69 1.1 jkunz int freq;
70 1.1 jkunz };
71 1.1 jkunz
72 1.1 jkunz static bus_space_tag_t timrot_iot;
73 1.1 jkunz static bus_space_handle_t timrot_hdl;
74 1.1 jkunz
75 1.1 jkunz CFATTACH_DECL3_NEW(timrot,
76 1.1 jkunz sizeof(struct timrot_softc),
77 1.1 jkunz timrot_match,
78 1.1 jkunz timrot_attach,
79 1.1 jkunz NULL,
80 1.1 jkunz timrot_activate,
81 1.1 jkunz NULL,
82 1.1 jkunz NULL,
83 1.1 jkunz 0);
84 1.1 jkunz
85 1.1 jkunz #define MAX_TIMERS 4
86 1.1 jkunz #define SYS_TIMER 0
87 1.1 jkunz #define STAT_TIMER 1
88 1.1 jkunz #define SCHED_TIMER 2
89 1.1 jkunz
90 1.1 jkunz struct timrot_softc *timer_sc[MAX_TIMERS];
91 1.1 jkunz
92 1.1 jkunz static void timer_init(struct timrot_softc *);
93 1.1 jkunz
94 1.1 jkunz #define TIMROT_SOFT_RST_LOOP 455 /* At least 1 us ... */
95 1.1 jkunz #define TIMROT_READ(reg) \
96 1.1 jkunz bus_space_read_4(timrot_iot, timrot_hdl, (reg))
97 1.1 jkunz #define TIMROT_WRITE(reg, val) \
98 1.1 jkunz bus_space_write_4(timrot_iot, timrot_hdl, (reg), (val))
99 1.1 jkunz
100 1.1 jkunz #define TIMER_REGS_SIZE 0x20
101 1.1 jkunz
102 1.1 jkunz #define TIMER_CTRL 0x00
103 1.1 jkunz #define TIMER_CTRL_SET 0x04
104 1.1 jkunz #define TIMER_CTRL_CLR 0x08
105 1.1 jkunz #define TIMER_CTRL_TOG 0x0C
106 1.1 jkunz #define TIMER_COUNT 0x10
107 1.1 jkunz
108 1.1 jkunz #define TIMER_READ(sc, reg) \
109 1.1 jkunz bus_space_read_4(sc->sc_iot, sc->sc_hdl, (reg))
110 1.1 jkunz #define TIMER_WRITE(sc, reg, val) \
111 1.1 jkunz bus_space_write_4(sc->sc_iot, sc->sc_hdl, (reg), (val))
112 1.1 jkunz #define TIMER_WRITE_2(sc, reg, val) \
113 1.1 jkunz bus_space_write_2(sc->sc_iot, sc->sc_hdl, (reg), (val))
114 1.1 jkunz
115 1.1 jkunz #define SELECT_32KHZ 0x8 /* Use 32kHz clock source. */
116 1.1 jkunz #define SOURCE_32KHZ_HZ 32000 /* Above source in Hz. */
117 1.1 jkunz
118 1.1 jkunz #define IRQ HW_TIMROT_TIMCTRL0_IRQ
119 1.1 jkunz #define IRQ_EN HW_TIMROT_TIMCTRL0_IRQ_EN
120 1.1 jkunz #define UPDATE HW_TIMROT_TIMCTRL0_UPDATE
121 1.1 jkunz #define RELOAD HW_TIMROT_TIMCTRL0_RELOAD
122 1.1 jkunz
123 1.1 jkunz static int
124 1.1 jkunz timrot_match(device_t parent, cfdata_t match, void *aux)
125 1.1 jkunz {
126 1.1 jkunz struct apb_attach_args *aa = aux;
127 1.1 jkunz
128 1.1 jkunz if ((aa->aa_addr == HW_TIMROT_BASE + HW_TIMROT_TIMCTRL0
129 1.1 jkunz && aa->aa_size == TIMER_REGS_SIZE))
130 1.1 jkunz return 1;
131 1.1 jkunz
132 1.1 jkunz if ((aa->aa_addr == HW_TIMROT_BASE + HW_TIMROT_TIMCTRL1
133 1.1 jkunz && aa->aa_size == TIMER_REGS_SIZE))
134 1.1 jkunz return 1;
135 1.1 jkunz
136 1.1 jkunz #if 0
137 1.1 jkunz if ((aa->aa_addr == HW_TIMROT_BASE + HW_TIMROT_TIMCTRL2
138 1.1 jkunz && aa->aa_size == TIMER_REGS_SIZE))
139 1.1 jkunz return 1;
140 1.1 jkunz
141 1.1 jkunz if ((aa->aa_addr == HW_TIMROT_BASE + HW_TIMROT_TIMCTRL3
142 1.1 jkunz && aa->aa_size == TIMER_REGS_SIZE))
143 1.1 jkunz return 1;
144 1.1 jkunz #endif
145 1.1 jkunz return 0;
146 1.1 jkunz }
147 1.1 jkunz
148 1.1 jkunz static void
149 1.1 jkunz timrot_attach(device_t parent, device_t self, void *aux)
150 1.1 jkunz {
151 1.1 jkunz struct apb_attach_args *aa = aux;
152 1.1 jkunz struct timrot_softc *sc = device_private(self);
153 1.1 jkunz static int timrot_attached = 0;
154 1.1 jkunz
155 1.1 jkunz if (!timrot_attached) {
156 1.1 jkunz timrot_iot = aa->aa_iot;
157 1.1 jkunz if (bus_space_map(timrot_iot, HW_TIMROT_BASE, HW_TIMROT_SIZE,
158 1.1 jkunz 0, &timrot_hdl)) {
159 1.1 jkunz aprint_error_dev(sc->sc_dev,
160 1.1 jkunz "unable to map bus space\n");
161 1.1 jkunz return;
162 1.1 jkunz }
163 1.1 jkunz timrot_reset();
164 1.1 jkunz timrot_attached = 1;
165 1.1 jkunz }
166 1.1 jkunz
167 1.1 jkunz if (aa->aa_addr == HW_TIMROT_BASE + HW_TIMROT_TIMCTRL0
168 1.1 jkunz && aa->aa_size == TIMER_REGS_SIZE
169 1.1 jkunz && timer_sc[SYS_TIMER] == NULL) {
170 1.1 jkunz if (bus_space_subregion(timrot_iot, timrot_hdl,
171 1.1 jkunz HW_TIMROT_TIMCTRL0, TIMER_REGS_SIZE,
172 1.1 jkunz &sc->sc_hdl)) {
173 1.1 jkunz aprint_error_dev(sc->sc_dev,
174 1.1 jkunz "unable to map subregion\n");
175 1.1 jkunz return;
176 1.1 jkunz }
177 1.1 jkunz
178 1.1 jkunz sc->sc_iot = aa->aa_iot;
179 1.1 jkunz sc->sc_irq = aa->aa_irq;
180 1.1 jkunz sc->irq_handler = &systimer_irq;
181 1.1 jkunz sc->freq = hz;
182 1.1 jkunz
183 1.1 jkunz timer_sc[SYS_TIMER] = sc;
184 1.1 jkunz
185 1.1 jkunz aprint_normal("\n");
186 1.1 jkunz
187 1.1 jkunz } else if (aa->aa_addr == HW_TIMROT_BASE + HW_TIMROT_TIMCTRL1
188 1.1 jkunz && aa->aa_size == TIMER_REGS_SIZE
189 1.1 jkunz && timer_sc[STAT_TIMER] == NULL) {
190 1.1 jkunz if (bus_space_subregion(timrot_iot, timrot_hdl,
191 1.1 jkunz HW_TIMROT_TIMCTRL1, TIMER_REGS_SIZE, &sc->sc_hdl)) {
192 1.1 jkunz aprint_error_dev(sc->sc_dev,
193 1.1 jkunz "unable to map subregion\n");
194 1.1 jkunz return;
195 1.1 jkunz }
196 1.1 jkunz
197 1.1 jkunz sc->sc_iot = aa->aa_iot;
198 1.1 jkunz sc->sc_irq = aa->aa_irq;
199 1.1 jkunz sc->irq_handler = &stattimer_irq;
200 1.1 jkunz stathz = (hz>>1);
201 1.1 jkunz sc->freq = stathz;
202 1.1 jkunz
203 1.1 jkunz timer_sc[STAT_TIMER] = sc;
204 1.1 jkunz
205 1.1 jkunz aprint_normal("\n");
206 1.1 jkunz }
207 1.1 jkunz
208 1.1 jkunz return;
209 1.1 jkunz }
210 1.1 jkunz
211 1.1 jkunz static int
212 1.1 jkunz timrot_activate(device_t self, enum devact act)
213 1.1 jkunz {
214 1.1 jkunz return EOPNOTSUPP;
215 1.1 jkunz }
216 1.1 jkunz
217 1.1 jkunz /*
218 1.1 jkunz * cpu_initclock is called once at the boot time.
219 1.1 jkunz */
220 1.1 jkunz void
221 1.1 jkunz cpu_initclocks(void)
222 1.1 jkunz {
223 1.1 jkunz if (timer_sc[SYS_TIMER] != NULL)
224 1.1 jkunz timer_init(timer_sc[SYS_TIMER]);
225 1.1 jkunz
226 1.1 jkunz if (timer_sc[STAT_TIMER] != NULL)
227 1.1 jkunz timer_init(timer_sc[STAT_TIMER]);
228 1.1 jkunz
229 1.1 jkunz return;
230 1.1 jkunz }
231 1.1 jkunz
232 1.1 jkunz /*
233 1.1 jkunz * Change statclock rate when profiling takes place.
234 1.1 jkunz */
235 1.1 jkunz void
236 1.1 jkunz setstatclockrate(int newhz)
237 1.1 jkunz {
238 1.1 jkunz struct timrot_softc *sc = timer_sc[STAT_TIMER];
239 1.1 jkunz sc->freq = newhz;
240 1.1 jkunz
241 1.1 jkunz TIMER_WRITE_2(sc, TIMER_COUNT,
242 1.3 matt __SHIFTIN(SOURCE_32KHZ_HZ / sc->freq - 1,
243 1.1 jkunz HW_TIMROT_TIMCOUNT0_FIXED_COUNT));
244 1.1 jkunz
245 1.1 jkunz return;
246 1.1 jkunz }
247 1.1 jkunz
248 1.1 jkunz /*
249 1.1 jkunz * Generic timer initialization function.
250 1.1 jkunz */
251 1.1 jkunz static void
252 1.1 jkunz timer_init(struct timrot_softc *sc)
253 1.1 jkunz {
254 1.1 jkunz uint32_t ctrl;
255 1.1 jkunz
256 1.1 jkunz TIMER_WRITE_2(sc, TIMER_COUNT,
257 1.3 matt __SHIFTIN(SOURCE_32KHZ_HZ / sc->freq - 1,
258 1.1 jkunz HW_TIMROT_TIMCOUNT0_FIXED_COUNT));
259 1.1 jkunz ctrl = IRQ_EN | UPDATE | RELOAD | SELECT_32KHZ;
260 1.1 jkunz TIMER_WRITE(sc, TIMER_CTRL, ctrl);
261 1.1 jkunz
262 1.1 jkunz intr_establish(sc->sc_irq, IPL_SCHED, IST_LEVEL, sc->irq_handler, NULL);
263 1.1 jkunz
264 1.1 jkunz return;
265 1.1 jkunz }
266 1.1 jkunz
267 1.1 jkunz /*
268 1.1 jkunz * Timer IRQ handlers.
269 1.1 jkunz */
270 1.1 jkunz static int
271 1.1 jkunz systimer_irq(void *frame)
272 1.1 jkunz {
273 1.1 jkunz hardclock(frame);
274 1.1 jkunz
275 1.1 jkunz TIMER_WRITE(timer_sc[SYS_TIMER], TIMER_CTRL_CLR, IRQ);
276 1.1 jkunz
277 1.1 jkunz return 1;
278 1.1 jkunz }
279 1.1 jkunz
280 1.1 jkunz static int
281 1.1 jkunz stattimer_irq(void *frame)
282 1.1 jkunz {
283 1.1 jkunz statclock(frame);
284 1.1 jkunz
285 1.1 jkunz TIMER_WRITE(timer_sc[STAT_TIMER], TIMER_CTRL_CLR, IRQ);
286 1.1 jkunz
287 1.1 jkunz return 1;
288 1.1 jkunz }
289 1.1 jkunz
290 1.1 jkunz /*
291 1.1 jkunz * Reset the TIMROT block.
292 1.1 jkunz *
293 1.2 jkunz * Inspired by i.MX23 RM "39.3.10 Correct Way to Soft Reset a Block"
294 1.1 jkunz */
295 1.1 jkunz static void
296 1.1 jkunz timrot_reset(void)
297 1.1 jkunz {
298 1.1 jkunz unsigned int loop;
299 1.1 jkunz
300 1.1 jkunz /* Prepare for soft-reset by making sure that SFTRST is not currently
301 1.1 jkunz * asserted. Also clear CLKGATE so we can wait for its assertion below.
302 1.1 jkunz */
303 1.1 jkunz TIMROT_WRITE(HW_TIMROT_ROTCTRL_CLR, HW_TIMROT_ROTCTRL_SFTRST);
304 1.1 jkunz
305 1.1 jkunz /* Wait at least a microsecond for SFTRST to deassert. */
306 1.1 jkunz loop = 0;
307 1.1 jkunz while ((TIMROT_READ(HW_TIMROT_ROTCTRL) & HW_TIMROT_ROTCTRL_SFTRST) ||
308 1.1 jkunz (loop < TIMROT_SOFT_RST_LOOP))
309 1.1 jkunz loop++;
310 1.1 jkunz
311 1.1 jkunz /* Clear CLKGATE so we can wait for its assertion below. */
312 1.1 jkunz TIMROT_WRITE(HW_TIMROT_ROTCTRL_CLR, HW_TIMROT_ROTCTRL_CLKGATE);
313 1.1 jkunz
314 1.1 jkunz /* Soft-reset the block. */
315 1.1 jkunz TIMROT_WRITE(HW_TIMROT_ROTCTRL_SET, HW_TIMROT_ROTCTRL_SFTRST);
316 1.1 jkunz
317 1.1 jkunz /* Wait until clock is in the gated state. */
318 1.1 jkunz while (!(TIMROT_READ(HW_TIMROT_ROTCTRL) & HW_TIMROT_ROTCTRL_CLKGATE));
319 1.1 jkunz
320 1.1 jkunz /* Bring block out of reset. */
321 1.1 jkunz TIMROT_WRITE(HW_TIMROT_ROTCTRL_CLR, HW_TIMROT_ROTCTRL_SFTRST);
322 1.1 jkunz
323 1.1 jkunz loop = 0;
324 1.1 jkunz while ((TIMROT_READ(HW_TIMROT_ROTCTRL) & HW_TIMROT_ROTCTRL_SFTRST) ||
325 1.1 jkunz (loop < TIMROT_SOFT_RST_LOOP))
326 1.1 jkunz loop++;
327 1.1 jkunz
328 1.1 jkunz TIMROT_WRITE(HW_TIMROT_ROTCTRL_CLR, HW_TIMROT_ROTCTRL_CLKGATE);
329 1.1 jkunz /* Wait until clock is in the NON-gated state. */
330 1.1 jkunz while (TIMROT_READ(HW_TIMROT_ROTCTRL) & HW_TIMROT_ROTCTRL_CLKGATE);
331 1.1 jkunz
332 1.1 jkunz return;
333 1.1 jkunz }
334