1 1.6 jmcneill /* $NetBSD: imx31_intr.h,v 1.6 2022/06/25 13:24:35 jmcneill Exp $ */ 2 1.2 matt /*- 3 1.2 matt * Copyright (c) 2007 The NetBSD Foundation, Inc. 4 1.2 matt * All rights reserved. 5 1.2 matt * 6 1.2 matt * This code is derived from software contributed to The NetBSD Foundation 7 1.2 matt * by Matt Thomas. 8 1.2 matt * 9 1.2 matt * Redistribution and use in source and binary forms, with or without 10 1.2 matt * modification, are permitted provided that the following conditions 11 1.2 matt * are met: 12 1.2 matt * 1. Redistributions of source code must retain the above copyright 13 1.2 matt * notice, this list of conditions and the following disclaimer. 14 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright 15 1.2 matt * notice, this list of conditions and the following disclaimer in the 16 1.2 matt * documentation and/or other materials provided with the distribution. 17 1.2 matt * 18 1.2 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 19 1.2 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 20 1.2 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 21 1.2 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 22 1.2 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23 1.2 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24 1.2 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25 1.2 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26 1.2 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27 1.2 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28 1.2 matt * POSSIBILITY OF SUCH DAMAGE. 29 1.2 matt */ 30 1.2 matt #ifndef _ARM_IMX_IMX31_INTR_H_ 31 1.2 matt #define _ARM_IMX_IMX31_INTR_H_ 32 1.2 matt 33 1.2 matt #define IRQ__RSVD0 0 34 1.2 matt #define IRQ__RSVD1 1 35 1.2 matt #define IRQ__RSVD2 2 36 1.2 matt #define IRQ_I2C3 3 /* I2C 3 */ 37 1.2 matt #define IRQ_I2C2 4 /* I2C 2 */ 38 1.2 matt #define IRQ_MPEG4_ENC 5 /* MPEG-4 Encoder */ 39 1.2 matt #define IRQ_RTIC 6 /* RTIC */ 40 1.2 matt #define IRQ_FIR 7 /* Fast Infrared */ 41 1.2 matt #define IRQ_MMSD_HC2 8 /* MultiMedia/Secure Data Host Controller 2 */ 42 1.2 matt #define IRQ_MMSD_HC1 9 /* MultiMedia/Secure Data Host Controller 1 */ 43 1.2 matt #define IRQ_I2C1 10 /* i2c 1 */ 44 1.2 matt #define IRQ_SSI2 11 /* Synchronous Serial Interface 1 */ 45 1.2 matt #define IRQ_SSI1 12 /* Synchronous Serial Interface 2 */ 46 1.2 matt #define IRQ_CSPI2 13 /* Configurable Serial Peripheral Intf 2 */ 47 1.2 matt #define IRQ_CSPI1 14 /* Configurable Serial Peripheral Intf 1 */ 48 1.2 matt #define IRQ_ATA 15 /* Hard Drive (ATA) Controller */ 49 1.2 matt #define IRQ_MBX_RS 16 /* Graphics Accelerator */ 50 1.2 matt #define IRQ_CSPI3 17 /* Configurable Serial Peripheral Intf 3 */ 51 1.2 matt #define IRQ_UART3 18 /* UART3 (rx,tx,mint) */ 52 1.2 matt #define IRQ_I2C_ID 19 /* IC identification */ 53 1.2 matt #define IRQ_SIM1 20 /* Subscriber Identification Module */ 54 1.2 matt #define IRQ_SIM2 21 /* Subscriber Identification Module */ 55 1.2 matt #define IRQ_RNGA 22 /* Random Number Generator Accelerator */ 56 1.2 matt #define IRQ_EVTMON 23 /* event monitor + pmu */ 57 1.2 matt #define IRQ_KPP 24 /* Keyboard Port Port */ 58 1.2 matt #define IRQ_RTC 25 /* Real Time Clock */ 59 1.2 matt #define IRQ_PWM 26 /* Pulse Width Modulator */ 60 1.2 matt #define IRQ_EPIT2 27 /* Enhanced Periodic Timer 2 */ 61 1.2 matt #define IRQ_EPIT1 28 /* Enhanced Periodic Timer 1 */ 62 1.2 matt #define IRQ_GPT 29 /* General Purpose Timer */ 63 1.2 matt #define IRQ_PWRFAIL 30 /* Power Fail */ 64 1.2 matt #define IRQ_CCM_DVFS 31 /* Configurable Serial Peripheral Intf 3 */ 65 1.2 matt #define IRQ_UART2 32 /* UART2 (rx,tx,mint) */ 66 1.2 matt #define IRQ_NANDFC 33 /* NAND Flash Controller */ 67 1.2 matt #define IRQ_SDMA 34 /* Smart Direct Memory Access */ 68 1.2 matt #define IRQ_USB_H1 35 /* USB Host 1 */ 69 1.2 matt #define IRQ_USB_H2 36 /* USB Host 2 */ 70 1.2 matt #define IRQ_USB_OTG 37 /* USB OTG */ 71 1.2 matt #define IRQ__RSVD38 38 /* */ 72 1.2 matt #define IRQ_MS_HC1 39 /* Memory Stick Host Controller 1 */ 73 1.2 matt #define IRQ_MS_HC2 40 /* Memory Stick Host Controller 2 */ 74 1.2 matt #define IRQ_IPU_ERR 41 /* */ 75 1.2 matt #define IRQ_IPU 42 /* */ 76 1.2 matt #define IRQ__RSVD43 43 /* */ 77 1.2 matt #define IRQ__RSVD44 44 /* */ 78 1.2 matt #define IRQ_UART1 45 /* UART1 (rx,tx,mint) */ 79 1.2 matt #define IRQ_UART4 46 /* UART4 (rx,tx,mint) */ 80 1.2 matt #define IRQ_UART5 47 /* UART5 (rx,tx,mint) */ 81 1.2 matt #define IRQ_ECT 48 /* */ 82 1.2 matt #define IRQ_SCC_SCM 49 /* SCM interrupt */ 83 1.2 matt #define IRQ_SCC_SMN 50 /* SMN interrupt */ 84 1.2 matt #define IRQ_GPIO2 51 /* General Purpose I/O 2 */ 85 1.2 matt #define IRQ_GPIO1 52 /* General Purpose I/O 1 */ 86 1.2 matt #define IRQ_CCM 53 /* Clock Controller */ 87 1.2 matt #define IRQ_PCMCIA 54 /* PCMCIA Controller 3 */ 88 1.2 matt #define IRQ_WDOG 55 /* Watchdog Timer */ 89 1.2 matt #define IRQ_GPIO3 56 /* General Purpose I/O 3 */ 90 1.2 matt #define IRQ__RSVD57 57 91 1.5 andvar #define IRQ_EXT_PWRMGT 58 /* External (power management) */ 92 1.5 andvar #define IRQ_EXT_TEMP 59 /* External (Temperature) */ 93 1.2 matt #define IRQ_EXT_SENS2 60 /* External (sensor) */ 94 1.2 matt #define IRQ_EXT_SENS1 61 /* External (sensor) */ 95 1.2 matt #define IRQ_EXT_WDOG 62 /* External (WDOG) */ 96 1.2 matt #define IRQ_EXT_TV 63 /* External (TV) 3 */ 97 1.2 matt 98 1.2 matt #ifdef _LOCORE 99 1.2 matt 100 1.2 matt #define ARM_IRQ_HANDLER _C_LABEL(imx31_irq_handler) 101 1.2 matt 102 1.2 matt #else 103 1.2 matt 104 1.2 matt #define AVIC_INTR_SOURCE_NAMES \ 105 1.2 matt { "reserved 0", "reserved 1", "reserved 2", "i2c #3", \ 106 1.2 matt "i2c #2", "mpeg4 enc", "rtic", "fir", \ 107 1.2 matt "mm/sd hc #2", "mm/sd hc #1", "i2c #1", "ssi #2", \ 108 1.2 matt "ssi #1", "cspi #2", "cspi #1", "ata", \ 109 1.2 matt "mbx rs", "cspi #3", "uart #3", "i2c id", \ 110 1.2 matt "sim #1", "sim #2", "rnga", "evtmon", \ 111 1.2 matt "kpp", "rtc", "pwm", "epit #2", \ 112 1.2 matt "epit #1", "gpt", "pwrfail", "ccm dvfs", \ 113 1.2 matt "uart #2", "nandfc", "sdma", "usb hc #1", \ 114 1.2 matt "usb hc #2", "usb otg", "reserved 38", "ms hc #1", \ 115 1.2 matt "ms hc#2", "ipu err", "ipu", "reserved 43", \ 116 1.2 matt "reserved 44", "uart #1", "uart #4", "uart #5", \ 117 1.2 matt "ect", "scc scm", "scc smn", "gpio #2", \ 118 1.2 matt "gpio #1", "ccm", "pcmcia", "wdog", \ 119 1.2 matt "gpio #3", "reserved 57", "ext pwrmgt", "ext temp", \ 120 1.2 matt "ext sens #2", "ext sens #1", "ext wdog", "ext tv", } 121 1.2 matt 122 1.2 matt #define PIC_MAXMAXSOURCES (64+3*32+128) 123 1.2 matt 124 1.2 matt #include <arm/pic/picvar.h> 125 1.2 matt 126 1.2 matt const char * 127 1.2 matt intr_typename(int); 128 1.2 matt 129 1.2 matt void imx31_irq_handler(void *); 130 1.2 matt 131 1.2 matt #endif /* !_LOCORE */ 132 1.2 matt 133 1.2 matt #endif /* _ARM_IMX_IMX31_INTR_H_ */ 134