Home | History | Annotate | Line # | Download | only in imx
imx51_ccmreg.h revision 1.3
      1  1.3  hkenken /*	$NetBSD: imx51_ccmreg.h,v 1.3 2014/03/22 09:28:08 hkenken Exp $	*/
      2  1.1      bsh /*
      3  1.1      bsh  * Copyright (c) 2011, 2012  Genetec Corporation.  All rights reserved.
      4  1.1      bsh  * Written by Hashimoto Kenichi for Genetec Corporation.
      5  1.1      bsh  *
      6  1.1      bsh  * Redistribution and use in source and binary forms, with or without
      7  1.1      bsh  * modification, are permitted provided that the following conditions
      8  1.1      bsh  * are met:
      9  1.1      bsh  * 1. Redistributions of source code must retain the above copyright
     10  1.1      bsh  *    notice, this list of conditions and the following disclaimer.
     11  1.1      bsh  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1      bsh  *    notice, this list of conditions and the following disclaimer in the
     13  1.1      bsh  *    documentation and/or other materials provided with the distribution.
     14  1.1      bsh  *
     15  1.1      bsh  * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
     16  1.1      bsh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     17  1.1      bsh  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     18  1.1      bsh  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL GENETEC CORPORATION
     19  1.1      bsh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     20  1.1      bsh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     21  1.1      bsh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     22  1.1      bsh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     23  1.1      bsh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     24  1.1      bsh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25  1.1      bsh  * POSSIBILITY OF SUCH DAMAGE.
     26  1.1      bsh  */
     27  1.1      bsh #ifndef	_IMX51_CCMREG_H
     28  1.1      bsh #define	_IMX51_CCMREG_H
     29  1.1      bsh 
     30  1.1      bsh #include <sys/cdefs.h>
     31  1.1      bsh 
     32  1.1      bsh /* register offset address */
     33  1.1      bsh 
     34  1.1      bsh #define	CCMC_BASE	0x73fd4000
     35  1.2     matt #define	CCMC_IMX6_BASE	0x020c4040
     36  1.1      bsh #define	CCMC_CCR	0x0000
     37  1.1      bsh #define	 CCR_FPM_MULT	__BIT(12)
     38  1.2     matt #define	 CCR_COSC_EN	__BIT(12)
     39  1.1      bsh #define	CCMC_CCDR	0x0004
     40  1.1      bsh #define	CCMC_CSR	0x0008
     41  1.1      bsh #define	CCMC_CCSR	0x000c
     42  1.1      bsh #define	 CCSR_LP_APM	__BIT(9)
     43  1.1      bsh #define	 CCSR_STEP_SEL_SHIFT	7
     44  1.1      bsh #define	 CCSR_STEP_SEL_MASK	__BITS(8,CCSR_STEP_SEL_SHIFT)
     45  1.1      bsh #define	 CCSR_PLL2_DIV_PODF_SHIFT	5
     46  1.1      bsh #define	 CCSR_PLL2_DIV_PODF_MASK	__BITS(6, CCSR_PLL2_DIV_PODF_SHIFT)
     47  1.1      bsh #define	 CCSR_PLL3_DIV_PODF_SHIFT	3
     48  1.1      bsh #define	 CCSR_PLL3_DIV_PODF_MASK	__BITS(4, CCSR_PLL2_DIV_PODF_SHIFT)
     49  1.1      bsh #define	 CCSR_PLL1_SW_CLK_SEL	__BIT(2)
     50  1.1      bsh #define	 CCSR_PLL2_SW_CLK_SEL	__BIT(1)
     51  1.1      bsh #define	 CCSR_PLL3_SW_CLK_SEL	__BIT(0)
     52  1.1      bsh #define	CCMC_CACRR	0x0010
     53  1.1      bsh #define	CCMC_CBCDR	0x0014
     54  1.1      bsh #define	 CBCDR_DDR_HIGH_FREQ_CLK_SEL	__BIT(30)
     55  1.1      bsh #define	 CBCDR_DDR_CLK_PODF_SHIFT	27
     56  1.1      bsh #define	 CBCDR_DDR_CLK_PODF_MASK	__BITS(29, CBCDR_DDR_CLK_PODF_SHIFT)
     57  1.2     matt #define  CDCDR_PERIPH_CLK2		__BITS(29, 27)
     58  1.1      bsh #define	 CBCDR_EMI_CLK_SEL		__BIT(26)
     59  1.1      bsh #define	 CBCDR_PERIPH_CLK_SEL	__BIT(25)
     60  1.1      bsh #define	 CBCDR_EMI_SLOW_PODF_SHIFT	22
     61  1.1      bsh #define	 CBCDR_EMI_SLOW_PODF_MASK	__BITS(24, CBCDR_EMI_SLOW_PODF_SHIFT)
     62  1.1      bsh #define	 CBCDR_AXI_B_PODF_SHIFT		19
     63  1.1      bsh #define	 CBCDR_AXI_B_PODF_MASK		__BITS(21, CBCDR_AXI_B_PODF_SHIFT)
     64  1.1      bsh #define	 CBCDR_AXI_A_PODF_SHIFT		16
     65  1.1      bsh #define	 CBCDR_AXI_A_PODF_MASK		__BITS(28, CBCDR_AXI_A_PODF_SHIFT)
     66  1.1      bsh #define	 CBCDR_NFC_PODF_SHIFT		13
     67  1.1      bsh #define	 CBCDR_NFC_PODF_MASK		__BITS(15, CBCDR_AXI_A_PODF_SHIFT)
     68  1.1      bsh #define	 CBCDR_AHB_PODF_SHIFT		10
     69  1.1      bsh #define	 CBCDR_AHB_PODF_MASK		__BITS(12, CBCDR_AHB_PODF_SHIFT)
     70  1.1      bsh #define	 CBCDR_IPG_PODF_SHIFT		8
     71  1.1      bsh #define	 CBCDR_IPG_PODF_MASK		__BITS(9, CBCDR_IPG_PODF_SHIFT)
     72  1.1      bsh #define	 CBCDR_PERCLK_PRED1_SHIFT	6
     73  1.1      bsh #define	 CBCDR_PERCLK_PRED1_MASK	__BITS(7, CBCDR_PERCLK_PRED1_SHIFT)
     74  1.1      bsh #define	 CBCDR_PERCLK_PRED2_SHIFT	3
     75  1.1      bsh #define	 CBCDR_PERCLK_PRED2_MASK	__BITS(5, CBCDR_PERCLK_PRED2_SHIFT)
     76  1.1      bsh #define	 CBCDR_PERCLK_PODF_SHIFT	0
     77  1.1      bsh #define	 CBCDR_PERCLK_PODF_MASK 	__BITS(2, CBCDR_PERCLK_PODF_SHIFT)
     78  1.1      bsh #define	CCMC_CBCMR	0x0018
     79  1.1      bsh #define	 CBCMR_PERIPH_APM_SEL_SHIFT	12
     80  1.1      bsh #define	 CBCMR_PERIPH_APM_SEL_MASK	__BITS(13, CBCMR_PERIPH_APM_SEL_SHIFT)
     81  1.1      bsh #define	 CBCMR_IPU_HSP_CLK_SEL_SHIFT	6
     82  1.1      bsh #define	 CBCMR_IPU_HSP_CLK_SEL_MASK	__BITS(7, CBCMR_IPU_HSP_CLK_SEL_SHIFT)
     83  1.1      bsh #define	 CBCMR_PERCLK_LP_APM_SEL	__BIT(1)
     84  1.1      bsh #define	 CBCMR_PERCLK_IPG_SEL		__BIT(0)
     85  1.1      bsh #define	CCMC_CSCMR1	0x001c
     86  1.1      bsh #define	 CSCMR1_UART_CLK_SEL_SHIFT	24
     87  1.1      bsh #define	 CSCMR1_UART_CLK_SEL_MASK	__BITS(25, CSCMR1_UART_CLK_SEL_SHIFT)
     88  1.3  hkenken #define	 CSCMR1_CSPI_CLK_SEL		__BITS(5, 4)
     89  1.1      bsh #define	CCMC_CSCMR2	0x0020
     90  1.1      bsh #define	CCMC_CSCDR1	0x0024
     91  1.1      bsh #define	 CSCDR1_UART_CLK_PRED_SHIFT	3
     92  1.1      bsh #define	 CSCDR1_UART_CLK_PRED_MASK	__BITS(5, CSCDR1_UART_CLK_PRED_SHIFT)
     93  1.1      bsh #define	 CSCDR1_UART_CLK_PODF_SHIFT	0
     94  1.1      bsh #define	 CSCDR1_UART_CLK_PODF_MASK	__BITS(2, CSCDR1_UART_CLK_PODF_SHIFT)
     95  1.1      bsh #define	CCMC_CS1CDR	0x0028
     96  1.1      bsh #define	CCMC_CS2CDR	0x002c
     97  1.1      bsh #define	CCMC_CDCDR	0x0030
     98  1.2     matt #define	CCMC_CHSCCDR	0x0034		// i.MX6
     99  1.1      bsh #define	CCMC_CSCDR2	0x0038
    100  1.3  hkenken #define	 CSCDR2_ECSPI_CLK_PRED		__BITS(27, 25)
    101  1.3  hkenken #define	 CSCDR2_ECSPI_CLK_PODF		__BITS(24, 19)
    102  1.1      bsh #define	CCMC_CSCDR3	0x003c
    103  1.1      bsh #define	CCMC_CSCDR4	0x0040
    104  1.1      bsh #define	CCMC_CWDR	0x0044
    105  1.1      bsh #define	CCMC_CDHIPR	0x0048
    106  1.1      bsh #define	CCMC_CDCR	0x004c
    107  1.1      bsh #define	 CDCR_PERIPH_CLK_DVFS_PODF_SHIFT	0
    108  1.1      bsh #define	 CDCR_PERIPH_CLK_DVFS_PODF_MASK 	\
    109  1.1      bsh 		__BITS(1,CDCR_PERIPH_CLK_DVFS_PODF_SHIFT)
    110  1.1      bsh #define	CCMC_CTOR	0x0050
    111  1.1      bsh #define	CCMC_CLPCR	0x0054
    112  1.1      bsh #define	CCMC_CISR	0x0058
    113  1.1      bsh #define	CCMC_CIMR	0x005c
    114  1.1      bsh #define	CCMC_CCOSR	0x0060
    115  1.1      bsh #define	CCMC_CGPR	0x0064
    116  1.1      bsh #define	CCMC_CCGR(n)	(0x0068 + (n) * 4)
    117  1.1      bsh #define	CCMC_CMEOR	0x0084
    118  1.1      bsh 
    119  1.1      bsh #define	CCMC_SIZE	0x88
    120  1.1      bsh 
    121  1.1      bsh /* CCGR Clock Gate Register */
    122  1.1      bsh 
    123  1.1      bsh #define	CCMR_CCGR_NSOURCE	16
    124  1.1      bsh #define	CCMR_CCGR_NGROUPS	7
    125  1.1      bsh #define	CCMR_CCGR_MODULE(clk)	((clk) / CCMR_CCGR_NSOURCE)
    126  1.1      bsh #define	__CCGR_NUM(a, b)	((a) * 16 + (b))
    127  1.1      bsh 
    128  1.1      bsh #define	CCGR_ARM_BUS_CLK		__CCGR_NUM(0, 0)
    129  1.1      bsh #define	CCGR_ARM_AXI_CLK		__CCGR_NUM(0, 1)
    130  1.1      bsh #define	CCGR_ARM_DEBUG_CLK		__CCGR_NUM(0, 2)
    131  1.1      bsh #define	CCGR_TZIC_CLK			__CCGR_NUM(0, 3)
    132  1.1      bsh #define	CCGR_DAP_CLK			__CCGR_NUM(0, 4)
    133  1.1      bsh #define	CCGR_TPIU_CLK			__CCGR_NUM(0, 5)
    134  1.1      bsh #define	CCGR_CTI2_CLK			__CCGR_NUM(0, 6)
    135  1.1      bsh #define	CCGR_CTI3_CLK			__CCGR_NUM(0, 7)
    136  1.1      bsh #define	CCGR_AHBMUX1_CLK		__CCGR_NUM(0, 8)
    137  1.1      bsh #define	CCGR_AHBMUX2_CLK		__CCGR_NUM(0, 9)
    138  1.1      bsh #define	CCGR_ROMCP_CLK			__CCGR_NUM(0, 10)
    139  1.1      bsh #define	CCGR_ROM_CLK			__CCGR_NUM(0, 11)
    140  1.1      bsh #define	CCGR_AIPS_TZ1_CLK		__CCGR_NUM(0, 12)
    141  1.1      bsh #define	CCGR_AIPS_TZ2_CLK		__CCGR_NUM(0, 13)
    142  1.1      bsh #define	CCGR_AHB_MAX_CLK		__CCGR_NUM(0, 14)
    143  1.1      bsh #define	CCGR_IIM_CLK			__CCGR_NUM(0, 15)
    144  1.1      bsh #define	CCGR_TMAX1_CLK			__CCGR_NUM(1, 0)
    145  1.1      bsh #define	CCGR_TMAX2_CLK			__CCGR_NUM(1, 1)
    146  1.1      bsh #define	CCGR_TMAX3_CLK			__CCGR_NUM(1, 2)
    147  1.1      bsh #define	CCGR_UART1_CLK			__CCGR_NUM(1, 3)
    148  1.1      bsh #define	CCGR_UART1_SERIAL_CLK		__CCGR_NUM(1, 4)
    149  1.1      bsh #define	CCGR_UART2_CLK			__CCGR_NUM(1, 5)
    150  1.1      bsh #define	CCGR_UART2_SERIAL_CLK		__CCGR_NUM(1, 6)
    151  1.1      bsh #define	CCGR_UART3_CLK			__CCGR_NUM(1, 7)
    152  1.1      bsh #define	CCGR_UART3_SERIAL_CLK		__CCGR_NUM(1, 8)
    153  1.1      bsh #define	CCGR_I2C1_SERIAL_CLK		__CCGR_NUM(1, 9)
    154  1.1      bsh #define	CCGR_I2C2_SERIAL_CLK		__CCGR_NUM(1, 10)
    155  1.1      bsh #define	CCGR_HSI2C_CLK			__CCGR_NUM(1, 11)
    156  1.1      bsh #define	CCGR_HSI2C_SERIAL_CLK		__CCGR_NUM(1, 12)
    157  1.1      bsh #define	CCGR_FIRI_CLK			__CCGR_NUM(1, 13)
    158  1.1      bsh #define	CCGR_FIRI_SERIAL_CLK		__CCGR_NUM(1, 14)
    159  1.1      bsh #define	CCGR_SCC_CLK			__CCGR_NUM(1, 15)
    160  1.1      bsh #define	CCGR_USB_PHY_CLK		__CCGR_NUM(2, 0)
    161  1.1      bsh #define	CCGR_EPIT1_CLK			__CCGR_NUM(2, 1)
    162  1.1      bsh #define	CCGR_EPIT1_SERIAL_CLK		__CCGR_NUM(2, 2)
    163  1.1      bsh #define	CCGR_EPIT2_CLK			__CCGR_NUM(2, 3)
    164  1.1      bsh #define	CCGR_ESDHC1_CLK			__CCGR_NUM(3, 0)
    165  1.1      bsh #define	CCGR_ESDHC1_SERIAL_CLK		__CCGR_NUM(3, 1)
    166  1.1      bsh #define	CCGR_ESDHC2_CLK			__CCGR_NUM(3, 2)
    167  1.1      bsh #define	CCGR_ESDHC2_SERIAL_CLK		__CCGR_NUM(3, 3)
    168  1.1      bsh #define	CCGR_ESDHC3_CLK			__CCGR_NUM(3, 4)
    169  1.1      bsh #define	CCGR_ESDHC3_SERIAL_CLK		__CCGR_NUM(3, 5)
    170  1.1      bsh #define	CCGR_ESDHC4_CLK			__CCGR_NUM(3, 6)
    171  1.1      bsh #define	CCGR_ESDHC4_SERIAL_CLK		__CCGR_NUM(3, 7)
    172  1.1      bsh #define	CCGR_SSI1_CLK			__CCGR_NUM(3, 8)
    173  1.1      bsh #define	CCGR_SSI1_SERIAL_CLK		__CCGR_NUM(3, 9)
    174  1.1      bsh #define	CCGR_SSI2_CLK			__CCGR_NUM(3, 10)
    175  1.1      bsh #define	CCGR_SSI2_SERIAL_CLK		__CCGR_NUM(3, 11)
    176  1.1      bsh #define	CCGR_SSI3_CLK			__CCGR_NUM(3, 12)
    177  1.1      bsh #define	CCGR_SSI3_SERIAL_CLK		__CCGR_NUM(3, 13)
    178  1.1      bsh #define	CCGR_SSI_EXT1_CLK		__CCGR_NUM(3, 14)
    179  1.1      bsh #define	CCGR_SSI_EXT2_CLK		__CCGR_NUM(3, 15)
    180  1.1      bsh #define	CCGR_PATA_CLK			__CCGR_NUM(4, 0)
    181  1.1      bsh #define	CCGR_SIM_CLK			__CCGR_NUM(4, 1)
    182  1.1      bsh #define	CCGR_SIM_SERIAL_CLK		__CCGR_NUM(4, 2)
    183  1.1      bsh #define	CCGR_SAHARA_CLK			__CCGR_NUM(4, 3)
    184  1.1      bsh #define	CCGR_RTIC_CLK			__CCGR_NUM(4, 4)
    185  1.1      bsh #define	CCGR_ECSPI1_CLK			__CCGR_NUM(4, 5)
    186  1.1      bsh #define	CCGR_ECSPI1_SERIAL_CLK		__CCGR_NUM(4, 6)
    187  1.1      bsh #define	CCGR_ECSPI2_CLK			__CCGR_NUM(4, 7)
    188  1.1      bsh #define	CCGR_ECSPI2_SERIAL_CLK		__CCGR_NUM(4, 8)
    189  1.1      bsh #define	CCGR_CSPI_CLK			__CCGR_NUM(4, 9)
    190  1.1      bsh #define	CCGR_SRTC_CLK			__CCGR_NUM(4, 10)
    191  1.1      bsh #define	CCGR_SDMA_CLK			__CCGR_NUM(4, 11)
    192  1.1      bsh #define	CCGR_SPBA_CLK			__CCGR_NUM(5, 0)
    193  1.1      bsh #define	CCGR_GPU_CLK			__CCGR_NUM(5, 1)
    194  1.1      bsh #define	CCGR_GARB_CLK			__CCGR_NUM(5, 2)
    195  1.1      bsh #define	CCGR_VPU_CLK			__CCGR_NUM(5, 3)
    196  1.1      bsh #define	CCGR_VPU_SERIAL_CLK		__CCGR_NUM(5, 4)
    197  1.1      bsh #define	CCGR_IPU_CLK			__CCGR_NUM(5, 5)
    198  1.1      bsh #define	CCGR_EMI_GARB_CLK		__CCGR_NUM(6, 0)
    199  1.1      bsh #define	CCGR_IPU_DI0_CLK		__CCGR_NUM(6, 1)
    200  1.1      bsh #define	CCGR_IPU_DI1_CLK		__CCGR_NUM(6, 2)
    201  1.1      bsh #define	CCGR_GPU2D_CLK			__CCGR_NUM(6, 3)
    202  1.1      bsh #define	CCGR_SLIMBUS_CLK		__CCGR_NUM(6, 4)
    203  1.1      bsh #define	CCGR_SLIMBUS_SERIAL_CLK		__CCGR_NUM(6, 5)
    204  1.1      bsh 
    205  1.1      bsh #endif /* _IMX51_CCMREG_H */
    206  1.1      bsh 
    207