imxspi.c revision 1.2.12.1 1 1.2.12.1 skrll /* $NetBSD: imxspi.c,v 1.2.12.1 2017/08/28 17:51:30 skrll Exp $ */
2 1.1 hkenken
3 1.1 hkenken /*-
4 1.1 hkenken * Copyright (c) 2014 Genetec Corporation. All rights reserved.
5 1.1 hkenken * Written by Hashimoto Kenichi for Genetec Corporation.
6 1.1 hkenken *
7 1.1 hkenken * Redistribution and use in source and binary forms, with or without
8 1.1 hkenken * modification, are permitted provided that the following conditions
9 1.1 hkenken * are met:
10 1.1 hkenken * 1. Redistributions of source code must retain the above copyright
11 1.1 hkenken * notice, this list of conditions and the following disclaimer.
12 1.1 hkenken * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 hkenken * notice, this list of conditions and the following disclaimer in the
14 1.1 hkenken * documentation and/or other materials provided with the distribution.
15 1.1 hkenken *
16 1.1 hkenken * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
17 1.1 hkenken * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 hkenken * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 hkenken * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL GENETEC CORPORATION
20 1.1 hkenken * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 hkenken * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 hkenken * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 hkenken * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 hkenken * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 hkenken * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 hkenken * POSSIBILITY OF SUCH DAMAGE.
27 1.1 hkenken */
28 1.1 hkenken
29 1.1 hkenken /*
30 1.1 hkenken * this module support CSPI and eCSPI.
31 1.1 hkenken * i.MX51 have 2 eCSPI and 1 CSPI modules.
32 1.1 hkenken */
33 1.1 hkenken
34 1.1 hkenken #include <sys/cdefs.h>
35 1.2.12.1 skrll __KERNEL_RCSID(0, "$NetBSD: imxspi.c,v 1.2.12.1 2017/08/28 17:51:30 skrll Exp $");
36 1.1 hkenken
37 1.1 hkenken #include "opt_imx.h"
38 1.1 hkenken #include "opt_imxspi.h"
39 1.1 hkenken
40 1.1 hkenken #include <sys/param.h>
41 1.1 hkenken #include <sys/systm.h>
42 1.1 hkenken #include <sys/kernel.h>
43 1.1 hkenken #include <sys/device.h>
44 1.1 hkenken #include <sys/errno.h>
45 1.1 hkenken #include <sys/proc.h>
46 1.1 hkenken #include <sys/intr.h>
47 1.1 hkenken
48 1.1 hkenken #include <sys/bus.h>
49 1.1 hkenken #include <machine/cpu.h>
50 1.1 hkenken #include <machine/intr.h>
51 1.1 hkenken
52 1.1 hkenken #include <arm/imx/imxspivar.h>
53 1.1 hkenken #include <arm/imx/imxspireg.h>
54 1.1 hkenken
55 1.1 hkenken /* SPI service routines */
56 1.1 hkenken static int imxspi_configure_enhanced(void *, int, int, int);
57 1.1 hkenken static int imxspi_configure(void *, int, int, int);
58 1.1 hkenken static int imxspi_transfer(void *, struct spi_transfer *);
59 1.1 hkenken static int imxspi_intr(void *);
60 1.1 hkenken
61 1.1 hkenken /* internal stuff */
62 1.1 hkenken void imxspi_done(struct imxspi_softc *, int);
63 1.1 hkenken void imxspi_send(struct imxspi_softc *);
64 1.1 hkenken void imxspi_recv(struct imxspi_softc *);
65 1.1 hkenken void imxspi_sched(struct imxspi_softc *);
66 1.1 hkenken
67 1.1 hkenken #define IMXSPI(x) \
68 1.1 hkenken ((sc->sc_enhanced) ? __CONCAT(ECSPI_, x) : __CONCAT(CSPI_, x))
69 1.1 hkenken #define READ_REG(sc, x) \
70 1.1 hkenken bus_space_read_4(sc->sc_iot, sc->sc_ioh, IMXSPI(x))
71 1.1 hkenken #define WRITE_REG(sc, x, v) \
72 1.1 hkenken bus_space_write_4(sc->sc_iot, sc->sc_ioh, IMXSPI(x), (v))
73 1.1 hkenken
74 1.1 hkenken #ifdef IMXSPI_DEBUG
75 1.1 hkenken int imxspi_debug = IMXSPI_DEBUG;
76 1.1 hkenken #define DPRINTFN(n,x) if (imxspi_debug>(n)) printf x;
77 1.1 hkenken #else
78 1.1 hkenken #define DPRINTFN(n,x)
79 1.1 hkenken #endif
80 1.1 hkenken
81 1.1 hkenken int
82 1.1 hkenken imxspi_attach_common(device_t parent, struct imxspi_softc *sc, void *aux)
83 1.1 hkenken {
84 1.1 hkenken struct imxspi_attach_args *saa = aux;
85 1.1 hkenken struct spibus_attach_args sba;
86 1.1 hkenken bus_addr_t addr = saa->saa_addr;
87 1.1 hkenken bus_size_t size = saa->saa_size;
88 1.1 hkenken
89 1.1 hkenken sc->sc_iot = saa->saa_iot;
90 1.1 hkenken sc->sc_freq = saa->saa_freq;
91 1.1 hkenken sc->sc_tag = saa->saa_tag;
92 1.1 hkenken sc->sc_enhanced = saa->saa_enhanced;
93 1.1 hkenken if (size <= 0)
94 1.1 hkenken size = SPI_SIZE;
95 1.1 hkenken
96 1.1 hkenken if (bus_space_map(sc->sc_iot, addr, size, 0, &sc->sc_ioh)) {
97 1.1 hkenken aprint_error_dev(sc->sc_dev, "couldn't map registers\n");
98 1.1 hkenken return 1;
99 1.1 hkenken }
100 1.1 hkenken
101 1.1 hkenken aprint_normal(": i.MX %sCSPI Controller (clock %ld Hz)\n",
102 1.1 hkenken ((sc->sc_enhanced) ? "e" : ""), sc->sc_freq);
103 1.1 hkenken
104 1.1 hkenken /* Initialize SPI controller */
105 1.1 hkenken sc->sc_spi.sct_cookie = sc;
106 1.1 hkenken if (sc->sc_enhanced)
107 1.1 hkenken sc->sc_spi.sct_configure = imxspi_configure_enhanced;
108 1.1 hkenken else
109 1.1 hkenken sc->sc_spi.sct_configure = imxspi_configure;
110 1.1 hkenken sc->sc_spi.sct_transfer = imxspi_transfer;
111 1.1 hkenken
112 1.1 hkenken /* sc->sc_spi.sct_nslaves must have been initialized by machdep code */
113 1.1 hkenken sc->sc_spi.sct_nslaves = saa->saa_nslaves;
114 1.1 hkenken if (!sc->sc_spi.sct_nslaves)
115 1.1 hkenken aprint_error_dev(sc->sc_dev, "no slaves!\n");
116 1.1 hkenken
117 1.1 hkenken sba.sba_controller = &sc->sc_spi;
118 1.1 hkenken
119 1.1 hkenken /* initialize the queue */
120 1.1 hkenken SIMPLEQ_INIT(&sc->sc_q);
121 1.1 hkenken
122 1.1 hkenken /* configure SPI */
123 1.1 hkenken /* Setup Control Register */
124 1.1 hkenken WRITE_REG(sc, CONREG, __SHIFTIN(0, IMXSPI(CON_DRCTL)) |
125 1.1 hkenken __SHIFTIN(8 - 1, IMXSPI(CON_BITCOUNT)) |
126 1.1 hkenken __SHIFTIN(0xf, IMXSPI(CON_MODE)) | IMXSPI(CON_ENABLE));
127 1.1 hkenken
128 1.1 hkenken /* TC and RR interruption */
129 1.1 hkenken WRITE_REG(sc, INTREG, (IMXSPI(INTR_TC_EN) | IMXSPI(INTR_RR_EN)));
130 1.1 hkenken WRITE_REG(sc, STATREG, IMXSPI(STAT_CLR));
131 1.1 hkenken
132 1.1 hkenken WRITE_REG(sc, PERIODREG, 0x0);
133 1.1 hkenken
134 1.1 hkenken /* enable device interrupts */
135 1.1 hkenken sc->sc_ih = intr_establish(saa->saa_irq, IPL_BIO, IST_LEVEL,
136 1.1 hkenken imxspi_intr, sc);
137 1.1 hkenken
138 1.1 hkenken /* attach slave devices */
139 1.1 hkenken (void)config_found_ia(sc->sc_dev, "spibus", &sba, spibus_print);
140 1.1 hkenken
141 1.1 hkenken return 0;
142 1.1 hkenken }
143 1.1 hkenken
144 1.1 hkenken static int
145 1.1 hkenken imxspi_configure(void *arg, int slave, int mode, int speed)
146 1.1 hkenken {
147 1.1 hkenken struct imxspi_softc *sc = arg;
148 1.1 hkenken uint32_t div_cnt = 0;
149 1.1 hkenken uint32_t div;
150 1.1 hkenken uint32_t contrl = 0;
151 1.1 hkenken
152 1.1 hkenken div = (sc->sc_freq + (speed - 1)) / speed;
153 1.1 hkenken div = div - 1;
154 1.1 hkenken for (div_cnt = 0; div > 0; div_cnt++)
155 1.1 hkenken div >>= 1;
156 1.1 hkenken
157 1.1 hkenken div_cnt = div_cnt - 2;
158 1.1 hkenken if (div_cnt >= 7)
159 1.1 hkenken div_cnt = 7;
160 1.1 hkenken
161 1.1 hkenken contrl = READ_REG(sc, CONREG);
162 1.1 hkenken contrl &= ~CSPI_CON_DIV;
163 1.1 hkenken contrl |= __SHIFTIN(div_cnt, CSPI_CON_DIV);
164 1.1 hkenken
165 1.1 hkenken contrl &= ~(CSPI_CON_POL | CSPI_CON_PHA);
166 1.1 hkenken switch (mode) {
167 1.1 hkenken case SPI_MODE_0:
168 1.1 hkenken /* CPHA = 0, CPOL = 0 */
169 1.1 hkenken break;
170 1.1 hkenken case SPI_MODE_1:
171 1.1 hkenken /* CPHA = 1, CPOL = 0 */
172 1.1 hkenken contrl |= CSPI_CON_PHA;
173 1.1 hkenken break;
174 1.1 hkenken case SPI_MODE_2:
175 1.1 hkenken /* CPHA = 0, CPOL = 1 */
176 1.1 hkenken contrl |= CSPI_CON_POL;
177 1.1 hkenken break;
178 1.1 hkenken case SPI_MODE_3:
179 1.1 hkenken /* CPHA = 1, CPOL = 1 */
180 1.1 hkenken contrl |= CSPI_CON_POL;
181 1.1 hkenken contrl |= CSPI_CON_PHA;
182 1.1 hkenken break;
183 1.1 hkenken default:
184 1.1 hkenken return EINVAL;
185 1.1 hkenken }
186 1.1 hkenken WRITE_REG(sc, CONREG, contrl);
187 1.1 hkenken
188 1.1 hkenken DPRINTFN(3, ("%s: slave %d mode %d speed %d\n",
189 1.1 hkenken __func__, slave, mode, speed));
190 1.1 hkenken
191 1.1 hkenken return 0;
192 1.1 hkenken }
193 1.1 hkenken
194 1.1 hkenken static int
195 1.1 hkenken imxspi_configure_enhanced(void *arg, int slave, int mode, int speed)
196 1.1 hkenken {
197 1.1 hkenken struct imxspi_softc *sc = arg;
198 1.1 hkenken uint32_t div_cnt = 0;
199 1.1 hkenken uint32_t div;
200 1.1 hkenken uint32_t contrl = 0;
201 1.1 hkenken uint32_t config = 0;
202 1.1 hkenken
203 1.1 hkenken div = (sc->sc_freq + (speed - 1)) / speed;
204 1.1 hkenken for (div_cnt = 0; div > 0; div_cnt++)
205 1.1 hkenken div >>= 1;
206 1.1 hkenken
207 1.1 hkenken if (div_cnt >= 15)
208 1.1 hkenken div_cnt = 15;
209 1.1 hkenken
210 1.1 hkenken contrl = READ_REG(sc, CONREG);
211 1.1 hkenken contrl |= __SHIFTIN(div_cnt, ECSPI_CON_DIV);
212 1.1 hkenken contrl |= __SHIFTIN(slave, ECSPI_CON_CS);
213 1.1 hkenken contrl |= __SHIFTIN(__BIT(slave), ECSPI_CON_MODE);
214 1.1 hkenken WRITE_REG(sc, CONREG, contrl);
215 1.1 hkenken
216 1.1 hkenken config = bus_space_read_4(sc->sc_iot, sc->sc_ioh, ECSPI_CONFIGREG);
217 1.1 hkenken config &= ~(__SHIFTIN(__BIT(slave), ECSPI_CONFIG_SCLK_POL) |
218 1.1 hkenken __SHIFTIN(__BIT(slave), ECSPI_CONFIG_SCLK_PHA));
219 1.1 hkenken switch (mode) {
220 1.1 hkenken case SPI_MODE_0:
221 1.1 hkenken /* CPHA = 0, CPOL = 0 */
222 1.1 hkenken break;
223 1.1 hkenken case SPI_MODE_1:
224 1.1 hkenken /* CPHA = 1, CPOL = 0 */
225 1.1 hkenken config |= __SHIFTIN(__BIT(slave), ECSPI_CONFIG_SCLK_PHA);
226 1.1 hkenken break;
227 1.1 hkenken case SPI_MODE_2:
228 1.1 hkenken /* CPHA = 0, CPOL = 1 */
229 1.1 hkenken config |= __SHIFTIN(__BIT(slave), ECSPI_CONFIG_SCLK_POL);
230 1.1 hkenken break;
231 1.1 hkenken case SPI_MODE_3:
232 1.1 hkenken /* CPHA = 1, CPOL = 1 */
233 1.1 hkenken config |= __SHIFTIN(__BIT(slave), ECSPI_CONFIG_SCLK_PHA);
234 1.1 hkenken config |= __SHIFTIN(__BIT(slave), ECSPI_CONFIG_SCLK_POL);
235 1.1 hkenken break;
236 1.1 hkenken default:
237 1.1 hkenken return EINVAL;
238 1.1 hkenken }
239 1.1 hkenken config |= __SHIFTIN(__BIT(slave), ECSPI_CONFIG_SSB_CTL);
240 1.1 hkenken bus_space_write_4(sc->sc_iot, sc->sc_ioh, ECSPI_CONFIGREG, config);
241 1.1 hkenken
242 1.1 hkenken DPRINTFN(3, ("%s: slave %d mode %d speed %d\n",
243 1.1 hkenken __func__, slave, mode, speed));
244 1.1 hkenken
245 1.1 hkenken return 0;
246 1.1 hkenken }
247 1.1 hkenken
248 1.1 hkenken void
249 1.1 hkenken imxspi_send(struct imxspi_softc *sc)
250 1.1 hkenken {
251 1.1 hkenken uint32_t data;
252 1.1 hkenken struct spi_chunk *chunk;
253 1.1 hkenken
254 1.1 hkenken /* fill the fifo */
255 1.1 hkenken while ((chunk = sc->sc_wchunk) != NULL) {
256 1.1 hkenken while (chunk->chunk_wresid) {
257 1.1 hkenken /* transmit fifo full? */
258 1.1 hkenken if (READ_REG(sc, STATREG) & IMXSPI(STAT_TF))
259 1.2.12.1 skrll goto out;
260 1.1 hkenken
261 1.1 hkenken if (chunk->chunk_wptr) {
262 1.1 hkenken data = *chunk->chunk_wptr;
263 1.1 hkenken chunk->chunk_wptr++;
264 1.1 hkenken } else {
265 1.1 hkenken data = 0xff;
266 1.1 hkenken }
267 1.1 hkenken chunk->chunk_wresid--;
268 1.1 hkenken
269 1.1 hkenken WRITE_REG(sc, TXDATA, data);
270 1.1 hkenken }
271 1.1 hkenken /* advance to next transfer */
272 1.1 hkenken sc->sc_wchunk = sc->sc_wchunk->chunk_next;
273 1.1 hkenken }
274 1.2.12.1 skrll out:
275 1.1 hkenken if (!(READ_REG(sc, STATREG) & IMXSPI(INTR_TE_EN)))
276 1.1 hkenken WRITE_REG(sc, CONREG, READ_REG(sc, CONREG) | IMXSPI(CON_XCH));
277 1.1 hkenken }
278 1.1 hkenken
279 1.1 hkenken void
280 1.1 hkenken imxspi_recv(struct imxspi_softc *sc)
281 1.1 hkenken {
282 1.1 hkenken uint32_t data;
283 1.1 hkenken struct spi_chunk *chunk;
284 1.1 hkenken
285 1.1 hkenken while ((chunk = sc->sc_rchunk) != NULL) {
286 1.1 hkenken while (chunk->chunk_rresid) {
287 1.1 hkenken /* rx fifo empty? */
288 1.1 hkenken if ((!(READ_REG(sc, STATREG) & IMXSPI(STAT_RR))))
289 1.1 hkenken return;
290 1.1 hkenken
291 1.1 hkenken /* collect rx data */
292 1.1 hkenken data = READ_REG(sc, RXDATA);
293 1.1 hkenken if (chunk->chunk_rptr) {
294 1.1 hkenken *chunk->chunk_rptr = data & 0xff;
295 1.1 hkenken chunk->chunk_rptr++;
296 1.1 hkenken }
297 1.1 hkenken
298 1.1 hkenken chunk->chunk_rresid--;
299 1.1 hkenken }
300 1.1 hkenken /* advance next to next transfer */
301 1.1 hkenken sc->sc_rchunk = sc->sc_rchunk->chunk_next;
302 1.1 hkenken }
303 1.1 hkenken }
304 1.1 hkenken
305 1.1 hkenken
306 1.1 hkenken void
307 1.1 hkenken imxspi_sched(struct imxspi_softc *sc)
308 1.1 hkenken {
309 1.1 hkenken struct spi_transfer *st;
310 1.1 hkenken uint32_t chipselect;
311 1.1 hkenken
312 1.1 hkenken while ((st = spi_transq_first(&sc->sc_q)) != NULL) {
313 1.1 hkenken /* remove the item */
314 1.1 hkenken spi_transq_dequeue(&sc->sc_q);
315 1.1 hkenken
316 1.1 hkenken /* note that we are working on it */
317 1.1 hkenken sc->sc_transfer = st;
318 1.1 hkenken
319 1.1 hkenken /* chip slect */
320 1.1 hkenken if (sc->sc_tag->spi_cs_enable != NULL)
321 1.1 hkenken sc->sc_tag->spi_cs_enable(sc->sc_tag->cookie,
322 1.1 hkenken st->st_slave);
323 1.1 hkenken
324 1.2.12.1 skrll /* chip slect */
325 1.1 hkenken chipselect = READ_REG(sc, CONREG);
326 1.1 hkenken chipselect &= ~IMXSPI(CON_CS);
327 1.1 hkenken chipselect |= __SHIFTIN(st->st_slave, IMXSPI(CON_CS));
328 1.1 hkenken WRITE_REG(sc, CONREG, chipselect);
329 1.1 hkenken
330 1.1 hkenken delay(1);
331 1.1 hkenken
332 1.1 hkenken /* setup chunks */
333 1.1 hkenken sc->sc_rchunk = sc->sc_wchunk = st->st_chunks;
334 1.1 hkenken
335 1.1 hkenken /* now kick the master start to get the chip running */
336 1.1 hkenken imxspi_send(sc);
337 1.1 hkenken
338 1.1 hkenken sc->sc_running = TRUE;
339 1.1 hkenken return;
340 1.1 hkenken }
341 1.1 hkenken
342 1.1 hkenken DPRINTFN(2, ("%s: nothing to do anymore\n", __func__));
343 1.1 hkenken sc->sc_running = FALSE;
344 1.1 hkenken }
345 1.1 hkenken
346 1.1 hkenken void
347 1.1 hkenken imxspi_done(struct imxspi_softc *sc, int err)
348 1.1 hkenken {
349 1.1 hkenken struct spi_transfer *st;
350 1.1 hkenken
351 1.1 hkenken /* called from interrupt handler */
352 1.1 hkenken if ((st = sc->sc_transfer) != NULL) {
353 1.1 hkenken if (sc->sc_tag->spi_cs_disable != NULL)
354 1.1 hkenken sc->sc_tag->spi_cs_disable(sc->sc_tag->cookie,
355 1.1 hkenken st->st_slave);
356 1.1 hkenken
357 1.1 hkenken sc->sc_transfer = NULL;
358 1.1 hkenken spi_done(st, err);
359 1.1 hkenken }
360 1.1 hkenken /* make sure we clear these bits out */
361 1.1 hkenken sc->sc_wchunk = sc->sc_rchunk = NULL;
362 1.1 hkenken imxspi_sched(sc);
363 1.1 hkenken }
364 1.1 hkenken
365 1.1 hkenken static int
366 1.1 hkenken imxspi_intr(void *arg)
367 1.1 hkenken {
368 1.1 hkenken struct imxspi_softc *sc = arg;
369 1.1 hkenken uint32_t intr, sr;
370 1.1 hkenken int err = 0;
371 1.1 hkenken
372 1.1 hkenken if ((intr = READ_REG(sc, INTREG)) == 0) {
373 1.1 hkenken /* interrupts are not enabled, get out */
374 1.1 hkenken DPRINTFN(4, ("%s: interrupts are not enabled\n", __func__));
375 1.1 hkenken return 0;
376 1.1 hkenken }
377 1.1 hkenken
378 1.1 hkenken sr = READ_REG(sc, STATREG);
379 1.1 hkenken if (!(sr & intr)) {
380 1.1 hkenken /* interrupt did not happen, get out */
381 1.1 hkenken DPRINTFN(3, ("%s: interrupts did not happen\n", __func__));
382 1.1 hkenken return 0;
383 1.1 hkenken }
384 1.1 hkenken
385 1.2.12.1 skrll /* RXFIFO ready? */
386 1.1 hkenken if (sr & IMXSPI(INTR_RR_EN)) {
387 1.1 hkenken imxspi_recv(sc);
388 1.2 hkenken if (sc->sc_wchunk == NULL && sc->sc_rchunk == NULL)
389 1.1 hkenken imxspi_done(sc, err);
390 1.1 hkenken }
391 1.1 hkenken
392 1.2.12.1 skrll /* Transfer Conplete? */
393 1.2.12.1 skrll if (sr & IMXSPI(INTR_TC_EN)) {
394 1.2.12.1 skrll /* complete TX */
395 1.2.12.1 skrll imxspi_send(sc);
396 1.2.12.1 skrll }
397 1.2.12.1 skrll
398 1.1 hkenken /* status register clear */
399 1.1 hkenken WRITE_REG(sc, STATREG, sr);
400 1.1 hkenken
401 1.1 hkenken return 1;
402 1.1 hkenken }
403 1.1 hkenken
404 1.1 hkenken int
405 1.1 hkenken imxspi_transfer(void *arg, struct spi_transfer *st)
406 1.1 hkenken {
407 1.1 hkenken struct imxspi_softc *sc = arg;
408 1.1 hkenken int s;
409 1.1 hkenken
410 1.1 hkenken /* make sure we select the right chip */
411 1.2 hkenken s = splbio();
412 1.1 hkenken spi_transq_enqueue(&sc->sc_q, st);
413 1.1 hkenken if (sc->sc_running == FALSE)
414 1.1 hkenken imxspi_sched(sc);
415 1.1 hkenken splx(s);
416 1.1 hkenken
417 1.1 hkenken return 0;
418 1.1 hkenken }
419 1.1 hkenken
420