Home | History | Annotate | Line # | Download | only in imx
imxuart.c revision 1.22.2.1
      1  1.22.2.1        ad /* $NetBSD: imxuart.c,v 1.22.2.1 2020/01/17 21:47:24 ad Exp $ */
      2       1.5       bsh 
      3       1.5       bsh /*
      4       1.5       bsh  * Copyright (c) 2009, 2010  Genetec Corporation.  All rights reserved.
      5       1.5       bsh  * Written by Hiroyuki Bessho for Genetec Corporation.
      6       1.5       bsh  *
      7       1.5       bsh  * Redistribution and use in source and binary forms, with or without
      8       1.5       bsh  * modification, are permitted provided that the following conditions
      9       1.5       bsh  * are met:
     10       1.5       bsh  * 1. Redistributions of source code must retain the above copyright
     11       1.5       bsh  *    notice, this list of conditions and the following disclaimer.
     12       1.5       bsh  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.5       bsh  *    notice, this list of conditions and the following disclaimer in the
     14       1.5       bsh  *    documentation and/or other materials provided with the distribution.
     15       1.5       bsh  *
     16       1.5       bsh  * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
     17       1.5       bsh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18       1.5       bsh  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19       1.5       bsh  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL GENETEC CORPORATION
     20       1.5       bsh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21       1.5       bsh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22       1.5       bsh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23       1.5       bsh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24       1.5       bsh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25       1.5       bsh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26       1.5       bsh  * POSSIBILITY OF SUCH DAMAGE.
     27       1.5       bsh  *
     28       1.5       bsh  */
     29       1.2      matt 
     30       1.5       bsh /*
     31       1.5       bsh  * derived from sys/dev/ic/com.c
     32       1.5       bsh  */
     33       1.2      matt 
     34       1.5       bsh /*-
     35       1.5       bsh  * Copyright (c) 1998, 1999, 2004, 2008 The NetBSD Foundation, Inc.
     36       1.5       bsh  * All rights reserved.
     37       1.5       bsh  *
     38       1.5       bsh  * This code is derived from software contributed to The NetBSD Foundation
     39       1.5       bsh  * by Charles M. Hannum.
     40       1.5       bsh  *
     41       1.5       bsh  * Redistribution and use in source and binary forms, with or without
     42       1.5       bsh  * modification, are permitted provided that the following conditions
     43       1.5       bsh  * are met:
     44       1.5       bsh  * 1. Redistributions of source code must retain the above copyright
     45       1.5       bsh  *    notice, this list of conditions and the following disclaimer.
     46       1.5       bsh  * 2. Redistributions in binary form must reproduce the above copyright
     47       1.5       bsh  *    notice, this list of conditions and the following disclaimer in the
     48       1.5       bsh  *    documentation and/or other materials provided with the distribution.
     49       1.5       bsh  *
     50       1.5       bsh  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     51       1.5       bsh  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     52       1.5       bsh  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     53       1.5       bsh  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     54       1.5       bsh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     55       1.5       bsh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     56       1.5       bsh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     57       1.5       bsh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     58       1.5       bsh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     59       1.5       bsh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     60       1.5       bsh  * POSSIBILITY OF SUCH DAMAGE.
     61       1.5       bsh  */
     62       1.2      matt 
     63       1.5       bsh /*
     64       1.5       bsh  * Copyright (c) 1991 The Regents of the University of California.
     65       1.5       bsh  * All rights reserved.
     66       1.5       bsh  *
     67       1.5       bsh  * Redistribution and use in source and binary forms, with or without
     68       1.5       bsh  * modification, are permitted provided that the following conditions
     69       1.5       bsh  * are met:
     70       1.5       bsh  * 1. Redistributions of source code must retain the above copyright
     71       1.5       bsh  *    notice, this list of conditions and the following disclaimer.
     72       1.5       bsh  * 2. Redistributions in binary form must reproduce the above copyright
     73       1.5       bsh  *    notice, this list of conditions and the following disclaimer in the
     74       1.5       bsh  *    documentation and/or other materials provided with the distribution.
     75       1.5       bsh  * 3. Neither the name of the University nor the names of its contributors
     76       1.5       bsh  *    may be used to endorse or promote products derived from this software
     77       1.5       bsh  *    without specific prior written permission.
     78       1.5       bsh  *
     79       1.5       bsh  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     80       1.5       bsh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     81       1.5       bsh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     82       1.5       bsh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     83       1.5       bsh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     84       1.5       bsh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     85       1.5       bsh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     86       1.5       bsh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     87       1.5       bsh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     88       1.5       bsh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     89       1.5       bsh  * SUCH DAMAGE.
     90       1.5       bsh  *
     91       1.5       bsh  *	@(#)com.c	7.5 (Berkeley) 5/16/91
     92       1.5       bsh  */
     93       1.2      matt 
     94       1.5       bsh /*
     95       1.5       bsh  * driver for UART in i.MX SoC.
     96       1.5       bsh  */
     97       1.2      matt 
     98       1.5       bsh #include <sys/cdefs.h>
     99  1.22.2.1        ad __KERNEL_RCSID(0, "$NetBSD: imxuart.c,v 1.22.2.1 2020/01/17 21:47:24 ad Exp $");
    100       1.2      matt 
    101       1.5       bsh #include "opt_imxuart.h"
    102       1.5       bsh #include "opt_ddb.h"
    103      1.15       ryo #include "opt_ddbparam.h"
    104       1.5       bsh #include "opt_kgdb.h"
    105       1.5       bsh #include "opt_lockdebug.h"
    106       1.5       bsh #include "opt_multiprocessor.h"
    107       1.5       bsh #include "opt_ntp.h"
    108       1.5       bsh #include "opt_imxuart.h"
    109       1.5       bsh 
    110       1.9       tls #ifdef RND_COM
    111      1.17  riastrad #include <sys/rndsource.h>
    112       1.5       bsh #endif
    113       1.2      matt 
    114       1.5       bsh #ifndef	IMXUART_TOLERANCE
    115       1.5       bsh #define	IMXUART_TOLERANCE	30	/* baud rate tolerance, in 0.1% units */
    116       1.5       bsh #endif
    117       1.2      matt 
    118       1.5       bsh #ifndef	IMXUART_FREQDIV
    119       1.5       bsh #define	IMXUART_FREQDIV		2	/* XXX */
    120       1.5       bsh #endif
    121       1.2      matt 
    122       1.5       bsh #ifndef	IMXUART_FREQ
    123       1.5       bsh #define	IMXUART_FREQ	(56900000)
    124       1.5       bsh #endif
    125       1.2      matt 
    126       1.5       bsh /*
    127       1.5       bsh  * Override cnmagic(9) macro before including <sys/systm.h>.
    128       1.5       bsh  * We need to know if cn_check_magic triggered debugger, so set a flag.
    129       1.5       bsh  * Callers of cn_check_magic must declare int cn_trapped = 0;
    130       1.5       bsh  * XXX: this is *ugly*!
    131       1.5       bsh  */
    132       1.5       bsh #define	cn_trap()				\
    133       1.5       bsh 	do {					\
    134       1.5       bsh 		console_debugger();		\
    135       1.5       bsh 		cn_trapped = 1;			\
    136       1.5       bsh 	} while (/* CONSTCOND */ 0)
    137       1.2      matt 
    138       1.5       bsh #include <sys/param.h>
    139       1.5       bsh #include <sys/systm.h>
    140       1.5       bsh #include <sys/ioctl.h>
    141       1.5       bsh #include <sys/select.h>
    142       1.5       bsh #include <sys/poll.h>
    143       1.5       bsh #include <sys/tty.h>
    144       1.5       bsh #include <sys/proc.h>
    145       1.5       bsh #include <sys/conf.h>
    146       1.5       bsh #include <sys/file.h>
    147       1.5       bsh #include <sys/uio.h>
    148       1.5       bsh #include <sys/kernel.h>
    149       1.5       bsh #include <sys/syslog.h>
    150       1.5       bsh #include <sys/device.h>
    151       1.5       bsh #include <sys/malloc.h>
    152       1.5       bsh #include <sys/timepps.h>
    153       1.5       bsh #include <sys/vnode.h>
    154       1.5       bsh #include <sys/kauth.h>
    155       1.5       bsh #include <sys/intr.h>
    156       1.2      matt 
    157       1.5       bsh #include <sys/bus.h>
    158       1.2      matt 
    159       1.5       bsh #include <arm/imx/imxuartreg.h>
    160       1.5       bsh #include <arm/imx/imxuartvar.h>
    161       1.5       bsh #include <dev/cons.h>
    162       1.2      matt 
    163       1.5       bsh #ifndef	IMXUART_RING_SIZE
    164       1.5       bsh #define	IMXUART_RING_SIZE	2048
    165       1.2      matt #endif
    166       1.2      matt 
    167       1.5       bsh int	imxuspeed(long, struct imxuart_baudrate_ratio *);
    168       1.5       bsh int	imxuparam(struct tty *, struct termios *);
    169       1.5       bsh void	imxustart(struct tty *);
    170       1.5       bsh int	imxuhwiflow(struct tty *, int);
    171       1.5       bsh 
    172       1.5       bsh void	imxuart_shutdown(struct imxuart_softc *);
    173       1.5       bsh void	imxuart_loadchannelregs(struct imxuart_softc *);
    174       1.5       bsh void	imxuart_hwiflow(struct imxuart_softc *);
    175       1.5       bsh void	imxuart_break(struct imxuart_softc *, bool);
    176       1.5       bsh void	imxuart_modem(struct imxuart_softc *, int);
    177       1.5       bsh void	tiocm_to_imxu(struct imxuart_softc *, u_long, int);
    178       1.5       bsh int	imxuart_to_tiocm(struct imxuart_softc *);
    179       1.5       bsh void	imxuart_iflush(struct imxuart_softc *);
    180       1.5       bsh int	imxuintr(void *);
    181       1.5       bsh 
    182       1.5       bsh int	imxuart_common_getc(dev_t, struct imxuart_regs *);
    183       1.5       bsh void	imxuart_common_putc(dev_t, struct imxuart_regs *, int);
    184       1.5       bsh 
    185       1.5       bsh 
    186      1.18       ryo int	imxuart_init(struct imxuart_regs *, int, tcflag_t, int);
    187       1.5       bsh 
    188       1.5       bsh int	imxucngetc(dev_t);
    189       1.5       bsh void	imxucnputc(dev_t, int);
    190       1.5       bsh void	imxucnpollc(dev_t, int);
    191       1.5       bsh 
    192       1.5       bsh static void imxuintr_read(struct imxuart_softc *);
    193       1.5       bsh static void imxuintr_send(struct imxuart_softc *);
    194       1.5       bsh 
    195       1.5       bsh static void imxuart_enable_debugport(struct imxuart_softc *);
    196       1.5       bsh static void imxuart_disable_all_interrupts(struct imxuart_softc *);
    197       1.5       bsh static void imxuart_control_rxint(struct imxuart_softc *, bool);
    198       1.5       bsh static void imxuart_control_txint(struct imxuart_softc *, bool);
    199       1.5       bsh static u_int imxuart_txfifo_space(struct imxuart_softc *sc);
    200       1.2      matt 
    201       1.5       bsh static	uint32_t	cflag_to_ucr2(tcflag_t, uint32_t);
    202       1.2      matt 
    203       1.5       bsh #define	integrate	static inline
    204       1.5       bsh void 	imxusoft(void *);
    205       1.5       bsh integrate void imxuart_rxsoft(struct imxuart_softc *, struct tty *);
    206       1.5       bsh integrate void imxuart_txsoft(struct imxuart_softc *, struct tty *);
    207       1.5       bsh integrate void imxuart_stsoft(struct imxuart_softc *, struct tty *);
    208       1.5       bsh integrate void imxuart_schedrx(struct imxuart_softc *);
    209       1.5       bsh void	imxudiag(void *);
    210       1.5       bsh static void imxuart_load_speed(struct imxuart_softc *);
    211       1.5       bsh static void imxuart_load_params(struct imxuart_softc *);
    212       1.5       bsh integrate void imxuart_load_pendings(struct imxuart_softc *);
    213       1.5       bsh 
    214       1.5       bsh 
    215       1.5       bsh extern struct cfdriver imxuart_cd;
    216       1.5       bsh 
    217       1.5       bsh dev_type_open(imxuopen);
    218       1.5       bsh dev_type_close(imxuclose);
    219       1.5       bsh dev_type_read(imxuread);
    220       1.5       bsh dev_type_write(imxuwrite);
    221       1.5       bsh dev_type_ioctl(imxuioctl);
    222       1.5       bsh dev_type_stop(imxustop);
    223       1.5       bsh dev_type_tty(imxutty);
    224       1.5       bsh dev_type_poll(imxupoll);
    225       1.5       bsh 
    226       1.5       bsh const struct cdevsw imxcom_cdevsw = {
    227      1.11  dholland 	.d_open = imxuopen,
    228      1.11  dholland 	.d_close = imxuclose,
    229      1.11  dholland 	.d_read = imxuread,
    230      1.11  dholland 	.d_write = imxuwrite,
    231      1.11  dholland 	.d_ioctl = imxuioctl,
    232      1.11  dholland 	.d_stop = imxustop,
    233      1.11  dholland 	.d_tty = imxutty,
    234      1.11  dholland 	.d_poll = imxupoll,
    235      1.11  dholland 	.d_mmap = nommap,
    236      1.11  dholland 	.d_kqfilter = ttykqfilter,
    237      1.13  dholland 	.d_discard = nodiscard,
    238      1.11  dholland 	.d_flag = D_TTY
    239       1.5       bsh };
    240       1.5       bsh 
    241       1.2      matt /*
    242       1.5       bsh  * Make this an option variable one can patch.
    243       1.5       bsh  * But be warned:  this must be a power of 2!
    244       1.5       bsh  */
    245       1.5       bsh u_int imxuart_rbuf_size = IMXUART_RING_SIZE;
    246       1.5       bsh 
    247       1.5       bsh /* Stop input when 3/4 of the ring is full; restart when only 1/4 is full. */
    248       1.5       bsh u_int imxuart_rbuf_hiwat = (IMXUART_RING_SIZE * 1) / 4;
    249       1.5       bsh u_int imxuart_rbuf_lowat = (IMXUART_RING_SIZE * 3) / 4;
    250       1.5       bsh 
    251       1.5       bsh static struct imxuart_regs imxuconsregs;
    252       1.5       bsh static int imxuconsattached;
    253       1.5       bsh static int imxuconsrate;
    254       1.5       bsh static tcflag_t imxuconscflag;
    255       1.5       bsh static struct cnm_state imxuart_cnm_state;
    256       1.5       bsh 
    257       1.5       bsh u_int imxuart_freq = IMXUART_FREQ;
    258       1.5       bsh u_int imxuart_freqdiv = IMXUART_FREQDIV;
    259       1.5       bsh 
    260       1.5       bsh #ifdef KGDB
    261       1.5       bsh #include <sys/kgdb.h>
    262       1.5       bsh 
    263       1.5       bsh static struct imxuart_regs imxu_kgdb_regs;
    264       1.5       bsh static int imxu_kgdb_attached;
    265       1.2      matt 
    266       1.5       bsh int	imxuart_kgdb_getc(void *);
    267       1.5       bsh void	imxuart_kgdb_putc(void *, int);
    268       1.5       bsh #endif /* KGDB */
    269       1.5       bsh 
    270      1.16  christos #define	IMXUART_DIALOUT_MASK	TTDIALOUT_MASK
    271       1.2      matt 
    272      1.16  christos #define	IMXUART_UNIT(x)		TTUNIT(x)
    273      1.16  christos #define	IMXUART_DIALOUT(x)	TTDIALOUT(x)
    274       1.2      matt 
    275       1.5       bsh #define	IMXUART_ISALIVE(sc)	((sc)->enabled != 0 && \
    276       1.5       bsh 			 device_is_active((sc)->sc_dev))
    277       1.2      matt 
    278       1.5       bsh #define	BR	BUS_SPACE_BARRIER_READ
    279       1.5       bsh #define	BW	BUS_SPACE_BARRIER_WRITE
    280       1.5       bsh #define	IMXUART_BARRIER(r, f) \
    281       1.5       bsh 	bus_space_barrier((r)->ur_iot, (r)->ur_ioh, 0, IMX_UART_SIZE, (f))
    282       1.2      matt 
    283       1.2      matt 
    284       1.5       bsh void
    285       1.6       bsh imxuart_attach_common(device_t parent, device_t self,
    286       1.5       bsh     bus_space_tag_t iot, paddr_t iobase, size_t size, int intr, int flags)
    287       1.2      matt {
    288      1.20   hkenken 	struct imxuart_softc *sc = device_private(self);
    289       1.5       bsh 	struct imxuart_regs *regsp = &sc->sc_regs;
    290       1.5       bsh 	bus_space_handle_t ioh;
    291       1.5       bsh 
    292       1.5       bsh 	aprint_naive("\n");
    293       1.5       bsh 	aprint_normal("\n");
    294       1.5       bsh 
    295       1.5       bsh 	sc->sc_dev = self;
    296       1.5       bsh 
    297       1.5       bsh 	if (size <= 0)
    298       1.5       bsh 		size = IMX_UART_SIZE;
    299       1.5       bsh 
    300       1.5       bsh 	sc->sc_intr = intr;
    301       1.5       bsh 	regsp->ur_iot = iot;
    302       1.5       bsh 	regsp->ur_iobase = iobase;
    303       1.5       bsh 
    304       1.5       bsh 	if (bus_space_map(iot, regsp->ur_iobase, size, 0, &ioh)) {
    305       1.5       bsh 		return;
    306       1.5       bsh 	}
    307       1.5       bsh 	regsp->ur_ioh = ioh;
    308       1.5       bsh 
    309      1.21   hkenken 	sc->sc_ih = intr_establish(sc->sc_intr, IPL_SERIAL, IST_LEVEL,
    310      1.21   hkenken 	    imxuintr, sc);
    311      1.21   hkenken 	if (sc->sc_ih == NULL) {
    312      1.21   hkenken 		aprint_error_dev(sc->sc_dev, "intr_establish failed\n");
    313      1.21   hkenken 		return;
    314      1.21   hkenken 	}
    315      1.21   hkenken 
    316      1.20   hkenken 	imxuart_attach_subr(sc);
    317      1.20   hkenken }
    318      1.20   hkenken 
    319      1.20   hkenken void
    320      1.20   hkenken imxuart_attach_subr(struct imxuart_softc *sc)
    321      1.20   hkenken {
    322      1.20   hkenken 	struct imxuart_regs *regsp = &sc->sc_regs;
    323      1.20   hkenken 	bus_space_tag_t iot = regsp->ur_iot;
    324      1.20   hkenken 	bus_space_handle_t ioh = regsp->ur_ioh;
    325      1.20   hkenken 	struct tty *tp;
    326      1.20   hkenken 
    327       1.5       bsh 	callout_init(&sc->sc_diag_callout, 0);
    328       1.5       bsh 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_HIGH);
    329       1.5       bsh 
    330      1.18       ryo 	if (regsp->ur_iobase != imxuconsregs.ur_iobase)
    331      1.18       ryo 		imxuart_init(&sc->sc_regs, TTYDEF_SPEED, TTYDEF_CFLAG, false);
    332      1.18       ryo 
    333       1.5       bsh 	bus_space_read_region_4(iot, ioh, IMX_UCR1, sc->sc_ucr, 4);
    334       1.5       bsh 	sc->sc_ucr2_d = sc->sc_ucr2;
    335       1.5       bsh 
    336       1.5       bsh 	/* Disable interrupts before configuring the device. */
    337       1.5       bsh 	imxuart_disable_all_interrupts(sc);
    338       1.5       bsh 
    339       1.5       bsh 	if (regsp->ur_iobase == imxuconsregs.ur_iobase) {
    340       1.5       bsh 		imxuconsattached = 1;
    341       1.5       bsh 
    342       1.5       bsh 		/* Make sure the console is always "hardwired". */
    343       1.5       bsh #if 0
    344       1.5       bsh 		delay(10000);			/* wait for output to finish */
    345       1.5       bsh #endif
    346       1.5       bsh 		SET(sc->sc_hwflags, IMXUART_HW_CONSOLE);
    347       1.5       bsh 		SET(sc->sc_swflags, TIOCFLAG_SOFTCAR);
    348       1.5       bsh 	}
    349       1.5       bsh 
    350       1.5       bsh 
    351       1.8     rmind 	tp = tty_alloc();
    352       1.5       bsh 	tp->t_oproc = imxustart;
    353       1.5       bsh 	tp->t_param = imxuparam;
    354       1.5       bsh 	tp->t_hwiflow = imxuhwiflow;
    355       1.5       bsh 
    356       1.5       bsh 	sc->sc_tty = tp;
    357       1.5       bsh 	sc->sc_rbuf = malloc(sizeof (*sc->sc_rbuf) * imxuart_rbuf_size,
    358      1.22       chs 	    M_DEVBUF, M_WAITOK);
    359       1.5       bsh 	sc->sc_rbuf_size = imxuart_rbuf_size;
    360       1.5       bsh 	sc->sc_rbuf_in = sc->sc_rbuf_out = 0;
    361       1.5       bsh 	sc->sc_txfifo_len = 32;
    362       1.5       bsh 	sc->sc_txfifo_thresh = 16;	/* when USR1.TRDY, fifo has space
    363       1.5       bsh 					 * for this many characters */
    364       1.5       bsh 
    365       1.5       bsh 	tty_attach(tp);
    366       1.5       bsh 
    367       1.5       bsh 	if (ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE)) {
    368       1.5       bsh 		int maj;
    369       1.5       bsh 
    370       1.5       bsh 		/* locate the major number */
    371       1.5       bsh 		maj = cdevsw_lookup_major(&imxcom_cdevsw);
    372       1.5       bsh 
    373       1.5       bsh 		if (maj != NODEVMAJOR) {
    374       1.5       bsh 			tp->t_dev = cn_tab->cn_dev = makedev(maj,
    375       1.5       bsh 			    device_unit(sc->sc_dev));
    376       1.5       bsh 
    377       1.5       bsh 			aprint_normal_dev(sc->sc_dev, "console\n");
    378       1.5       bsh 		}
    379       1.5       bsh 	}
    380       1.5       bsh 
    381       1.5       bsh #ifdef KGDB
    382       1.5       bsh 	/*
    383       1.5       bsh 	 * Allow kgdb to "take over" this port.  If this is
    384       1.5       bsh 	 * not the console and is the kgdb device, it has
    385       1.5       bsh 	 * exclusive use.  If it's the console _and_ the
    386       1.5       bsh 	 * kgdb device, it doesn't.
    387       1.5       bsh 	 */
    388       1.5       bsh 	if (regsp->ur_iobase == imxu_kgdb_regs.ur_iobase) {
    389       1.5       bsh 		if (!ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE)) {
    390       1.5       bsh 			imxu_kgdb_attached = 1;
    391       1.5       bsh 
    392       1.5       bsh 			SET(sc->sc_hwflags, IMXUART_HW_KGDB);
    393       1.5       bsh 		}
    394       1.5       bsh 		aprint_normal_dev(sc->sc_dev, "kgdb\n");
    395       1.5       bsh 	}
    396       1.5       bsh #endif
    397       1.5       bsh 
    398       1.5       bsh 	sc->sc_si = softint_establish(SOFTINT_SERIAL, imxusoft, sc);
    399       1.2      matt 
    400       1.9       tls #ifdef RND_COM
    401       1.5       bsh 	rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
    402      1.14       tls 			  RND_TYPE_TTY, RND_FLAG_COLLECT_TIME |
    403      1.14       tls 					RND_FLAG_ESTIMATE_TIME);
    404       1.5       bsh #endif
    405       1.5       bsh 
    406       1.5       bsh 	/* if there are no enable/disable functions, assume the device
    407       1.5       bsh 	   is always enabled */
    408       1.5       bsh 	if (!sc->enable)
    409       1.5       bsh 		sc->enabled = 1;
    410       1.5       bsh 
    411       1.5       bsh 	imxuart_enable_debugport(sc);
    412       1.2      matt 
    413       1.5       bsh 	SET(sc->sc_hwflags, IMXUART_HW_DEV_OK);
    414       1.2      matt 
    415       1.5       bsh 	//shutdownhook_establish(imxuart_shutdownhook, sc);
    416       1.2      matt 
    417       1.2      matt 
    418       1.5       bsh #if 0
    419       1.5       bsh 	{
    420       1.5       bsh 		uint32_t reg;
    421       1.5       bsh 		reg = bus_space_read_4(iot, ioh, IMX_UCR1);
    422       1.5       bsh 		reg |= IMX_UCR1_TXDMAEN | IMX_UCR1_RXDMAEN;
    423       1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR1, reg);
    424       1.5       bsh 	}
    425       1.5       bsh #endif
    426       1.2      matt }
    427       1.2      matt 
    428       1.2      matt /*
    429       1.5       bsh  * baudrate = RefFreq / (16 * (UMBR + 1)/(UBIR + 1))
    430       1.5       bsh  *
    431       1.5       bsh  * (UBIR + 1) / (UBMR + 1) = (16 * BaurdRate) / RefFreq
    432       1.2      matt  */
    433       1.5       bsh 
    434       1.5       bsh static long
    435       1.5       bsh gcd(long m, long n)
    436       1.2      matt {
    437       1.2      matt 
    438       1.5       bsh 	if (m < n)
    439       1.5       bsh 		return gcd(n, m);
    440       1.5       bsh 
    441       1.5       bsh 	if (n <= 0)
    442       1.5       bsh 		return m;
    443       1.5       bsh 	return gcd(n, m % n);
    444       1.2      matt }
    445       1.2      matt 
    446       1.2      matt int
    447       1.5       bsh imxuspeed(long speed, struct imxuart_baudrate_ratio *ratio)
    448       1.2      matt {
    449       1.5       bsh #define	divrnd(n, q)	(((n)*2/(q)+1)/2)	/* divide and round off */
    450       1.5       bsh 	long b = 16 * speed;
    451       1.5       bsh 	long f = imxuart_freq / imxuart_freqdiv;
    452       1.5       bsh 	long d;
    453       1.5       bsh 	int err = 0;
    454       1.5       bsh 
    455       1.5       bsh 	/* reduce b/f */
    456       1.5       bsh 	while ((f > (1<<16) || b > (1<<16)) && (d = gcd(f, b)) > 1) {
    457       1.5       bsh 		f /= d;
    458       1.5       bsh 		b /= d;
    459       1.5       bsh 	}
    460       1.5       bsh 
    461       1.5       bsh 
    462       1.5       bsh 	while (f > (1<<16) || b > (1<<16)) {
    463       1.5       bsh 		f /= 2;
    464       1.5       bsh 		b /= 2;
    465       1.5       bsh 	}
    466       1.5       bsh 	if (f <= 0 || b <= 0)
    467       1.5       bsh 		return -1;
    468       1.5       bsh 
    469       1.5       bsh #ifdef	DIAGNOSTIC
    470       1.5       bsh 	err = divrnd(((uint64_t)imxuart_freq) * 1000 / imxuart_freqdiv,
    471       1.5       bsh 		     (uint64_t)speed * 16 * f / b) - 1000;
    472       1.5       bsh 	if (err < 0)
    473       1.5       bsh 		err = -err;
    474       1.5       bsh #endif
    475       1.5       bsh 
    476       1.5       bsh 	ratio->numerator = b-1;
    477       1.5       bsh 	ratio->modulator = f-1;
    478       1.2      matt 
    479       1.5       bsh 	if (err > IMXUART_TOLERANCE)
    480       1.5       bsh 		return -1;
    481       1.2      matt 
    482       1.2      matt 	return 0;
    483       1.5       bsh #undef	divrnd
    484       1.2      matt }
    485       1.2      matt 
    486       1.5       bsh #ifdef IMXUART_DEBUG
    487       1.5       bsh int	imxuart_debug = 0;
    488       1.5       bsh 
    489       1.5       bsh void imxustatus(struct imxuart_softc *, const char *);
    490       1.5       bsh void
    491       1.5       bsh imxustatus(struct imxuart_softc *sc, const char *str)
    492       1.2      matt {
    493       1.5       bsh 	struct tty *tp = sc->sc_tty;
    494       1.2      matt 
    495       1.5       bsh 	aprint_normal_dev(sc->sc_dev,
    496       1.5       bsh 	    "%s %cclocal  %cdcd %cts_carr_on %cdtr %ctx_stopped\n",
    497       1.5       bsh 	    str,
    498       1.5       bsh 	    ISSET(tp->t_cflag, CLOCAL) ? '+' : '-',
    499       1.5       bsh 	    ISSET(sc->sc_msr, MSR_DCD) ? '+' : '-',
    500       1.5       bsh 	    ISSET(tp->t_state, TS_CARR_ON) ? '+' : '-',
    501       1.5       bsh 	    ISSET(sc->sc_mcr, MCR_DTR) ? '+' : '-',
    502       1.5       bsh 	    sc->sc_tx_stopped ? '+' : '-');
    503       1.5       bsh 
    504       1.5       bsh 	aprint_normal_dev(sc->sc_dev,
    505       1.5       bsh 	    "%s %ccrtscts %ccts %cts_ttstop  %crts rx_flags=0x%x\n",
    506       1.5       bsh 	    str,
    507       1.5       bsh 	    ISSET(tp->t_cflag, CRTSCTS) ? '+' : '-',
    508       1.5       bsh 	    ISSET(sc->sc_msr, MSR_CTS) ? '+' : '-',
    509       1.5       bsh 	    ISSET(tp->t_state, TS_TTSTOP) ? '+' : '-',
    510       1.5       bsh 	    ISSET(sc->sc_mcr, MCR_RTS) ? '+' : '-',
    511       1.5       bsh 	    sc->sc_rx_flags);
    512       1.2      matt }
    513       1.5       bsh #endif
    514       1.2      matt 
    515       1.5       bsh #if 0
    516       1.2      matt int
    517       1.5       bsh imxuart_detach(device_t self, int flags)
    518       1.2      matt {
    519       1.5       bsh 	struct imxuart_softc *sc = device_private(self);
    520       1.5       bsh 	int maj, mn;
    521       1.2      matt 
    522       1.5       bsh         if (ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE))
    523       1.5       bsh 		return EBUSY;
    524       1.5       bsh 
    525       1.5       bsh 	/* locate the major number */
    526       1.5       bsh 	maj = cdevsw_lookup_major(&imxcom_cdevsw);
    527       1.5       bsh 
    528       1.5       bsh 	/* Nuke the vnodes for any open instances. */
    529       1.5       bsh 	mn = device_unit(self);
    530       1.5       bsh 	vdevgone(maj, mn, mn, VCHR);
    531       1.5       bsh 
    532       1.5       bsh 	mn |= IMXUART_DIALOUT_MASK;
    533       1.5       bsh 	vdevgone(maj, mn, mn, VCHR);
    534       1.5       bsh 
    535       1.5       bsh 	if (sc->sc_rbuf == NULL) {
    536       1.5       bsh 		/*
    537       1.5       bsh 		 * Ring buffer allocation failed in the imxuart_attach_subr,
    538       1.5       bsh 		 * only the tty is allocated, and nothing else.
    539       1.5       bsh 		 */
    540       1.8     rmind 		tty_free(sc->sc_tty);
    541       1.5       bsh 		return 0;
    542       1.2      matt 	}
    543       1.2      matt 
    544       1.5       bsh 	/* Free the receive buffer. */
    545       1.5       bsh 	free(sc->sc_rbuf, M_DEVBUF);
    546       1.5       bsh 
    547       1.5       bsh 	/* Detach and free the tty. */
    548       1.5       bsh 	tty_detach(sc->sc_tty);
    549       1.8     rmind 	tty_free(sc->sc_tty);
    550       1.5       bsh 
    551       1.5       bsh 	/* Unhook the soft interrupt handler. */
    552       1.5       bsh 	softint_disestablish(sc->sc_si);
    553       1.5       bsh 
    554       1.9       tls #ifdef RND_COM
    555       1.5       bsh 	/* Unhook the entropy source. */
    556       1.5       bsh 	rnd_detach_source(&sc->rnd_source);
    557       1.5       bsh #endif
    558       1.5       bsh 	callout_destroy(&sc->sc_diag_callout);
    559       1.5       bsh 
    560       1.5       bsh 	/* Destroy the lock. */
    561       1.5       bsh 	mutex_destroy(&sc->sc_lock);
    562       1.2      matt 
    563       1.5       bsh 	return (0);
    564       1.2      matt }
    565       1.5       bsh #endif
    566       1.2      matt 
    567       1.5       bsh #ifdef notyet
    568       1.2      matt int
    569       1.5       bsh imxuart_activate(device_t self, enum devact act)
    570       1.2      matt {
    571       1.5       bsh 	struct imxuart_softc *sc = device_private(self);
    572       1.5       bsh 	int rv = 0;
    573       1.2      matt 
    574       1.5       bsh 	switch (act) {
    575       1.5       bsh 	case DVACT_ACTIVATE:
    576       1.5       bsh 		rv = EOPNOTSUPP;
    577       1.5       bsh 		break;
    578       1.5       bsh 
    579       1.5       bsh 	case DVACT_DEACTIVATE:
    580       1.5       bsh 		if (sc->sc_hwflags & (IMXUART_HW_CONSOLE|IMXUART_HW_KGDB)) {
    581       1.5       bsh 			rv = EBUSY;
    582       1.5       bsh 			break;
    583       1.2      matt 		}
    584       1.5       bsh 
    585       1.5       bsh 		if (sc->disable != NULL && sc->enabled != 0) {
    586       1.5       bsh 			(*sc->disable)(sc);
    587       1.5       bsh 			sc->enabled = 0;
    588       1.2      matt 		}
    589       1.5       bsh 		break;
    590       1.2      matt 	}
    591       1.2      matt 
    592       1.5       bsh 	return (rv);
    593       1.2      matt }
    594       1.5       bsh #endif
    595       1.2      matt 
    596       1.5       bsh void
    597       1.5       bsh imxuart_shutdown(struct imxuart_softc *sc)
    598       1.2      matt {
    599       1.5       bsh 	struct tty *tp = sc->sc_tty;
    600       1.5       bsh 
    601       1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
    602       1.5       bsh 
    603       1.5       bsh 	/* If we were asserting flow control, then deassert it. */
    604       1.5       bsh 	SET(sc->sc_rx_flags, IMXUART_RX_IBUF_BLOCKED);
    605       1.5       bsh 	imxuart_hwiflow(sc);
    606       1.5       bsh 
    607       1.5       bsh 	/* Clear any break condition set with TIOCSBRK. */
    608       1.5       bsh 	imxuart_break(sc, false);
    609       1.5       bsh 
    610       1.5       bsh 	/*
    611       1.5       bsh 	 * Hang up if necessary.  Wait a bit, so the other side has time to
    612       1.5       bsh 	 * notice even if we immediately open the port again.
    613       1.5       bsh 	 * Avoid tsleeping above splhigh().
    614       1.5       bsh 	 */
    615       1.5       bsh 	if (ISSET(tp->t_cflag, HUPCL)) {
    616       1.5       bsh 		imxuart_modem(sc, 0);
    617       1.5       bsh 		mutex_spin_exit(&sc->sc_lock);
    618       1.5       bsh 		/* XXX will only timeout */
    619       1.5       bsh 		(void) kpause(ttclos, false, hz, NULL);
    620       1.5       bsh 		mutex_spin_enter(&sc->sc_lock);
    621       1.5       bsh 	}
    622       1.5       bsh 
    623       1.5       bsh 	/* Turn off interrupts. */
    624       1.5       bsh 	imxuart_disable_all_interrupts(sc);
    625       1.5       bsh 	/* re-enable recv interrupt for console or kgdb port */
    626       1.5       bsh 	imxuart_enable_debugport(sc);
    627       1.5       bsh 
    628       1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
    629       1.5       bsh 
    630       1.5       bsh #ifdef	notyet
    631       1.5       bsh 	if (sc->disable) {
    632       1.5       bsh #ifdef DIAGNOSTIC
    633       1.5       bsh 		if (!sc->enabled)
    634       1.5       bsh 			panic("imxuart_shutdown: not enabled?");
    635       1.5       bsh #endif
    636       1.5       bsh 		(*sc->disable)(sc);
    637       1.5       bsh 		sc->enabled = 0;
    638       1.2      matt 	}
    639       1.2      matt #endif
    640       1.2      matt }
    641       1.2      matt 
    642       1.5       bsh int
    643       1.5       bsh imxuopen(dev_t dev, int flag, int mode, struct lwp *l)
    644       1.2      matt {
    645       1.5       bsh 	struct imxuart_softc *sc;
    646       1.5       bsh 	struct tty *tp;
    647       1.5       bsh 	int s;
    648       1.5       bsh 	int error;
    649       1.5       bsh 
    650       1.5       bsh 	sc = device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    651       1.5       bsh 	if (sc == NULL || !ISSET(sc->sc_hwflags, IMXUART_HW_DEV_OK) ||
    652       1.5       bsh 		sc->sc_rbuf == NULL)
    653       1.5       bsh 		return (ENXIO);
    654       1.5       bsh 
    655       1.5       bsh 	if (!device_is_active(sc->sc_dev))
    656       1.5       bsh 		return (ENXIO);
    657       1.5       bsh 
    658       1.5       bsh #ifdef KGDB
    659       1.5       bsh 	/*
    660       1.5       bsh 	 * If this is the kgdb port, no other use is permitted.
    661       1.5       bsh 	 */
    662       1.5       bsh 	if (ISSET(sc->sc_hwflags, IMXUART_HW_KGDB))
    663       1.5       bsh 		return (EBUSY);
    664       1.5       bsh #endif
    665       1.5       bsh 
    666       1.5       bsh 	tp = sc->sc_tty;
    667       1.5       bsh 
    668       1.5       bsh 	if (kauth_authorize_device_tty(l->l_cred, KAUTH_DEVICE_TTY_OPEN, tp))
    669       1.5       bsh 		return (EBUSY);
    670       1.5       bsh 
    671       1.5       bsh 	s = spltty();
    672       1.5       bsh 
    673       1.5       bsh 	/*
    674       1.5       bsh 	 * Do the following iff this is a first open.
    675       1.5       bsh 	 */
    676       1.5       bsh 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
    677       1.5       bsh 		struct termios t;
    678       1.5       bsh 
    679       1.5       bsh 		tp->t_dev = dev;
    680       1.5       bsh 
    681       1.5       bsh 
    682       1.5       bsh #ifdef notyet
    683       1.5       bsh 		if (sc->enable) {
    684       1.5       bsh 			if ((*sc->enable)(sc)) {
    685       1.5       bsh 				splx(s);
    686       1.5       bsh 				aprint_error_dev(sc->sc_dev,
    687       1.5       bsh 				    "device enable failed\n");
    688       1.5       bsh 				return (EIO);
    689       1.5       bsh 			}
    690       1.5       bsh 			sc->enabled = 1;
    691       1.5       bsh 		}
    692       1.5       bsh #endif
    693       1.5       bsh 
    694       1.5       bsh 		mutex_spin_enter(&sc->sc_lock);
    695       1.5       bsh 
    696       1.5       bsh 		imxuart_disable_all_interrupts(sc);
    697       1.5       bsh 
    698       1.5       bsh 		/* Fetch the current modem control status, needed later. */
    699       1.5       bsh 
    700       1.5       bsh #ifdef	IMXUART_PPS
    701       1.5       bsh 		/* Clear PPS capture state on first open. */
    702       1.5       bsh 		mutex_spin_enter(&timecounter_lock);
    703       1.5       bsh 		memset(&sc->sc_pps_state, 0, sizeof(sc->sc_pps_state));
    704       1.5       bsh 		sc->sc_pps_state.ppscap = PPS_CAPTUREASSERT | PPS_CAPTURECLEAR;
    705       1.5       bsh 		pps_init(&sc->sc_pps_state);
    706       1.5       bsh 		mutex_spin_exit(&timecounter_lock);
    707       1.5       bsh #endif
    708       1.5       bsh 
    709       1.5       bsh 		mutex_spin_exit(&sc->sc_lock);
    710       1.5       bsh 
    711       1.5       bsh 		/*
    712       1.5       bsh 		 * Initialize the termios status to the defaults.  Add in the
    713       1.5       bsh 		 * sticky bits from TIOCSFLAGS.
    714       1.5       bsh 		 */
    715       1.5       bsh 		if (ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE)) {
    716       1.5       bsh 			t.c_ospeed = imxuconsrate;
    717       1.5       bsh 			t.c_cflag = imxuconscflag;
    718       1.5       bsh 		} else {
    719       1.5       bsh 			t.c_ospeed = TTYDEF_SPEED;
    720       1.5       bsh 			t.c_cflag = TTYDEF_CFLAG;
    721       1.5       bsh 		}
    722       1.5       bsh 		t.c_ispeed = t.c_ospeed;
    723       1.5       bsh 		if (ISSET(sc->sc_swflags, TIOCFLAG_CLOCAL))
    724       1.5       bsh 			SET(t.c_cflag, CLOCAL);
    725       1.5       bsh 		if (ISSET(sc->sc_swflags, TIOCFLAG_CRTSCTS))
    726       1.5       bsh 			SET(t.c_cflag, CRTSCTS);
    727       1.5       bsh 		if (ISSET(sc->sc_swflags, TIOCFLAG_MDMBUF))
    728       1.5       bsh 			SET(t.c_cflag, MDMBUF);
    729       1.5       bsh 		/* Make sure imxuparam() will do something. */
    730       1.5       bsh 		tp->t_ospeed = 0;
    731       1.5       bsh 		(void) imxuparam(tp, &t);
    732       1.5       bsh 		tp->t_iflag = TTYDEF_IFLAG;
    733       1.5       bsh 		tp->t_oflag = TTYDEF_OFLAG;
    734       1.5       bsh 		tp->t_lflag = TTYDEF_LFLAG;
    735       1.5       bsh 		ttychars(tp);
    736       1.5       bsh 		ttsetwater(tp);
    737       1.5       bsh 
    738       1.5       bsh 		mutex_spin_enter(&sc->sc_lock);
    739       1.5       bsh 
    740       1.5       bsh 		/*
    741       1.5       bsh 		 * Turn on DTR.  We must always do this, even if carrier is not
    742       1.5       bsh 		 * present, because otherwise we'd have to use TIOCSDTR
    743       1.5       bsh 		 * immediately after setting CLOCAL, which applications do not
    744       1.5       bsh 		 * expect.  We always assert DTR while the device is open
    745       1.5       bsh 		 * unless explicitly requested to deassert it.
    746       1.5       bsh 		 */
    747       1.5       bsh 		imxuart_modem(sc, 1);
    748       1.5       bsh 
    749       1.5       bsh 		/* Clear the input ring, and unblock. */
    750       1.5       bsh 		sc->sc_rbuf_in = sc->sc_rbuf_out = 0;
    751       1.5       bsh 		imxuart_iflush(sc);
    752       1.5       bsh 		CLR(sc->sc_rx_flags, IMXUART_RX_ANY_BLOCK);
    753       1.5       bsh 		imxuart_hwiflow(sc);
    754       1.5       bsh 
    755       1.5       bsh 		/* Turn on interrupts. */
    756       1.5       bsh 		imxuart_control_rxint(sc, true);
    757       1.5       bsh 
    758       1.5       bsh #ifdef IMXUART_DEBUG
    759       1.5       bsh 		if (imxuart_debug)
    760       1.5       bsh 			imxustatus(sc, "imxuopen  ");
    761       1.5       bsh #endif
    762       1.2      matt 
    763       1.5       bsh 		mutex_spin_exit(&sc->sc_lock);
    764       1.2      matt 	}
    765       1.2      matt 
    766       1.5       bsh 	splx(s);
    767       1.2      matt 
    768       1.2      matt #if 0
    769       1.5       bsh 	error = ttyopen(tp, IMXUART_DIALOUT(dev), ISSET(flag, O_NONBLOCK));
    770       1.5       bsh #else
    771       1.5       bsh 	error = ttyopen(tp, 1, ISSET(flag, O_NONBLOCK));
    772       1.2      matt #endif
    773       1.5       bsh 	if (error)
    774       1.5       bsh 		goto bad;
    775       1.2      matt 
    776       1.5       bsh 	error = (*tp->t_linesw->l_open)(dev, tp);
    777       1.5       bsh 	if (error)
    778       1.5       bsh 		goto bad;
    779       1.5       bsh 
    780       1.5       bsh 	return (0);
    781       1.5       bsh 
    782       1.5       bsh bad:
    783       1.5       bsh 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
    784       1.5       bsh 		/*
    785       1.5       bsh 		 * We failed to open the device, and nobody else had it opened.
    786       1.5       bsh 		 * Clean up the state as appropriate.
    787       1.5       bsh 		 */
    788       1.5       bsh 		imxuart_shutdown(sc);
    789       1.5       bsh 	}
    790       1.2      matt 
    791       1.5       bsh 	return (error);
    792       1.5       bsh }
    793       1.2      matt 
    794       1.5       bsh int
    795       1.5       bsh imxuclose(dev_t dev, int flag, int mode, struct lwp *l)
    796       1.5       bsh {
    797       1.5       bsh 	struct imxuart_softc *sc =
    798       1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    799       1.5       bsh 	struct tty *tp = sc->sc_tty;
    800       1.5       bsh 
    801       1.5       bsh 	/* XXX This is for cons.c. */
    802       1.5       bsh 	if (!ISSET(tp->t_state, TS_ISOPEN))
    803       1.5       bsh 		return (0);
    804       1.5       bsh 
    805       1.5       bsh 	(*tp->t_linesw->l_close)(tp, flag);
    806       1.5       bsh 	ttyclose(tp);
    807       1.5       bsh 
    808       1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
    809       1.5       bsh 		return (0);
    810       1.5       bsh 
    811       1.5       bsh 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
    812       1.5       bsh 		/*
    813       1.5       bsh 		 * Although we got a last close, the device may still be in
    814       1.5       bsh 		 * use; e.g. if this was the dialout node, and there are still
    815       1.5       bsh 		 * processes waiting for carrier on the non-dialout node.
    816       1.5       bsh 		 */
    817       1.5       bsh 		imxuart_shutdown(sc);
    818       1.2      matt 	}
    819       1.2      matt 
    820       1.5       bsh 	return (0);
    821       1.5       bsh }
    822       1.5       bsh 
    823       1.5       bsh int
    824       1.5       bsh imxuread(dev_t dev, struct uio *uio, int flag)
    825       1.5       bsh {
    826       1.5       bsh 	struct imxuart_softc *sc =
    827       1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    828       1.5       bsh 	struct tty *tp = sc->sc_tty;
    829       1.5       bsh 
    830       1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
    831       1.5       bsh 		return (EIO);
    832       1.2      matt 
    833       1.5       bsh 	return ((*tp->t_linesw->l_read)(tp, uio, flag));
    834       1.2      matt }
    835       1.2      matt 
    836       1.5       bsh int
    837       1.5       bsh imxuwrite(dev_t dev, struct uio *uio, int flag)
    838       1.2      matt {
    839       1.5       bsh 	struct imxuart_softc *sc =
    840       1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    841       1.5       bsh 	struct tty *tp = sc->sc_tty;
    842       1.5       bsh 
    843       1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
    844       1.5       bsh 		return (EIO);
    845       1.2      matt 
    846       1.5       bsh 	return ((*tp->t_linesw->l_write)(tp, uio, flag));
    847       1.2      matt }
    848       1.2      matt 
    849       1.5       bsh int
    850       1.5       bsh imxupoll(dev_t dev, int events, struct lwp *l)
    851       1.2      matt {
    852       1.5       bsh 	struct imxuart_softc *sc =
    853       1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    854       1.5       bsh 	struct tty *tp = sc->sc_tty;
    855       1.2      matt 
    856       1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
    857       1.5       bsh 		return (POLLHUP);
    858       1.2      matt 
    859       1.5       bsh 	return ((*tp->t_linesw->l_poll)(tp, events, l));
    860       1.2      matt }
    861       1.2      matt 
    862       1.5       bsh struct tty *
    863       1.5       bsh imxutty(dev_t dev)
    864       1.2      matt {
    865       1.5       bsh 	struct imxuart_softc *sc =
    866       1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    867       1.5       bsh 	struct tty *tp = sc->sc_tty;
    868       1.2      matt 
    869       1.5       bsh 	return (tp);
    870       1.2      matt }
    871       1.2      matt 
    872       1.5       bsh int
    873       1.5       bsh imxuioctl(dev_t dev, u_long cmd, void *data, int flag, struct lwp *l)
    874       1.2      matt {
    875       1.5       bsh 	struct imxuart_softc *sc;
    876       1.5       bsh 	struct tty *tp;
    877       1.5       bsh 	int error;
    878       1.5       bsh 
    879       1.5       bsh 	sc = device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    880       1.5       bsh 	if (sc == NULL)
    881       1.5       bsh 		return ENXIO;
    882       1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
    883       1.5       bsh 		return (EIO);
    884       1.5       bsh 
    885       1.5       bsh 	tp = sc->sc_tty;
    886       1.5       bsh 
    887       1.5       bsh 	error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, l);
    888       1.5       bsh 	if (error != EPASSTHROUGH)
    889       1.5       bsh 		return (error);
    890       1.5       bsh 
    891       1.5       bsh 	error = ttioctl(tp, cmd, data, flag, l);
    892       1.5       bsh 	if (error != EPASSTHROUGH)
    893       1.5       bsh 		return (error);
    894       1.5       bsh 
    895       1.5       bsh 	error = 0;
    896       1.5       bsh 	switch (cmd) {
    897       1.5       bsh 	case TIOCSFLAGS:
    898       1.5       bsh 		error = kauth_authorize_device_tty(l->l_cred,
    899       1.5       bsh 		    KAUTH_DEVICE_TTY_PRIVSET, tp);
    900       1.5       bsh 		break;
    901       1.5       bsh 	default:
    902       1.5       bsh 		/* nothing */
    903       1.5       bsh 		break;
    904       1.5       bsh 	}
    905       1.5       bsh 	if (error) {
    906       1.5       bsh 		return error;
    907       1.5       bsh 	}
    908       1.5       bsh 
    909       1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
    910       1.5       bsh 
    911       1.5       bsh 	switch (cmd) {
    912       1.5       bsh 	case TIOCSBRK:
    913       1.5       bsh 		imxuart_break(sc, true);
    914       1.5       bsh 		break;
    915       1.5       bsh 
    916       1.5       bsh 	case TIOCCBRK:
    917       1.5       bsh 		imxuart_break(sc, false);
    918       1.5       bsh 		break;
    919       1.5       bsh 
    920       1.5       bsh 	case TIOCSDTR:
    921       1.5       bsh 		imxuart_modem(sc, 1);
    922       1.5       bsh 		break;
    923       1.5       bsh 
    924       1.5       bsh 	case TIOCCDTR:
    925       1.5       bsh 		imxuart_modem(sc, 0);
    926       1.5       bsh 		break;
    927       1.5       bsh 
    928       1.5       bsh 	case TIOCGFLAGS:
    929       1.5       bsh 		*(int *)data = sc->sc_swflags;
    930       1.5       bsh 		break;
    931       1.5       bsh 
    932       1.5       bsh 	case TIOCSFLAGS:
    933       1.5       bsh 		sc->sc_swflags = *(int *)data;
    934       1.5       bsh 		break;
    935       1.5       bsh 
    936       1.5       bsh 	case TIOCMSET:
    937       1.5       bsh 	case TIOCMBIS:
    938       1.5       bsh 	case TIOCMBIC:
    939       1.5       bsh 		tiocm_to_imxu(sc, cmd, *(int *)data);
    940       1.5       bsh 		break;
    941       1.5       bsh 
    942       1.5       bsh 	case TIOCMGET:
    943       1.5       bsh 		*(int *)data = imxuart_to_tiocm(sc);
    944       1.5       bsh 		break;
    945       1.5       bsh 
    946       1.5       bsh #ifdef notyet
    947       1.5       bsh 	case PPS_IOC_CREATE:
    948       1.5       bsh 	case PPS_IOC_DESTROY:
    949       1.5       bsh 	case PPS_IOC_GETPARAMS:
    950       1.5       bsh 	case PPS_IOC_SETPARAMS:
    951       1.5       bsh 	case PPS_IOC_GETCAP:
    952       1.5       bsh 	case PPS_IOC_FETCH:
    953       1.5       bsh #ifdef PPS_SYNC
    954       1.5       bsh 	case PPS_IOC_KCBIND:
    955       1.5       bsh #endif
    956       1.5       bsh 		mutex_spin_enter(&timecounter_lock);
    957       1.5       bsh 		error = pps_ioctl(cmd, data, &sc->sc_pps_state);
    958       1.5       bsh 		mutex_spin_exit(&timecounter_lock);
    959       1.5       bsh 		break;
    960       1.5       bsh 
    961       1.5       bsh 	case TIOCDCDTIMESTAMP:	/* XXX old, overloaded  API used by xntpd v3 */
    962       1.5       bsh 		mutex_spin_enter(&timecounter_lock);
    963       1.5       bsh #ifndef PPS_TRAILING_EDGE
    964       1.5       bsh 		TIMESPEC_TO_TIMEVAL((struct timeval *)data,
    965       1.5       bsh 		    &sc->sc_pps_state.ppsinfo.assert_timestamp);
    966       1.5       bsh #else
    967       1.5       bsh 		TIMESPEC_TO_TIMEVAL((struct timeval *)data,
    968       1.5       bsh 		    &sc->sc_pps_state.ppsinfo.clear_timestamp);
    969       1.5       bsh #endif
    970       1.5       bsh 		mutex_spin_exit(&timecounter_lock);
    971       1.5       bsh 		break;
    972       1.5       bsh #endif
    973       1.5       bsh 
    974       1.5       bsh 	default:
    975       1.5       bsh 		error = EPASSTHROUGH;
    976       1.5       bsh 		break;
    977       1.5       bsh 	}
    978       1.5       bsh 
    979       1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
    980       1.5       bsh 
    981       1.5       bsh #ifdef IMXUART_DEBUG
    982       1.5       bsh 	if (imxuart_debug)
    983       1.5       bsh 		imxustatus(sc, "imxuioctl ");
    984       1.5       bsh #endif
    985       1.5       bsh 
    986       1.5       bsh 	return (error);
    987       1.2      matt }
    988       1.2      matt 
    989       1.5       bsh integrate void
    990       1.5       bsh imxuart_schedrx(struct imxuart_softc *sc)
    991       1.2      matt {
    992       1.5       bsh 	sc->sc_rx_ready = 1;
    993       1.5       bsh 
    994       1.5       bsh 	/* Wake up the poller. */
    995       1.5       bsh 	softint_schedule(sc->sc_si);
    996       1.2      matt }
    997       1.2      matt 
    998       1.5       bsh void
    999       1.5       bsh imxuart_break(struct imxuart_softc *sc, bool onoff)
   1000       1.2      matt {
   1001       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1002       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1003       1.5       bsh 
   1004       1.5       bsh 	if (onoff)
   1005       1.5       bsh 		SET(sc->sc_ucr1, IMX_UCR1_SNDBRK);
   1006       1.5       bsh 	else
   1007       1.5       bsh 		CLR(sc->sc_ucr1, IMX_UCR1_SNDBRK);
   1008       1.5       bsh 
   1009       1.5       bsh 	bus_space_write_4(iot, ioh, IMX_UCR1, sc->sc_ucr1);
   1010       1.2      matt }
   1011       1.2      matt 
   1012       1.2      matt void
   1013       1.5       bsh imxuart_modem(struct imxuart_softc *sc, int onoff)
   1014       1.2      matt {
   1015       1.5       bsh #ifdef notyet
   1016       1.5       bsh 	if (sc->sc_mcr_dtr == 0)
   1017       1.5       bsh 		return;
   1018       1.5       bsh 
   1019       1.5       bsh 	if (onoff)
   1020       1.5       bsh 		SET(sc->sc_mcr, sc->sc_mcr_dtr);
   1021       1.5       bsh 	else
   1022       1.5       bsh 		CLR(sc->sc_mcr, sc->sc_mcr_dtr);
   1023       1.5       bsh 
   1024       1.5       bsh 	if (!sc->sc_heldchange) {
   1025       1.5       bsh 		if (sc->sc_tx_busy) {
   1026       1.5       bsh 			sc->sc_heldtbc = sc->sc_tbc;
   1027       1.5       bsh 			sc->sc_tbc = 0;
   1028       1.5       bsh 			sc->sc_heldchange = 1;
   1029       1.5       bsh 		} else
   1030       1.5       bsh 			imxuart_loadchannelregs(sc);
   1031       1.5       bsh 	}
   1032       1.5       bsh #endif
   1033       1.2      matt }
   1034       1.2      matt 
   1035       1.5       bsh /*
   1036       1.5       bsh  * RTS output is controlled by UCR2.CTS bit.
   1037       1.5       bsh  * DTR output is controlled by UCR3.DSR bit.
   1038       1.5       bsh  * (i.MX reference manual uses names in DCE mode)
   1039       1.5       bsh  *
   1040       1.5       bsh  * note: if UCR2.CTSC == 1 for automatic HW flow control, UCR2.CTS is ignored.
   1041       1.5       bsh  */
   1042       1.5       bsh void
   1043       1.5       bsh tiocm_to_imxu(struct imxuart_softc *sc, u_long how, int ttybits)
   1044       1.2      matt {
   1045       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1046       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1047       1.5       bsh 
   1048       1.5       bsh 	uint32_t ucr2 = sc->sc_ucr2_d;
   1049       1.5       bsh 	uint32_t ucr3 = sc->sc_ucr3;
   1050       1.5       bsh 
   1051       1.5       bsh 	uint32_t ucr2_mask = 0;
   1052       1.5       bsh 	uint32_t ucr3_mask = 0;
   1053       1.5       bsh 
   1054       1.5       bsh 
   1055       1.5       bsh 	if (ISSET(ttybits, TIOCM_DTR))
   1056       1.5       bsh 		ucr3_mask = IMX_UCR3_DSR;
   1057       1.5       bsh 	if (ISSET(ttybits, TIOCM_RTS))
   1058       1.5       bsh 		ucr2_mask = IMX_UCR2_CTS;
   1059       1.5       bsh 
   1060       1.5       bsh 	switch (how) {
   1061       1.5       bsh 	case TIOCMBIC:
   1062       1.5       bsh 		CLR(ucr2, ucr2_mask);
   1063       1.5       bsh 		CLR(ucr3, ucr3_mask);
   1064       1.5       bsh 		break;
   1065       1.5       bsh 
   1066       1.5       bsh 	case TIOCMBIS:
   1067       1.5       bsh 		SET(ucr2, ucr2_mask);
   1068       1.5       bsh 		SET(ucr3, ucr3_mask);
   1069       1.5       bsh 		break;
   1070       1.5       bsh 
   1071       1.5       bsh 	case TIOCMSET:
   1072       1.5       bsh 		CLR(ucr2, ucr2_mask);
   1073       1.5       bsh 		CLR(ucr3, ucr3_mask);
   1074       1.5       bsh 		SET(ucr2, ucr2_mask);
   1075       1.5       bsh 		SET(ucr3, ucr3_mask);
   1076       1.5       bsh 		break;
   1077       1.5       bsh 	}
   1078       1.5       bsh 
   1079       1.5       bsh 	if (ucr3 != sc->sc_ucr3) {
   1080       1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR3, ucr3);
   1081       1.5       bsh 		sc->sc_ucr3 = ucr3;
   1082       1.5       bsh 	}
   1083       1.5       bsh 
   1084       1.5       bsh 	if (ucr2 == sc->sc_ucr2_d)
   1085       1.5       bsh 		return;
   1086       1.5       bsh 
   1087       1.5       bsh 	sc->sc_ucr2_d = ucr2;
   1088       1.5       bsh 	/* update CTS bit only */
   1089       1.5       bsh 	ucr2 = (sc->sc_ucr2 & ~IMX_UCR2_CTS) |
   1090       1.5       bsh 	    (ucr2 & IMX_UCR2_CTS);
   1091       1.2      matt 
   1092       1.5       bsh 	bus_space_write_4(iot, ioh, IMX_UCR2, ucr2);
   1093       1.5       bsh 	sc->sc_ucr2 = ucr2;
   1094       1.2      matt }
   1095       1.2      matt 
   1096       1.5       bsh int
   1097       1.5       bsh imxuart_to_tiocm(struct imxuart_softc *sc)
   1098       1.2      matt {
   1099       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1100       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1101       1.5       bsh 	int ttybits = 0;
   1102       1.5       bsh 	uint32_t usr[2];
   1103       1.5       bsh 
   1104       1.5       bsh 	if (ISSET(sc->sc_ucr3, IMX_UCR3_DSR))
   1105       1.5       bsh 		SET(ttybits, TIOCM_DTR);
   1106       1.5       bsh 	if (ISSET(sc->sc_ucr2, IMX_UCR2_CTS))
   1107       1.5       bsh 		SET(ttybits, TIOCM_RTS);
   1108       1.5       bsh 
   1109       1.5       bsh 	bus_space_read_region_4(iot, ioh, IMX_USR1, usr, 2);
   1110       1.5       bsh 
   1111       1.5       bsh 	if (ISSET(usr[0], IMX_USR1_RTSS))
   1112       1.5       bsh 		SET(ttybits, TIOCM_CTS);
   1113       1.5       bsh 
   1114       1.5       bsh 	if (ISSET(usr[1], IMX_USR2_DCDIN))
   1115       1.5       bsh 		SET(ttybits, TIOCM_CD);
   1116       1.5       bsh 
   1117       1.5       bsh #if 0
   1118       1.5       bsh 	/* XXXbsh: I couldn't find the way to read ipp_uart_dsr_dte_i signal,
   1119       1.5       bsh 	   although there are bits in UART registers to detect delta of DSR.
   1120       1.5       bsh 	*/
   1121       1.5       bsh 	if (ISSET(imxubits, MSR_DSR))
   1122       1.5       bsh 		SET(ttybits, TIOCM_DSR);
   1123       1.5       bsh #endif
   1124       1.5       bsh 
   1125       1.5       bsh 	if (ISSET(usr[1], IMX_USR2_RIIN))
   1126       1.5       bsh 		SET(ttybits, TIOCM_RI);
   1127       1.5       bsh 
   1128       1.5       bsh 
   1129       1.5       bsh #ifdef	notyet
   1130       1.5       bsh 	if (ISSET(sc->sc_ier, IER_ERXRDY | IER_ETXRDY | IER_ERLS | IER_EMSC))
   1131       1.5       bsh 		SET(ttybits, TIOCM_LE);
   1132       1.5       bsh #endif
   1133       1.5       bsh 
   1134       1.5       bsh 	return (ttybits);
   1135       1.2      matt }
   1136       1.2      matt 
   1137       1.5       bsh static uint32_t
   1138       1.5       bsh cflag_to_ucr2(tcflag_t cflag, uint32_t oldval)
   1139       1.2      matt {
   1140       1.5       bsh 	uint32_t val = oldval;
   1141       1.5       bsh 
   1142       1.5       bsh 	CLR(val,IMX_UCR2_WS|IMX_UCR2_PREN|IMX_UCR2_PROE|IMX_UCR2_STPB);
   1143       1.5       bsh 
   1144       1.5       bsh 	switch (cflag & CSIZE) {
   1145       1.5       bsh 	case CS5:
   1146       1.5       bsh 	case CS6:
   1147       1.5       bsh 		/* not suppreted. use 7-bits */
   1148       1.5       bsh 	case CS7:
   1149       1.5       bsh 		break;
   1150       1.5       bsh 	case CS8:
   1151       1.5       bsh 		SET(val, IMX_UCR2_WS);
   1152       1.5       bsh 		break;
   1153       1.5       bsh 	}
   1154       1.5       bsh 
   1155       1.5       bsh 
   1156       1.5       bsh 	if (ISSET(cflag, PARENB)) {
   1157       1.5       bsh 		SET(val, IMX_UCR2_PREN);
   1158       1.5       bsh 
   1159       1.5       bsh 		/* odd parity */
   1160       1.5       bsh 		if (!ISSET(cflag, PARODD))
   1161       1.5       bsh 			SET(val, IMX_UCR2_PROE);
   1162       1.5       bsh 	}
   1163       1.5       bsh 
   1164       1.5       bsh 	if (ISSET(cflag, CSTOPB))
   1165       1.5       bsh 		SET(val, IMX_UCR2_STPB);
   1166       1.5       bsh 
   1167       1.5       bsh 	val |= IMX_UCR2_TXEN| IMX_UCR2_RXEN|IMX_UCR2_SRST;
   1168       1.5       bsh 
   1169       1.5       bsh 	return val;
   1170       1.2      matt }
   1171       1.5       bsh 
   1172       1.2      matt int
   1173       1.5       bsh imxuparam(struct tty *tp, struct termios *t)
   1174       1.2      matt {
   1175       1.5       bsh 	struct imxuart_softc *sc =
   1176       1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(tp->t_dev));
   1177       1.5       bsh 	struct imxuart_baudrate_ratio ratio;
   1178       1.5       bsh 	uint32_t ucr2;
   1179       1.5       bsh 	bool change_speed = tp->t_ospeed != t->c_ospeed;
   1180       1.5       bsh 
   1181       1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
   1182       1.5       bsh 		return (EIO);
   1183       1.5       bsh 
   1184       1.5       bsh 	/* Check requested parameters. */
   1185       1.5       bsh 	if (t->c_ispeed && t->c_ispeed != t->c_ospeed)
   1186       1.5       bsh 		return (EINVAL);
   1187       1.5       bsh 
   1188       1.5       bsh 	/*
   1189       1.5       bsh 	 * For the console, always force CLOCAL and !HUPCL, so that the port
   1190       1.5       bsh 	 * is always active.
   1191       1.5       bsh 	 */
   1192       1.5       bsh 	if (ISSET(sc->sc_swflags, TIOCFLAG_SOFTCAR) ||
   1193       1.5       bsh 	    ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE)) {
   1194       1.5       bsh 		SET(t->c_cflag, CLOCAL);
   1195       1.5       bsh 		CLR(t->c_cflag, HUPCL);
   1196       1.5       bsh 	}
   1197       1.5       bsh 
   1198       1.5       bsh 	/*
   1199       1.5       bsh 	 * If there were no changes, don't do anything.  This avoids dropping
   1200       1.5       bsh 	 * input and improves performance when all we did was frob things like
   1201       1.5       bsh 	 * VMIN and VTIME.
   1202       1.5       bsh 	 */
   1203       1.5       bsh 	if ( !change_speed && tp->t_cflag == t->c_cflag)
   1204       1.5       bsh 		return (0);
   1205       1.5       bsh 
   1206       1.5       bsh 	if (change_speed) {
   1207       1.5       bsh 		/* calculate baudrate modulator value */
   1208       1.5       bsh 		if (imxuspeed(t->c_ospeed, &ratio) < 0)
   1209       1.5       bsh 			return (EINVAL);
   1210       1.5       bsh 		sc->sc_ratio = ratio;
   1211       1.5       bsh 	}
   1212       1.5       bsh 
   1213       1.5       bsh 	ucr2 = cflag_to_ucr2(t->c_cflag, sc->sc_ucr2_d);
   1214       1.5       bsh 
   1215       1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1216       1.5       bsh 
   1217       1.5       bsh #if 0	/* flow control stuff.  not yet */
   1218       1.5       bsh 	/*
   1219       1.5       bsh 	 * If we're not in a mode that assumes a connection is present, then
   1220       1.5       bsh 	 * ignore carrier changes.
   1221       1.5       bsh 	 */
   1222       1.5       bsh 	if (ISSET(t->c_cflag, CLOCAL | MDMBUF))
   1223       1.5       bsh 		sc->sc_msr_dcd = 0;
   1224       1.5       bsh 	else
   1225       1.5       bsh 		sc->sc_msr_dcd = MSR_DCD;
   1226       1.5       bsh 	/*
   1227       1.5       bsh 	 * Set the flow control pins depending on the current flow control
   1228       1.5       bsh 	 * mode.
   1229       1.5       bsh 	 */
   1230       1.5       bsh 	if (ISSET(t->c_cflag, CRTSCTS)) {
   1231       1.5       bsh 		sc->sc_mcr_dtr = MCR_DTR;
   1232       1.5       bsh 		sc->sc_mcr_rts = MCR_RTS;
   1233       1.5       bsh 		sc->sc_msr_cts = MSR_CTS;
   1234       1.5       bsh 		sc->sc_efr = EFR_AUTORTS | EFR_AUTOCTS;
   1235       1.5       bsh 	} else if (ISSET(t->c_cflag, MDMBUF)) {
   1236       1.5       bsh 		/*
   1237       1.5       bsh 		 * For DTR/DCD flow control, make sure we don't toggle DTR for
   1238       1.5       bsh 		 * carrier detection.
   1239       1.5       bsh 		 */
   1240       1.5       bsh 		sc->sc_mcr_dtr = 0;
   1241       1.5       bsh 		sc->sc_mcr_rts = MCR_DTR;
   1242       1.5       bsh 		sc->sc_msr_cts = MSR_DCD;
   1243       1.5       bsh 		sc->sc_efr = 0;
   1244       1.5       bsh 	} else {
   1245       1.5       bsh 		/*
   1246       1.5       bsh 		 * If no flow control, then always set RTS.  This will make
   1247       1.5       bsh 		 * the other side happy if it mistakenly thinks we're doing
   1248       1.5       bsh 		 * RTS/CTS flow control.
   1249       1.5       bsh 		 */
   1250       1.5       bsh 		sc->sc_mcr_dtr = MCR_DTR | MCR_RTS;
   1251       1.5       bsh 		sc->sc_mcr_rts = 0;
   1252       1.5       bsh 		sc->sc_msr_cts = 0;
   1253       1.5       bsh 		sc->sc_efr = 0;
   1254       1.5       bsh 		if (ISSET(sc->sc_mcr, MCR_DTR))
   1255       1.5       bsh 			SET(sc->sc_mcr, MCR_RTS);
   1256       1.5       bsh 		else
   1257       1.5       bsh 			CLR(sc->sc_mcr, MCR_RTS);
   1258       1.5       bsh 	}
   1259       1.5       bsh 	sc->sc_msr_mask = sc->sc_msr_cts | sc->sc_msr_dcd;
   1260       1.5       bsh #endif
   1261       1.5       bsh 
   1262       1.5       bsh 	/* And copy to tty. */
   1263       1.5       bsh 	tp->t_ispeed = t->c_ospeed;
   1264       1.5       bsh 	tp->t_ospeed = t->c_ospeed;
   1265       1.5       bsh 	tp->t_cflag = t->c_cflag;
   1266       1.2      matt 
   1267       1.5       bsh 	if (!change_speed && ucr2 == sc->sc_ucr2_d) {
   1268       1.5       bsh 		/* noop */
   1269       1.5       bsh 	}
   1270       1.5       bsh 	else if (!sc->sc_pending && !sc->sc_tx_busy) {
   1271       1.5       bsh 		if (ucr2 != sc->sc_ucr2_d) {
   1272       1.5       bsh 			sc->sc_ucr2_d = ucr2;
   1273       1.5       bsh 			imxuart_load_params(sc);
   1274       1.5       bsh 		}
   1275       1.5       bsh 		if (change_speed)
   1276       1.5       bsh 			imxuart_load_speed(sc);
   1277       1.5       bsh 	}
   1278       1.5       bsh 	else {
   1279       1.5       bsh 		if (!sc->sc_pending) {
   1280       1.5       bsh 			sc->sc_heldtbc = sc->sc_tbc;
   1281       1.5       bsh 			sc->sc_tbc = 0;
   1282       1.5       bsh 		}
   1283       1.5       bsh 		sc->sc_pending |=
   1284       1.5       bsh 		    (ucr2 == sc->sc_ucr2_d ? 0 : IMXUART_PEND_PARAM) |
   1285       1.5       bsh 		    (change_speed ? 0 : IMXUART_PEND_SPEED);
   1286       1.5       bsh 		sc->sc_ucr2_d = ucr2;
   1287       1.5       bsh 	}
   1288       1.5       bsh 
   1289       1.5       bsh 	if (!ISSET(t->c_cflag, CHWFLOW)) {
   1290       1.5       bsh 		/* Disable the high water mark. */
   1291       1.5       bsh 		sc->sc_r_hiwat = 0;
   1292       1.5       bsh 		sc->sc_r_lowat = 0;
   1293       1.5       bsh 		if (ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED)) {
   1294       1.5       bsh 			CLR(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED);
   1295       1.5       bsh 			imxuart_schedrx(sc);
   1296       1.5       bsh 		}
   1297       1.5       bsh 		if (ISSET(sc->sc_rx_flags,
   1298       1.5       bsh 			IMXUART_RX_TTY_BLOCKED|IMXUART_RX_IBUF_BLOCKED)) {
   1299       1.5       bsh 			CLR(sc->sc_rx_flags,
   1300       1.5       bsh 			    IMXUART_RX_TTY_BLOCKED|IMXUART_RX_IBUF_BLOCKED);
   1301       1.5       bsh 			imxuart_hwiflow(sc);
   1302       1.5       bsh 		}
   1303       1.5       bsh 	} else {
   1304       1.5       bsh 		sc->sc_r_hiwat = imxuart_rbuf_hiwat;
   1305       1.5       bsh 		sc->sc_r_lowat = imxuart_rbuf_lowat;
   1306       1.5       bsh 	}
   1307       1.5       bsh 
   1308       1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1309       1.5       bsh 
   1310       1.5       bsh #if 0
   1311       1.5       bsh 	/*
   1312       1.5       bsh 	 * Update the tty layer's idea of the carrier bit, in case we changed
   1313       1.5       bsh 	 * CLOCAL or MDMBUF.  We don't hang up here; we only do that by
   1314       1.5       bsh 	 * explicit request.
   1315       1.5       bsh 	 */
   1316       1.5       bsh 	(void) (*tp->t_linesw->l_modem)(tp, ISSET(sc->sc_msr, MSR_DCD));
   1317       1.5       bsh #else
   1318       1.5       bsh 	/* XXX: always report that we have DCD */
   1319       1.5       bsh 	(void) (*tp->t_linesw->l_modem)(tp, 1);
   1320       1.5       bsh #endif
   1321       1.5       bsh 
   1322       1.5       bsh #ifdef IMXUART_DEBUG
   1323       1.5       bsh 	if (imxuart_debug)
   1324       1.5       bsh 		imxustatus(sc, "imxuparam ");
   1325       1.5       bsh #endif
   1326       1.5       bsh 
   1327       1.5       bsh 	if (!ISSET(t->c_cflag, CHWFLOW)) {
   1328       1.5       bsh 		if (sc->sc_tx_stopped) {
   1329       1.5       bsh 			sc->sc_tx_stopped = 0;
   1330       1.5       bsh 			imxustart(tp);
   1331       1.5       bsh 		}
   1332       1.5       bsh 	}
   1333       1.5       bsh 
   1334       1.5       bsh 	return (0);
   1335       1.5       bsh }
   1336       1.5       bsh 
   1337       1.5       bsh void
   1338       1.5       bsh imxuart_iflush(struct imxuart_softc *sc)
   1339       1.5       bsh {
   1340       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1341       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1342       1.5       bsh #ifdef DIAGNOSTIC
   1343       1.5       bsh 	uint32_t reg = 0xffff;
   1344       1.5       bsh #endif
   1345       1.5       bsh 	int timo;
   1346       1.5       bsh 
   1347       1.5       bsh 	timo = 50000;
   1348       1.5       bsh 	/* flush any pending I/O */
   1349       1.5       bsh 	while (ISSET(bus_space_read_4(iot, ioh, IMX_USR2), IMX_USR2_RDR)
   1350       1.5       bsh 	    && --timo)
   1351       1.5       bsh #ifdef DIAGNOSTIC
   1352       1.5       bsh 		reg =
   1353       1.5       bsh #else
   1354       1.5       bsh 		    (void)
   1355       1.5       bsh #endif
   1356       1.5       bsh 		    bus_space_read_4(iot, ioh, IMX_URXD);
   1357       1.5       bsh #ifdef DIAGNOSTIC
   1358       1.5       bsh 	if (!timo)
   1359       1.5       bsh 		aprint_error_dev(sc->sc_dev, "imxuart_iflush timeout %02x\n", reg);
   1360       1.5       bsh #endif
   1361       1.5       bsh }
   1362       1.5       bsh 
   1363       1.5       bsh int
   1364       1.5       bsh imxuhwiflow(struct tty *tp, int block)
   1365       1.5       bsh {
   1366       1.5       bsh 	struct imxuart_softc *sc =
   1367       1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(tp->t_dev));
   1368       1.5       bsh 
   1369       1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
   1370       1.5       bsh 		return (0);
   1371       1.5       bsh 
   1372       1.5       bsh #ifdef notyet
   1373       1.5       bsh 	if (sc->sc_mcr_rts == 0)
   1374       1.5       bsh 		return (0);
   1375       1.5       bsh #endif
   1376       1.5       bsh 
   1377       1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1378       1.5       bsh 
   1379       1.5       bsh 	if (block) {
   1380       1.5       bsh 		if (!ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED)) {
   1381       1.5       bsh 			SET(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED);
   1382       1.5       bsh 			imxuart_hwiflow(sc);
   1383       1.5       bsh 		}
   1384       1.5       bsh 	} else {
   1385       1.5       bsh 		if (ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED)) {
   1386       1.5       bsh 			CLR(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED);
   1387       1.5       bsh 			imxuart_schedrx(sc);
   1388       1.5       bsh 		}
   1389       1.5       bsh 		if (ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED)) {
   1390       1.5       bsh 			CLR(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED);
   1391       1.5       bsh 			imxuart_hwiflow(sc);
   1392       1.5       bsh 		}
   1393       1.5       bsh 	}
   1394       1.5       bsh 
   1395       1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1396       1.5       bsh 	return (1);
   1397       1.5       bsh }
   1398       1.5       bsh 
   1399       1.5       bsh /*
   1400       1.5       bsh  * (un)block input via hw flowcontrol
   1401       1.5       bsh  */
   1402       1.5       bsh void
   1403       1.5       bsh imxuart_hwiflow(struct imxuart_softc *sc)
   1404       1.5       bsh {
   1405       1.5       bsh #ifdef notyet
   1406       1.5       bsh 	struct imxuart_regs *regsp= &sc->sc_regs;
   1407       1.5       bsh 
   1408       1.5       bsh 	if (sc->sc_mcr_rts == 0)
   1409       1.5       bsh 		return;
   1410       1.5       bsh 
   1411       1.5       bsh 	if (ISSET(sc->sc_rx_flags, RX_ANY_BLOCK)) {
   1412       1.5       bsh 		CLR(sc->sc_mcr, sc->sc_mcr_rts);
   1413       1.5       bsh 		CLR(sc->sc_mcr_active, sc->sc_mcr_rts);
   1414       1.5       bsh 	} else {
   1415       1.5       bsh 		SET(sc->sc_mcr, sc->sc_mcr_rts);
   1416       1.5       bsh 		SET(sc->sc_mcr_active, sc->sc_mcr_rts);
   1417       1.5       bsh 	}
   1418       1.5       bsh 	UR_WRITE_1(regsp, IMXUART_REG_MCR, sc->sc_mcr_active);
   1419       1.5       bsh #endif
   1420       1.5       bsh }
   1421       1.5       bsh 
   1422       1.5       bsh 
   1423       1.5       bsh void
   1424       1.5       bsh imxustart(struct tty *tp)
   1425       1.5       bsh {
   1426       1.5       bsh 	struct imxuart_softc *sc =
   1427       1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(tp->t_dev));
   1428       1.5       bsh 	int s;
   1429       1.5       bsh 	u_char *tba;
   1430       1.5       bsh 	int tbc;
   1431       1.5       bsh 	u_int n;
   1432       1.5       bsh 	u_int space;
   1433       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1434       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1435       1.5       bsh 
   1436       1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
   1437       1.5       bsh 		return;
   1438       1.5       bsh 
   1439       1.5       bsh 	s = spltty();
   1440       1.5       bsh 	if (ISSET(tp->t_state, TS_BUSY | TS_TIMEOUT | TS_TTSTOP))
   1441       1.5       bsh 		goto out;
   1442       1.5       bsh 	if (sc->sc_tx_stopped)
   1443       1.5       bsh 		goto out;
   1444       1.5       bsh 	if (!ttypull(tp))
   1445       1.5       bsh 		goto out;
   1446       1.5       bsh 
   1447       1.5       bsh 	/* Grab the first contiguous region of buffer space. */
   1448       1.5       bsh 	tba = tp->t_outq.c_cf;
   1449       1.5       bsh 	tbc = ndqb(&tp->t_outq, 0);
   1450       1.5       bsh 
   1451       1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1452       1.5       bsh 
   1453       1.5       bsh 	sc->sc_tba = tba;
   1454       1.5       bsh 	sc->sc_tbc = tbc;
   1455       1.5       bsh 
   1456       1.5       bsh 	SET(tp->t_state, TS_BUSY);
   1457       1.5       bsh 	sc->sc_tx_busy = 1;
   1458       1.5       bsh 
   1459       1.5       bsh 	space = imxuart_txfifo_space(sc);
   1460       1.5       bsh 	n = MIN(sc->sc_tbc, space);
   1461       1.5       bsh 
   1462  1.22.2.1        ad 	if (n > 0) {
   1463  1.22.2.1        ad 		bus_space_write_multi_1(iot, ioh, IMX_UTXD, sc->sc_tba, n);
   1464  1.22.2.1        ad 		sc->sc_tbc -= n;
   1465  1.22.2.1        ad 		sc->sc_tba += n;
   1466  1.22.2.1        ad 	}
   1467       1.5       bsh 
   1468       1.5       bsh 	/* Enable transmit completion interrupts */
   1469       1.5       bsh 	imxuart_control_txint(sc, true);
   1470       1.5       bsh 
   1471       1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1472       1.5       bsh out:
   1473       1.5       bsh 	splx(s);
   1474       1.5       bsh 	return;
   1475       1.5       bsh }
   1476       1.5       bsh 
   1477       1.5       bsh /*
   1478       1.5       bsh  * Stop output on a line.
   1479       1.5       bsh  */
   1480       1.5       bsh void
   1481       1.5       bsh imxustop(struct tty *tp, int flag)
   1482       1.5       bsh {
   1483       1.5       bsh 	struct imxuart_softc *sc =
   1484       1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(tp->t_dev));
   1485       1.5       bsh 
   1486       1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1487       1.5       bsh 	if (ISSET(tp->t_state, TS_BUSY)) {
   1488       1.5       bsh 		/* Stop transmitting at the next chunk. */
   1489       1.5       bsh 		sc->sc_tbc = 0;
   1490       1.5       bsh 		sc->sc_heldtbc = 0;
   1491       1.5       bsh 		if (!ISSET(tp->t_state, TS_TTSTOP))
   1492       1.5       bsh 			SET(tp->t_state, TS_FLUSH);
   1493       1.5       bsh 	}
   1494       1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1495       1.5       bsh }
   1496       1.5       bsh 
   1497       1.5       bsh void
   1498       1.5       bsh imxudiag(void *arg)
   1499       1.5       bsh {
   1500       1.5       bsh #ifdef notyet
   1501       1.5       bsh 	struct imxuart_softc *sc = arg;
   1502       1.5       bsh 	int overflows, floods;
   1503       1.5       bsh 
   1504       1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1505       1.5       bsh 	overflows = sc->sc_overflows;
   1506       1.5       bsh 	sc->sc_overflows = 0;
   1507       1.5       bsh 	floods = sc->sc_floods;
   1508       1.5       bsh 	sc->sc_floods = 0;
   1509       1.5       bsh 	sc->sc_errors = 0;
   1510       1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1511       1.5       bsh 
   1512       1.5       bsh 	log(LOG_WARNING, "%s: %d silo overflow%s, %d ibuf flood%s\n",
   1513       1.5       bsh 	    device_xname(sc->sc_dev),
   1514       1.5       bsh 	    overflows, overflows == 1 ? "" : "s",
   1515       1.5       bsh 	    floods, floods == 1 ? "" : "s");
   1516       1.5       bsh #endif
   1517       1.5       bsh }
   1518       1.5       bsh 
   1519       1.5       bsh integrate void
   1520       1.5       bsh imxuart_rxsoft(struct imxuart_softc *sc, struct tty *tp)
   1521       1.5       bsh {
   1522       1.5       bsh 	int (*rint)(int, struct tty *) = tp->t_linesw->l_rint;
   1523       1.5       bsh 	u_int cc, scc, outp;
   1524       1.5       bsh 	uint16_t data;
   1525       1.5       bsh 	u_int code;
   1526       1.5       bsh 
   1527       1.5       bsh 	scc = cc = IMXUART_RBUF_AVAIL(sc);
   1528       1.5       bsh 
   1529       1.5       bsh #if 0
   1530       1.5       bsh 	if (cc == imxuart_rbuf_size-1) {
   1531       1.5       bsh 		sc->sc_floods++;
   1532       1.5       bsh 		if (sc->sc_errors++ == 0)
   1533       1.5       bsh 			callout_reset(&sc->sc_diag_callout, 60 * hz,
   1534       1.5       bsh 			    imxudiag, sc);
   1535       1.5       bsh 	}
   1536       1.5       bsh #endif
   1537       1.5       bsh 
   1538       1.5       bsh 	/* If not yet open, drop the entire buffer content here */
   1539       1.5       bsh 	if (!ISSET(tp->t_state, TS_ISOPEN)) {
   1540       1.5       bsh 		sc->sc_rbuf_out = sc->sc_rbuf_in;
   1541       1.5       bsh 		cc = 0;
   1542       1.5       bsh 	}
   1543       1.5       bsh 
   1544       1.5       bsh 	outp = sc->sc_rbuf_out;
   1545       1.5       bsh 
   1546       1.5       bsh #define	ERRBITS (IMX_URXD_PRERR|IMX_URXD_BRK|IMX_URXD_FRMERR|IMX_URXD_OVRRUN)
   1547       1.5       bsh 
   1548       1.5       bsh 	while (cc) {
   1549       1.5       bsh 	        data = sc->sc_rbuf[outp];
   1550       1.5       bsh 		code = data & IMX_URXD_RX_DATA;
   1551       1.5       bsh 		if (ISSET(data, ERRBITS)) {
   1552       1.5       bsh 			if (sc->sc_errors.err == 0)
   1553       1.5       bsh 				callout_reset(&sc->sc_diag_callout,
   1554       1.5       bsh 				    60 * hz, imxudiag, sc);
   1555       1.5       bsh 			if (ISSET(data, IMX_URXD_OVRRUN))
   1556       1.5       bsh 				sc->sc_errors.ovrrun++;
   1557       1.5       bsh 			if (ISSET(data, IMX_URXD_BRK)) {
   1558       1.5       bsh 				sc->sc_errors.brk++;
   1559       1.5       bsh 				SET(code, TTY_FE);
   1560       1.5       bsh 			}
   1561       1.5       bsh 			if (ISSET(data, IMX_URXD_FRMERR)) {
   1562       1.5       bsh 				sc->sc_errors.frmerr++;
   1563       1.5       bsh 				SET(code, TTY_FE);
   1564       1.5       bsh 			}
   1565       1.5       bsh 			if (ISSET(data, IMX_URXD_PRERR)) {
   1566       1.5       bsh 				sc->sc_errors.prerr++;
   1567       1.5       bsh 				SET(code, TTY_PE);
   1568       1.5       bsh 			}
   1569       1.5       bsh 		}
   1570       1.5       bsh 		if ((*rint)(code, tp) == -1) {
   1571       1.5       bsh 			/*
   1572       1.5       bsh 			 * The line discipline's buffer is out of space.
   1573       1.5       bsh 			 */
   1574       1.5       bsh 			if (!ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED)) {
   1575       1.5       bsh 				/*
   1576       1.5       bsh 				 * We're either not using flow control, or the
   1577       1.5       bsh 				 * line discipline didn't tell us to block for
   1578       1.5       bsh 				 * some reason.  Either way, we have no way to
   1579       1.5       bsh 				 * know when there's more space available, so
   1580       1.5       bsh 				 * just drop the rest of the data.
   1581       1.5       bsh 				 */
   1582       1.5       bsh 				sc->sc_rbuf_out = sc->sc_rbuf_in;
   1583       1.5       bsh 				cc = 0;
   1584       1.5       bsh 			} else {
   1585       1.5       bsh 				/*
   1586       1.5       bsh 				 * Don't schedule any more receive processing
   1587       1.5       bsh 				 * until the line discipline tells us there's
   1588       1.5       bsh 				 * space available (through imxuhwiflow()).
   1589       1.5       bsh 				 * Leave the rest of the data in the input
   1590       1.5       bsh 				 * buffer.
   1591       1.5       bsh 				 */
   1592       1.5       bsh 				SET(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED);
   1593       1.5       bsh 			}
   1594       1.5       bsh 			break;
   1595       1.5       bsh 		}
   1596       1.5       bsh 		outp = IMXUART_RBUF_INC(sc, outp, 1);
   1597       1.5       bsh 		cc--;
   1598       1.5       bsh 	}
   1599       1.5       bsh 
   1600       1.5       bsh 	if (cc != scc) {
   1601       1.5       bsh 		sc->sc_rbuf_out = outp;
   1602       1.5       bsh 		mutex_spin_enter(&sc->sc_lock);
   1603       1.5       bsh 
   1604       1.5       bsh 		cc = IMXUART_RBUF_SPACE(sc);
   1605       1.5       bsh 
   1606       1.5       bsh 		/* Buffers should be ok again, release possible block. */
   1607       1.5       bsh 		if (cc >= sc->sc_r_lowat) {
   1608       1.5       bsh 			if (ISSET(sc->sc_rx_flags, IMXUART_RX_IBUF_OVERFLOWED)) {
   1609       1.5       bsh 				CLR(sc->sc_rx_flags, IMXUART_RX_IBUF_OVERFLOWED);
   1610       1.5       bsh 				imxuart_control_rxint(sc, true);
   1611       1.5       bsh 			}
   1612       1.5       bsh 			if (ISSET(sc->sc_rx_flags, IMXUART_RX_IBUF_BLOCKED)) {
   1613       1.5       bsh 				CLR(sc->sc_rx_flags, IMXUART_RX_IBUF_BLOCKED);
   1614       1.5       bsh 				imxuart_hwiflow(sc);
   1615       1.5       bsh 			}
   1616       1.5       bsh 		}
   1617       1.5       bsh 		mutex_spin_exit(&sc->sc_lock);
   1618       1.5       bsh 	}
   1619       1.5       bsh }
   1620       1.5       bsh 
   1621       1.5       bsh integrate void
   1622       1.5       bsh imxuart_txsoft(struct imxuart_softc *sc, struct tty *tp)
   1623       1.5       bsh {
   1624       1.5       bsh 
   1625       1.5       bsh 	CLR(tp->t_state, TS_BUSY);
   1626       1.5       bsh 	if (ISSET(tp->t_state, TS_FLUSH))
   1627       1.5       bsh 		CLR(tp->t_state, TS_FLUSH);
   1628       1.5       bsh 	else
   1629       1.5       bsh 		ndflush(&tp->t_outq, (int)(sc->sc_tba - tp->t_outq.c_cf));
   1630       1.5       bsh 	(*tp->t_linesw->l_start)(tp);
   1631       1.5       bsh }
   1632       1.5       bsh 
   1633       1.5       bsh integrate void
   1634       1.5       bsh imxuart_stsoft(struct imxuart_softc *sc, struct tty *tp)
   1635       1.5       bsh {
   1636       1.5       bsh #ifdef notyet
   1637       1.5       bsh 	u_char msr, delta;
   1638       1.5       bsh 
   1639       1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1640       1.5       bsh 	msr = sc->sc_msr;
   1641       1.5       bsh 	delta = sc->sc_msr_delta;
   1642       1.5       bsh 	sc->sc_msr_delta = 0;
   1643       1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1644       1.5       bsh 
   1645       1.5       bsh 	if (ISSET(delta, sc->sc_msr_dcd)) {
   1646       1.5       bsh 		/*
   1647       1.5       bsh 		 * Inform the tty layer that carrier detect changed.
   1648       1.5       bsh 		 */
   1649       1.5       bsh 		(void) (*tp->t_linesw->l_modem)(tp, ISSET(msr, MSR_DCD));
   1650       1.5       bsh 	}
   1651       1.5       bsh 
   1652       1.5       bsh 	if (ISSET(delta, sc->sc_msr_cts)) {
   1653       1.5       bsh 		/* Block or unblock output according to flow control. */
   1654       1.5       bsh 		if (ISSET(msr, sc->sc_msr_cts)) {
   1655       1.5       bsh 			sc->sc_tx_stopped = 0;
   1656       1.5       bsh 			(*tp->t_linesw->l_start)(tp);
   1657       1.5       bsh 		} else {
   1658       1.5       bsh 			sc->sc_tx_stopped = 1;
   1659       1.5       bsh 		}
   1660       1.5       bsh 	}
   1661       1.5       bsh 
   1662       1.5       bsh #endif
   1663       1.5       bsh #ifdef IMXUART_DEBUG
   1664       1.5       bsh 	if (imxuart_debug)
   1665       1.5       bsh 		imxustatus(sc, "imxuart_stsoft");
   1666       1.5       bsh #endif
   1667       1.5       bsh }
   1668       1.5       bsh 
   1669       1.5       bsh void
   1670       1.5       bsh imxusoft(void *arg)
   1671       1.5       bsh {
   1672       1.5       bsh 	struct imxuart_softc *sc = arg;
   1673       1.5       bsh 	struct tty *tp;
   1674       1.5       bsh 
   1675       1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
   1676       1.5       bsh 		return;
   1677       1.5       bsh 
   1678       1.5       bsh 	tp = sc->sc_tty;
   1679       1.5       bsh 
   1680       1.5       bsh 	if (sc->sc_rx_ready) {
   1681       1.5       bsh 		sc->sc_rx_ready = 0;
   1682       1.5       bsh 		imxuart_rxsoft(sc, tp);
   1683       1.5       bsh 	}
   1684       1.5       bsh 
   1685       1.5       bsh 	if (sc->sc_st_check) {
   1686       1.5       bsh 		sc->sc_st_check = 0;
   1687       1.5       bsh 		imxuart_stsoft(sc, tp);
   1688       1.5       bsh 	}
   1689       1.5       bsh 
   1690       1.5       bsh 	if (sc->sc_tx_done) {
   1691       1.5       bsh 		sc->sc_tx_done = 0;
   1692       1.5       bsh 		imxuart_txsoft(sc, tp);
   1693       1.5       bsh 	}
   1694       1.5       bsh }
   1695       1.5       bsh 
   1696       1.5       bsh int
   1697       1.5       bsh imxuintr(void *arg)
   1698       1.5       bsh {
   1699       1.5       bsh 	struct imxuart_softc *sc = arg;
   1700       1.5       bsh 	uint32_t usr1, usr2;
   1701       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1702       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1703       1.5       bsh 
   1704       1.5       bsh 
   1705       1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
   1706       1.5       bsh 		return (0);
   1707       1.5       bsh 
   1708       1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1709       1.5       bsh 
   1710       1.5       bsh 	usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
   1711       1.5       bsh 
   1712       1.5       bsh 
   1713       1.5       bsh 	do {
   1714       1.5       bsh 		bus_space_write_4(iot, ioh, IMX_USR2,
   1715       1.5       bsh 		    usr2 & (IMX_USR2_BRCD|IMX_USR2_ORE));
   1716       1.5       bsh 		if (usr2 & IMX_USR2_BRCD) {
   1717       1.5       bsh 			/* Break signal detected */
   1718       1.5       bsh 			int cn_trapped = 0;
   1719       1.5       bsh 
   1720       1.5       bsh 			cn_check_magic(sc->sc_tty->t_dev,
   1721       1.5       bsh 				       CNC_BREAK, imxuart_cnm_state);
   1722       1.5       bsh 			if (cn_trapped)
   1723       1.5       bsh 				continue;
   1724       1.5       bsh #if defined(KGDB) && !defined(DDB)
   1725       1.5       bsh 			if (ISSET(sc->sc_hwflags, IMXUART_HW_KGDB)) {
   1726       1.5       bsh 				kgdb_connect(1);
   1727       1.5       bsh 				continue;
   1728       1.5       bsh 			}
   1729       1.5       bsh #endif
   1730       1.5       bsh 		}
   1731       1.5       bsh 
   1732       1.5       bsh 		if (usr2 & IMX_USR2_RDR)
   1733       1.5       bsh 			imxuintr_read(sc);
   1734       1.5       bsh 
   1735       1.5       bsh #ifdef	IMXUART_PPS
   1736       1.5       bsh 		{
   1737       1.5       bsh 			u_char	msr, delta;
   1738       1.5       bsh 
   1739       1.5       bsh 			msr = CSR_READ_1(regsp, IMXUART_REG_MSR);
   1740       1.5       bsh 			delta = msr ^ sc->sc_msr;
   1741       1.5       bsh 			sc->sc_msr = msr;
   1742       1.5       bsh 			if ((sc->sc_pps_state.ppsparam.mode & PPS_CAPTUREBOTH) &&
   1743       1.5       bsh 			    (delta & MSR_DCD)) {
   1744       1.5       bsh 				mutex_spin_enter(&timecounter_lock);
   1745       1.5       bsh 				pps_capture(&sc->sc_pps_state);
   1746       1.5       bsh 				pps_event(&sc->sc_pps_state,
   1747       1.5       bsh 				    (msr & MSR_DCD) ?
   1748       1.5       bsh 				    PPS_CAPTUREASSERT :
   1749       1.5       bsh 				    PPS_CAPTURECLEAR);
   1750       1.5       bsh 				mutex_spin_exit(&timecounter_lock);
   1751       1.5       bsh 			}
   1752       1.5       bsh 		}
   1753       1.5       bsh #endif
   1754       1.5       bsh 
   1755       1.5       bsh #ifdef notyet
   1756       1.5       bsh 		/*
   1757       1.5       bsh 		 * Process normal status changes
   1758       1.5       bsh 		 */
   1759       1.5       bsh 		if (ISSET(delta, sc->sc_msr_mask)) {
   1760       1.5       bsh 			SET(sc->sc_msr_delta, delta);
   1761       1.5       bsh 
   1762       1.5       bsh 			/*
   1763       1.5       bsh 			 * Stop output immediately if we lose the output
   1764       1.5       bsh 			 * flow control signal or carrier detect.
   1765       1.5       bsh 			 */
   1766       1.5       bsh 			if (ISSET(~msr, sc->sc_msr_mask)) {
   1767       1.5       bsh 				sc->sc_tbc = 0;
   1768       1.5       bsh 				sc->sc_heldtbc = 0;
   1769       1.5       bsh #ifdef IMXUART_DEBUG
   1770       1.5       bsh 				if (imxuart_debug)
   1771       1.5       bsh 					imxustatus(sc, "imxuintr  ");
   1772       1.5       bsh #endif
   1773       1.5       bsh 			}
   1774       1.5       bsh 
   1775       1.5       bsh 			sc->sc_st_check = 1;
   1776       1.5       bsh 		}
   1777       1.5       bsh #endif
   1778       1.5       bsh 
   1779       1.5       bsh 		usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
   1780       1.5       bsh 	} while (usr2 & (IMX_USR2_RDR|IMX_USR2_BRCD));
   1781       1.5       bsh 
   1782       1.5       bsh 	usr1 = bus_space_read_4(iot, ioh, IMX_USR1);
   1783       1.5       bsh 	if (usr1 & IMX_USR1_TRDY)
   1784       1.5       bsh 		imxuintr_send(sc);
   1785       1.5       bsh 
   1786       1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1787       1.5       bsh 
   1788       1.5       bsh 	/* Wake up the poller. */
   1789       1.5       bsh 	softint_schedule(sc->sc_si);
   1790       1.5       bsh 
   1791       1.9       tls #ifdef RND_COM
   1792       1.5       bsh 	rnd_add_uint32(&sc->rnd_source, iir | lsr);
   1793       1.5       bsh #endif
   1794       1.5       bsh 
   1795       1.5       bsh 	return (1);
   1796       1.5       bsh }
   1797       1.5       bsh 
   1798       1.5       bsh 
   1799       1.5       bsh /*
   1800       1.5       bsh  * called when there is least one character in rxfifo
   1801       1.5       bsh  *
   1802       1.5       bsh  */
   1803       1.5       bsh 
   1804       1.5       bsh static void
   1805       1.5       bsh imxuintr_read(struct imxuart_softc *sc)
   1806       1.5       bsh {
   1807       1.5       bsh 	int cc;
   1808       1.5       bsh 	uint16_t rd;
   1809       1.5       bsh 	uint32_t usr2;
   1810       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1811       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1812       1.5       bsh 
   1813       1.5       bsh 	cc = IMXUART_RBUF_SPACE(sc);
   1814       1.5       bsh 
   1815       1.5       bsh 	/* clear aging timer interrupt */
   1816       1.5       bsh 	bus_space_write_4(iot, ioh, IMX_USR1, IMX_USR1_AGTIM);
   1817       1.5       bsh 
   1818       1.5       bsh 	while (cc > 0) {
   1819       1.5       bsh 		int cn_trapped = 0;
   1820       1.5       bsh 
   1821       1.5       bsh 
   1822       1.5       bsh 		sc->sc_rbuf[sc->sc_rbuf_in] = rd =
   1823       1.5       bsh 		    bus_space_read_4(iot, ioh, IMX_URXD);
   1824       1.5       bsh 
   1825       1.5       bsh 		cn_check_magic(sc->sc_tty->t_dev,
   1826       1.5       bsh 		    rd & 0xff, imxuart_cnm_state);
   1827       1.5       bsh 
   1828       1.5       bsh 		if (!cn_trapped) {
   1829      1.15       ryo #if defined(DDB) && defined(DDB_KEYCODE)
   1830      1.15       ryo 			/*
   1831      1.15       ryo 			 * Temporary hack so that I can force the kernel into
   1832      1.15       ryo 			 * the debugger via the serial port
   1833      1.15       ryo 			 */
   1834      1.15       ryo 			if ((rd & 0xff) == DDB_KEYCODE)
   1835      1.15       ryo 				Debugger();
   1836      1.15       ryo #endif
   1837       1.5       bsh 			sc->sc_rbuf_in = IMXUART_RBUF_INC(sc, sc->sc_rbuf_in, 1);
   1838       1.5       bsh 			cc--;
   1839       1.5       bsh 		}
   1840       1.5       bsh 
   1841       1.5       bsh 		usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
   1842       1.5       bsh 		if (!(usr2 & IMX_USR2_RDR))
   1843       1.5       bsh 			break;
   1844       1.5       bsh 	}
   1845       1.5       bsh 
   1846       1.5       bsh 	/*
   1847       1.5       bsh 	 * Current string of incoming characters ended because
   1848       1.5       bsh 	 * no more data was available or we ran out of space.
   1849       1.5       bsh 	 * Schedule a receive event if any data was received.
   1850       1.5       bsh 	 * If we're out of space, turn off receive interrupts.
   1851       1.5       bsh 	 */
   1852       1.5       bsh 	if (!ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED))
   1853       1.5       bsh 		sc->sc_rx_ready = 1;
   1854       1.5       bsh 	/*
   1855       1.5       bsh 	 * See if we are in danger of overflowing a buffer. If
   1856       1.5       bsh 	 * so, use hardware flow control to ease the pressure.
   1857       1.5       bsh 	 */
   1858       1.5       bsh 	if (!ISSET(sc->sc_rx_flags, IMXUART_RX_IBUF_BLOCKED) &&
   1859       1.5       bsh 	    cc < sc->sc_r_hiwat) {
   1860       1.5       bsh 		sc->sc_rx_flags |= IMXUART_RX_IBUF_BLOCKED;
   1861       1.5       bsh 		imxuart_hwiflow(sc);
   1862       1.5       bsh 	}
   1863       1.5       bsh 
   1864       1.5       bsh 	/*
   1865       1.5       bsh 	 * If we're out of space, disable receive interrupts
   1866       1.5       bsh 	 * until the queue has drained a bit.
   1867       1.5       bsh 	 */
   1868       1.5       bsh 	if (!cc) {
   1869       1.5       bsh 		sc->sc_rx_flags |= IMXUART_RX_IBUF_OVERFLOWED;
   1870       1.5       bsh 		imxuart_control_rxint(sc, false);
   1871       1.5       bsh 	}
   1872       1.5       bsh }
   1873       1.5       bsh 
   1874       1.5       bsh 
   1875       1.5       bsh 
   1876       1.5       bsh /*
   1877       1.5       bsh  * find how many chars we can put into tx-fifo
   1878       1.5       bsh  */
   1879       1.5       bsh static u_int
   1880       1.5       bsh imxuart_txfifo_space(struct imxuart_softc *sc)
   1881       1.5       bsh {
   1882       1.5       bsh 	uint32_t usr1, usr2;
   1883       1.5       bsh 	u_int cc;
   1884       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1885       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1886       1.5       bsh 
   1887       1.5       bsh 	usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
   1888       1.5       bsh 	if (usr2 & IMX_USR2_TXFE)
   1889       1.5       bsh 		cc = sc->sc_txfifo_len;
   1890       1.5       bsh 	else {
   1891       1.5       bsh 		usr1 = bus_space_read_4(iot, ioh, IMX_USR1);
   1892       1.5       bsh 		if (usr1 & IMX_USR1_TRDY)
   1893       1.5       bsh 			cc = sc->sc_txfifo_thresh;
   1894       1.5       bsh 		else
   1895       1.5       bsh 			cc = 0;
   1896       1.5       bsh 	}
   1897       1.5       bsh 
   1898       1.5       bsh 	return cc;
   1899       1.5       bsh }
   1900       1.5       bsh 
   1901       1.5       bsh void
   1902       1.5       bsh imxuintr_send(struct imxuart_softc *sc)
   1903       1.5       bsh {
   1904       1.5       bsh 	uint32_t usr2;
   1905       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1906       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1907       1.5       bsh 	int cc = 0;
   1908       1.5       bsh 
   1909       1.5       bsh 	usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
   1910       1.5       bsh 
   1911       1.5       bsh 	if (sc->sc_pending) {
   1912       1.5       bsh 		if (usr2 & IMX_USR2_TXFE) {
   1913       1.5       bsh 			imxuart_load_pendings(sc);
   1914       1.5       bsh 			sc->sc_tbc = sc->sc_heldtbc;
   1915       1.5       bsh 			sc->sc_heldtbc = 0;
   1916       1.5       bsh 		}
   1917       1.5       bsh 		else {
   1918       1.5       bsh 			/* wait for TX fifo empty */
   1919       1.5       bsh 			imxuart_control_txint(sc, true);
   1920       1.5       bsh 			return;
   1921       1.5       bsh 		}
   1922       1.5       bsh 	}
   1923       1.5       bsh 
   1924       1.5       bsh 	cc = imxuart_txfifo_space(sc);
   1925       1.5       bsh 	cc = MIN(cc, sc->sc_tbc);
   1926       1.5       bsh 
   1927       1.5       bsh 	if (cc > 0) {
   1928       1.5       bsh 		bus_space_write_multi_1(iot, ioh, IMX_UTXD, sc->sc_tba, cc);
   1929       1.5       bsh 		sc->sc_tbc -= cc;
   1930       1.5       bsh 		sc->sc_tba += cc;
   1931       1.5       bsh 	}
   1932       1.5       bsh 
   1933       1.5       bsh 	if (sc->sc_tbc > 0)
   1934       1.5       bsh 		imxuart_control_txint(sc, true);
   1935       1.5       bsh 	else {
   1936       1.5       bsh 		/* no more chars to send.
   1937       1.5       bsh 		   we don't need tx interrupt any more. */
   1938       1.5       bsh 		imxuart_control_txint(sc, false);
   1939       1.5       bsh 		if (sc->sc_tx_busy) {
   1940       1.5       bsh 			sc->sc_tx_busy = 0;
   1941       1.5       bsh 			sc->sc_tx_done = 1;
   1942       1.5       bsh 		}
   1943       1.5       bsh 	}
   1944       1.5       bsh }
   1945       1.5       bsh 
   1946       1.5       bsh static void
   1947       1.5       bsh imxuart_disable_all_interrupts(struct imxuart_softc *sc)
   1948       1.5       bsh {
   1949       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1950       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1951       1.5       bsh 
   1952       1.5       bsh 	sc->sc_ucr1 &= ~IMXUART_INTRS_UCR1;
   1953       1.5       bsh 	sc->sc_ucr2 &= ~IMXUART_INTRS_UCR2;
   1954       1.5       bsh 	sc->sc_ucr3 &= ~IMXUART_INTRS_UCR3;
   1955       1.5       bsh 	sc->sc_ucr4 &= ~IMXUART_INTRS_UCR4;
   1956       1.5       bsh 
   1957       1.5       bsh 
   1958       1.5       bsh 	bus_space_write_region_4(iot, ioh, IMX_UCR1, sc->sc_ucr, 4);
   1959       1.5       bsh }
   1960       1.5       bsh 
   1961       1.5       bsh static void
   1962       1.5       bsh imxuart_control_rxint(struct imxuart_softc *sc, bool enable)
   1963       1.5       bsh {
   1964       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1965       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1966       1.5       bsh 	uint32_t ucr1, ucr2;
   1967       1.5       bsh 
   1968       1.5       bsh 	ucr1 = sc->sc_ucr1;
   1969       1.5       bsh 	ucr2 = sc->sc_ucr2;
   1970       1.5       bsh 
   1971       1.5       bsh 	if (enable) {
   1972       1.5       bsh 		ucr1 |= IMX_UCR1_RRDYEN;
   1973       1.5       bsh 		ucr2 |= IMX_UCR2_ATEN;
   1974       1.5       bsh 	}
   1975       1.5       bsh 	else {
   1976       1.5       bsh 		ucr1 &= ~IMX_UCR1_RRDYEN;
   1977       1.5       bsh 		ucr2 &= ~IMX_UCR2_ATEN;
   1978       1.5       bsh 	}
   1979       1.5       bsh 
   1980       1.5       bsh 	if (ucr1 != sc->sc_ucr1 || ucr2 != sc->sc_ucr2) {
   1981       1.5       bsh 		sc->sc_ucr1 = ucr1;
   1982       1.5       bsh 		sc->sc_ucr2 = ucr2;
   1983       1.5       bsh 		bus_space_write_region_4(iot, ioh, IMX_UCR1, sc->sc_ucr, 2);
   1984       1.5       bsh 	}
   1985       1.5       bsh }
   1986       1.5       bsh 
   1987       1.5       bsh static void
   1988       1.5       bsh imxuart_control_txint(struct imxuart_softc *sc, bool enable)
   1989       1.5       bsh {
   1990       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1991       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1992       1.5       bsh 	uint32_t ucr1;
   1993       1.5       bsh 	uint32_t mask;
   1994       1.5       bsh 
   1995       1.5       bsh 	/* if parameter change is pending, get interrupt when Tx fifo
   1996       1.5       bsh 	   is completely empty.  otherwise, get interrupt when txfifo
   1997       1.5       bsh 	   has less characters than threshold */
   1998       1.5       bsh 	mask = sc->sc_pending ? IMX_UCR1_TXMPTYEN : IMX_UCR1_TRDYEN;
   1999       1.5       bsh 
   2000       1.5       bsh 	ucr1 = sc->sc_ucr1;
   2001       1.5       bsh 
   2002       1.5       bsh 	CLR(ucr1, IMX_UCR1_TXMPTYEN|IMX_UCR1_TRDYEN);
   2003       1.5       bsh 	if (enable)
   2004       1.5       bsh 		SET(ucr1, mask);
   2005       1.5       bsh 
   2006       1.5       bsh 	if (ucr1 != sc->sc_ucr1) {
   2007       1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR1, ucr1);
   2008       1.5       bsh 		sc->sc_ucr1 = ucr1;
   2009       1.5       bsh 	}
   2010       1.5       bsh }
   2011       1.5       bsh 
   2012       1.5       bsh 
   2013       1.5       bsh static void
   2014       1.5       bsh imxuart_load_params(struct imxuart_softc *sc)
   2015       1.5       bsh {
   2016       1.5       bsh 	uint32_t ucr2;
   2017       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   2018       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   2019       1.5       bsh 
   2020       1.5       bsh 	ucr2 = (sc->sc_ucr2_d & ~IMX_UCR2_ATEN) |
   2021       1.5       bsh 	    (sc->sc_ucr2 & IMX_UCR2_ATEN);
   2022       1.5       bsh 
   2023       1.5       bsh 	bus_space_write_4(iot, ioh, IMX_UCR2, ucr2);
   2024       1.5       bsh 	sc->sc_ucr2 = ucr2;
   2025       1.5       bsh }
   2026       1.5       bsh 
   2027       1.5       bsh static void
   2028       1.5       bsh imxuart_load_speed(struct imxuart_softc *sc)
   2029       1.5       bsh {
   2030       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   2031       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   2032       1.5       bsh 	int n, rfdiv, ufcr;
   2033       1.5       bsh 
   2034       1.5       bsh #ifdef notyet
   2035       1.5       bsh 	/*
   2036       1.5       bsh 	 * Set the FIFO threshold based on the receive speed.
   2037       1.5       bsh 	 *
   2038       1.5       bsh 	 *  * If it's a low speed, it's probably a mouse or some other
   2039       1.5       bsh 	 *    interactive device, so set the threshold low.
   2040       1.5       bsh 	 *  * If it's a high speed, trim the trigger level down to prevent
   2041       1.5       bsh 	 *    overflows.
   2042       1.5       bsh 	 *  * Otherwise set it a bit higher.
   2043       1.5       bsh 	 */
   2044       1.5       bsh 	if (t->c_ospeed <= 1200)
   2045       1.5       bsh 		sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_1;
   2046       1.5       bsh 	else if (t->c_ospeed <= 38400)
   2047       1.5       bsh 		sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_8;
   2048       1.5       bsh 	else
   2049       1.5       bsh 		sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_4;
   2050       1.5       bsh #endif
   2051       1.5       bsh 
   2052       1.5       bsh 	n = 32 - sc->sc_txfifo_thresh;
   2053       1.5       bsh 	n = MAX(2, n);
   2054       1.5       bsh 
   2055       1.5       bsh 	rfdiv = IMX_UFCR_DIVIDER_TO_RFDIV(imxuart_freqdiv);
   2056       1.5       bsh 
   2057       1.5       bsh 	ufcr = (n << IMX_UFCR_TXTL_SHIFT) |
   2058       1.5       bsh 		(rfdiv << IMX_UFCR_RFDIV_SHIFT) |
   2059       1.5       bsh 		(16 << IMX_UFCR_RXTL_SHIFT);
   2060       1.5       bsh 
   2061       1.5       bsh 	/* keep DCE/DTE bit */
   2062       1.5       bsh 	ufcr |= bus_space_read_4(iot, ioh, IMX_UFCR) & IMX_UFCR_DCEDTE;
   2063       1.5       bsh 
   2064       1.5       bsh 	bus_space_write_4(iot, ioh, IMX_UFCR, ufcr);
   2065       1.5       bsh 
   2066       1.5       bsh 	/* UBIR must updated before UBMR */
   2067       1.5       bsh 	bus_space_write_4(iot, ioh,
   2068       1.5       bsh 	    IMX_UBIR, sc->sc_ratio.numerator);
   2069       1.5       bsh 	bus_space_write_4(iot, ioh,
   2070       1.5       bsh 	    IMX_UBMR, sc->sc_ratio.modulator);
   2071       1.5       bsh 
   2072       1.5       bsh 
   2073       1.5       bsh }
   2074       1.5       bsh 
   2075       1.5       bsh 
   2076       1.5       bsh static void
   2077       1.5       bsh imxuart_load_pendings(struct imxuart_softc *sc)
   2078       1.5       bsh {
   2079       1.5       bsh 	if (sc->sc_pending & IMXUART_PEND_PARAM)
   2080       1.5       bsh 		imxuart_load_params(sc);
   2081       1.5       bsh 	if (sc->sc_pending & IMXUART_PEND_SPEED)
   2082       1.5       bsh 		imxuart_load_speed(sc);
   2083       1.5       bsh 	sc->sc_pending = 0;
   2084       1.5       bsh }
   2085       1.5       bsh 
   2086       1.5       bsh #if defined(IMXUARTCONSOLE) || defined(KGDB)
   2087       1.5       bsh 
   2088       1.5       bsh /*
   2089       1.5       bsh  * The following functions are polled getc and putc routines, shared
   2090       1.5       bsh  * by the console and kgdb glue.
   2091       1.5       bsh  *
   2092       1.5       bsh  * The read-ahead code is so that you can detect pending in-band
   2093       1.5       bsh  * cn_magic in polled mode while doing output rather than having to
   2094       1.5       bsh  * wait until the kernel decides it needs input.
   2095       1.5       bsh  */
   2096       1.5       bsh 
   2097       1.5       bsh #define	READAHEAD_RING_LEN	16
   2098       1.5       bsh static int imxuart_readahead[READAHEAD_RING_LEN];
   2099       1.5       bsh static int imxuart_readahead_in = 0;
   2100       1.5       bsh static int imxuart_readahead_out = 0;
   2101       1.5       bsh #define	READAHEAD_IS_EMPTY()	(imxuart_readahead_in==imxuart_readahead_out)
   2102       1.5       bsh #define	READAHEAD_IS_FULL()	\
   2103       1.5       bsh 	(((imxuart_readahead_in+1) & (READAHEAD_RING_LEN-1)) ==imxuart_readahead_out)
   2104       1.5       bsh 
   2105       1.5       bsh int
   2106       1.5       bsh imxuart_common_getc(dev_t dev, struct imxuart_regs *regsp)
   2107       1.5       bsh {
   2108       1.5       bsh 	int s = splserial();
   2109       1.5       bsh 	u_char c;
   2110       1.5       bsh 	bus_space_tag_t iot = regsp->ur_iot;
   2111       1.5       bsh 	bus_space_handle_t ioh = regsp->ur_ioh;
   2112       1.5       bsh 	uint32_t usr2;
   2113       1.5       bsh 
   2114       1.5       bsh 	/* got a character from reading things earlier */
   2115       1.5       bsh 	if (imxuart_readahead_in != imxuart_readahead_out) {
   2116       1.5       bsh 
   2117       1.5       bsh 		c = imxuart_readahead[imxuart_readahead_out];
   2118       1.5       bsh 		imxuart_readahead_out = (imxuart_readahead_out + 1) &
   2119       1.5       bsh 		    (READAHEAD_RING_LEN-1);
   2120       1.5       bsh 		splx(s);
   2121       1.5       bsh 		return (c);
   2122       1.5       bsh 	}
   2123       1.5       bsh 
   2124       1.5       bsh 	/* block until a character becomes available */
   2125       1.5       bsh 	while (!((usr2 = bus_space_read_4(iot, ioh, IMX_USR2)) & IMX_USR2_RDR))
   2126       1.5       bsh 		;
   2127       1.5       bsh 
   2128       1.5       bsh 	c = 0xff & bus_space_read_4(iot, ioh, IMX_URXD);
   2129       1.5       bsh 
   2130       1.5       bsh 	{
   2131      1.12   hkenken 		int __attribute__((__unused__))cn_trapped = 0; /* unused */
   2132       1.5       bsh #ifdef DDB
   2133       1.5       bsh 		extern int db_active;
   2134       1.5       bsh 		if (!db_active)
   2135       1.5       bsh #endif
   2136       1.5       bsh 			cn_check_magic(dev, c, imxuart_cnm_state);
   2137       1.5       bsh 	}
   2138       1.5       bsh 	splx(s);
   2139       1.5       bsh 	return (c);
   2140       1.5       bsh }
   2141       1.5       bsh 
   2142       1.5       bsh void
   2143       1.5       bsh imxuart_common_putc(dev_t dev, struct imxuart_regs *regsp, int c)
   2144       1.5       bsh {
   2145       1.5       bsh 	int s = splserial();
   2146       1.5       bsh 	int cin, timo;
   2147       1.5       bsh 	bus_space_tag_t iot = regsp->ur_iot;
   2148       1.5       bsh 	bus_space_handle_t ioh = regsp->ur_ioh;
   2149       1.5       bsh 	uint32_t usr2;
   2150       1.5       bsh 
   2151       1.5       bsh 	if (!READAHEAD_IS_FULL() &&
   2152       1.5       bsh 	    ((usr2 = bus_space_read_4(iot, ioh, IMX_USR2)) & IMX_USR2_RDR)) {
   2153       1.5       bsh 
   2154      1.12   hkenken 		int __attribute__((__unused__))cn_trapped = 0;
   2155       1.5       bsh 		cin = bus_space_read_4(iot, ioh, IMX_URXD);
   2156       1.5       bsh 		cn_check_magic(dev, cin & 0xff, imxuart_cnm_state);
   2157       1.5       bsh 		imxuart_readahead_in = (imxuart_readahead_in + 1) &
   2158       1.5       bsh 		    (READAHEAD_RING_LEN-1);
   2159       1.5       bsh 	}
   2160       1.5       bsh 
   2161       1.5       bsh 	/* wait for any pending transmission to finish */
   2162       1.5       bsh 	timo = 150000;
   2163       1.5       bsh 	do {
   2164       1.5       bsh 		if (bus_space_read_4(iot, ioh, IMX_USR1) & IMX_USR1_TRDY) {
   2165       1.5       bsh 			bus_space_write_4(iot, ioh, IMX_UTXD, c);
   2166       1.5       bsh 			break;
   2167       1.5       bsh 		}
   2168       1.5       bsh 	} while(--timo > 0);
   2169       1.5       bsh 
   2170       1.5       bsh 	IMXUART_BARRIER(regsp, BR | BW);
   2171       1.5       bsh 
   2172       1.5       bsh 	splx(s);
   2173       1.5       bsh }
   2174      1.19       ryo #endif /* defined(IMXUARTCONSOLE) || defined(KGDB) */
   2175       1.5       bsh 
   2176       1.5       bsh /*
   2177      1.19       ryo  * Initialize UART
   2178       1.5       bsh  */
   2179       1.5       bsh int
   2180      1.18       ryo imxuart_init(struct imxuart_regs *regsp, int rate, tcflag_t cflag, int domap)
   2181       1.5       bsh {
   2182       1.5       bsh 	struct imxuart_baudrate_ratio ratio;
   2183       1.5       bsh 	int rfdiv = IMX_UFCR_DIVIDER_TO_RFDIV(imxuart_freqdiv);
   2184       1.5       bsh 	uint32_t ufcr;
   2185      1.18       ryo 	int error;
   2186       1.5       bsh 
   2187      1.18       ryo 	if (domap && (error = bus_space_map(regsp->ur_iot, regsp->ur_iobase,
   2188      1.18       ryo 	     IMX_UART_SIZE, 0, &regsp->ur_ioh)) != 0)
   2189      1.18       ryo 		return error;
   2190       1.5       bsh 
   2191  1.22.2.1        ad 	if (imxuart_freq != 0) {
   2192  1.22.2.1        ad 		if (imxuspeed(rate, &ratio) < 0)
   2193  1.22.2.1        ad 			return EINVAL;
   2194  1.22.2.1        ad 
   2195  1.22.2.1        ad 		/* UBIR must updated before UBMR */
   2196  1.22.2.1        ad 		bus_space_write_4(regsp->ur_iot, regsp->ur_ioh,
   2197  1.22.2.1        ad 		    IMX_UBIR, ratio.numerator);
   2198  1.22.2.1        ad 		bus_space_write_4(regsp->ur_iot, regsp->ur_ioh,
   2199  1.22.2.1        ad 		    IMX_UBMR, ratio.modulator);
   2200  1.22.2.1        ad 	}
   2201       1.5       bsh 
   2202       1.5       bsh 	/* XXX: DTREN, DPEC */
   2203       1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_UCR3,
   2204       1.5       bsh 	    IMX_UCR3_DSR|IMX_UCR3_RXDMUXSEL);
   2205       1.5       bsh 
   2206  1.22.2.1        ad 	ufcr = bus_space_read_4(regsp->ur_iot, regsp->ur_ioh, IMX_UFCR);
   2207  1.22.2.1        ad 	ufcr &= ~IMX_UFCR_TXTL;
   2208  1.22.2.1        ad 	ufcr |= (8 << IMX_UFCR_TXTL_SHIFT);
   2209  1.22.2.1        ad 	ufcr &= ~IMX_UFCR_RXTL;
   2210  1.22.2.1        ad 	ufcr |= (1 << IMX_UFCR_RXTL_SHIFT);
   2211  1.22.2.1        ad 	if (imxuart_freq != 0) {
   2212  1.22.2.1        ad 		ufcr &= ~IMX_UFCR_RFDIV;
   2213  1.22.2.1        ad 		ufcr |= (rfdiv << IMX_UFCR_RFDIV_SHIFT);
   2214  1.22.2.1        ad 	}
   2215       1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_UFCR, ufcr);
   2216       1.5       bsh 
   2217  1.22.2.1        ad 	if (imxuart_freq != 0) {
   2218  1.22.2.1        ad 		bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_ONEMS,
   2219  1.22.2.1        ad 		    imxuart_freq / imxuart_freqdiv / 1000);
   2220  1.22.2.1        ad 	}
   2221       1.5       bsh 
   2222       1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_UCR2,
   2223       1.5       bsh 			  IMX_UCR2_IRTS|
   2224       1.5       bsh 			  IMX_UCR2_CTSC|
   2225       1.5       bsh 			  IMX_UCR2_WS|IMX_UCR2_TXEN|
   2226       1.5       bsh 			  IMX_UCR2_RXEN|IMX_UCR2_SRST);
   2227       1.5       bsh 	/* clear status registers */
   2228       1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_USR1, 0xffff);
   2229       1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_USR2, 0xffff);
   2230       1.5       bsh 
   2231       1.5       bsh 
   2232       1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_UCR1,
   2233       1.5       bsh 	    IMX_UCR1_UARTEN);
   2234       1.5       bsh 
   2235       1.5       bsh 	return (0);
   2236       1.5       bsh }
   2237       1.5       bsh 
   2238       1.5       bsh 
   2239       1.5       bsh #ifdef	IMXUARTCONSOLE
   2240       1.5       bsh /*
   2241       1.5       bsh  * Following are all routines needed for UART to act as console
   2242       1.5       bsh  */
   2243       1.5       bsh struct consdev imxucons = {
   2244       1.5       bsh 	NULL, NULL, imxucngetc, imxucnputc, imxucnpollc, NULL, NULL, NULL,
   2245       1.5       bsh 	NODEV, CN_NORMAL
   2246       1.5       bsh };
   2247       1.5       bsh 
   2248       1.5       bsh 
   2249       1.5       bsh int
   2250      1.20   hkenken imxuart_cnattach(bus_space_tag_t iot, paddr_t iobase, u_int rate,
   2251      1.20   hkenken     tcflag_t cflag)
   2252       1.5       bsh {
   2253       1.5       bsh 	struct imxuart_regs regs;
   2254       1.5       bsh 	int res;
   2255       1.5       bsh 
   2256       1.5       bsh 	regs.ur_iot = iot;
   2257       1.5       bsh 	regs.ur_iobase = iobase;
   2258       1.5       bsh 
   2259      1.18       ryo 	res = imxuart_init(&regs, rate, cflag, true);
   2260       1.5       bsh 	if (res)
   2261       1.5       bsh 		return (res);
   2262       1.5       bsh 
   2263       1.5       bsh 	cn_tab = &imxucons;
   2264       1.5       bsh 	cn_init_magic(&imxuart_cnm_state);
   2265       1.5       bsh 	cn_set_magic("\047\001"); /* default magic is BREAK */
   2266       1.5       bsh 
   2267       1.5       bsh 	imxuconsrate = rate;
   2268       1.5       bsh 	imxuconscflag = cflag;
   2269       1.5       bsh 
   2270       1.5       bsh 	imxuconsregs = regs;
   2271       1.5       bsh 
   2272       1.5       bsh 	return 0;
   2273       1.5       bsh }
   2274       1.5       bsh 
   2275       1.5       bsh int
   2276       1.5       bsh imxucngetc(dev_t dev)
   2277       1.5       bsh {
   2278       1.5       bsh 	return (imxuart_common_getc(dev, &imxuconsregs));
   2279       1.5       bsh }
   2280       1.5       bsh 
   2281       1.5       bsh /*
   2282       1.5       bsh  * Console kernel output character routine.
   2283       1.5       bsh  */
   2284       1.5       bsh void
   2285       1.5       bsh imxucnputc(dev_t dev, int c)
   2286       1.5       bsh {
   2287       1.5       bsh 	imxuart_common_putc(dev, &imxuconsregs, c);
   2288       1.5       bsh }
   2289       1.5       bsh 
   2290       1.5       bsh void
   2291       1.5       bsh imxucnpollc(dev_t dev, int on)
   2292       1.5       bsh {
   2293       1.5       bsh 
   2294      1.10   mlelstv 	imxuart_readahead_in = 0;
   2295      1.10   mlelstv 	imxuart_readahead_out = 0;
   2296       1.5       bsh }
   2297       1.5       bsh 
   2298       1.5       bsh #endif	/* IMXUARTCONSOLE */
   2299       1.5       bsh 
   2300       1.5       bsh #ifdef KGDB
   2301       1.5       bsh int
   2302       1.5       bsh imxuart_kgdb_attach(bus_space_tag_t iot, paddr_t iobase, u_int rate,
   2303       1.5       bsh     tcflag_t cflag)
   2304       1.5       bsh {
   2305       1.5       bsh 	int res;
   2306       1.5       bsh 
   2307       1.5       bsh 	if (iot == imxuconsregs.ur_iot &&
   2308       1.5       bsh 	    iobase == imxuconsregs.ur_iobase) {
   2309       1.5       bsh #if !defined(DDB)
   2310       1.5       bsh 		return (EBUSY); /* cannot share with console */
   2311       1.5       bsh #else
   2312       1.5       bsh 		imxu_kgdb_regs.ur_iot = iot;
   2313       1.5       bsh 		imxu_kgdb_regs.ur_ioh = imxuconsregs.ur_ioh;
   2314       1.5       bsh 		imxu_kgdb_regs.ur_iobase = iobase;
   2315       1.5       bsh #endif
   2316       1.5       bsh 	} else {
   2317       1.5       bsh 		imxu_kgdb_regs.ur_iot = iot;
   2318       1.5       bsh 		imxu_kgdb_regs.ur_iobase = iobase;
   2319       1.5       bsh 
   2320      1.18       ryo 		res = imxuart_init(&imxu_kgdb_regs, rate, cflag, true);
   2321       1.5       bsh 		if (res)
   2322       1.5       bsh 			return (res);
   2323       1.5       bsh 
   2324       1.5       bsh 		/*
   2325       1.5       bsh 		 * XXXfvdl this shouldn't be needed, but the cn_magic goo
   2326       1.5       bsh 		 * expects this to be initialized
   2327       1.5       bsh 		 */
   2328       1.5       bsh 		cn_init_magic(&imxuart_cnm_state);
   2329       1.5       bsh 		cn_set_magic("\047\001");
   2330       1.5       bsh 	}
   2331       1.5       bsh 
   2332       1.5       bsh 	kgdb_attach(imxuart_kgdb_getc, imxuart_kgdb_putc, &imxu_kgdb_regs);
   2333       1.5       bsh 	kgdb_dev = 123; /* unneeded, only to satisfy some tests */
   2334       1.5       bsh 
   2335       1.5       bsh 	return (0);
   2336       1.5       bsh }
   2337       1.5       bsh 
   2338       1.5       bsh /* ARGSUSED */
   2339       1.5       bsh int
   2340       1.5       bsh imxuart_kgdb_getc(void *arg)
   2341       1.5       bsh {
   2342       1.5       bsh 	struct imxuart_regs *regs = arg;
   2343       1.5       bsh 
   2344       1.5       bsh 	return (imxuart_common_getc(NODEV, regs));
   2345       1.5       bsh }
   2346       1.5       bsh 
   2347       1.5       bsh /* ARGSUSED */
   2348       1.5       bsh void
   2349       1.5       bsh imxuart_kgdb_putc(void *arg, int c)
   2350       1.5       bsh {
   2351       1.5       bsh 	struct imxuart_regs *regs = arg;
   2352       1.5       bsh 
   2353       1.5       bsh 	imxuart_common_putc(NODEV, regs, c);
   2354       1.5       bsh }
   2355       1.5       bsh #endif /* KGDB */
   2356       1.5       bsh 
   2357       1.5       bsh /* helper function to identify the imxu ports used by
   2358       1.5       bsh  console or KGDB (and not yet autoconf attached) */
   2359       1.5       bsh int
   2360       1.5       bsh imxuart_is_console(bus_space_tag_t iot, bus_addr_t iobase, bus_space_handle_t *ioh)
   2361       1.5       bsh {
   2362       1.5       bsh 	bus_space_handle_t help;
   2363       1.5       bsh 
   2364       1.5       bsh 	if (!imxuconsattached &&
   2365       1.5       bsh 	    iot == imxuconsregs.ur_iot && iobase == imxuconsregs.ur_iobase)
   2366       1.5       bsh 		help = imxuconsregs.ur_ioh;
   2367       1.5       bsh #ifdef KGDB
   2368       1.5       bsh 	else if (!imxu_kgdb_attached &&
   2369       1.5       bsh 	    iot == imxu_kgdb_regs.ur_iot && iobase == imxu_kgdb_regs.ur_iobase)
   2370       1.5       bsh 		help = imxu_kgdb_regs.ur_ioh;
   2371       1.5       bsh #endif
   2372       1.5       bsh 	else
   2373       1.5       bsh 		return (0);
   2374       1.5       bsh 
   2375       1.5       bsh 	if (ioh)
   2376       1.5       bsh 		*ioh = help;
   2377       1.5       bsh 	return (1);
   2378       1.5       bsh }
   2379       1.5       bsh 
   2380       1.5       bsh #ifdef notyet
   2381       1.5       bsh 
   2382       1.5       bsh bool
   2383       1.5       bsh imxuart_cleanup(device_t self, int how)
   2384       1.5       bsh {
   2385       1.5       bsh /*
   2386       1.5       bsh  * this routine exists to serve as a shutdown hook for systems that
   2387       1.5       bsh  * have firmware which doesn't interact properly with a imxuart device in
   2388       1.5       bsh  * FIFO mode.
   2389       1.5       bsh  */
   2390       1.5       bsh 	struct imxuart_softc *sc = device_private(self);
   2391       1.5       bsh 
   2392       1.5       bsh 	if (ISSET(sc->sc_hwflags, IMXUART_HW_FIFO))
   2393       1.5       bsh 		UR_WRITE_1(&sc->sc_regs, IMXUART_REG_FIFO, 0);
   2394       1.5       bsh 
   2395       1.5       bsh 	return true;
   2396       1.5       bsh }
   2397       1.5       bsh #endif
   2398       1.5       bsh 
   2399       1.5       bsh #ifdef notyet
   2400       1.5       bsh bool
   2401       1.5       bsh imxuart_suspend(device_t self PMF_FN_ARGS)
   2402       1.5       bsh {
   2403       1.5       bsh 	struct imxuart_softc *sc = device_private(self);
   2404       1.5       bsh 
   2405       1.5       bsh 	UR_WRITE_1(&sc->sc_regs, IMXUART_REG_IER, 0);
   2406       1.5       bsh 	(void)CSR_READ_1(&sc->sc_regs, IMXUART_REG_IIR);
   2407       1.5       bsh 
   2408       1.5       bsh 	return true;
   2409       1.5       bsh }
   2410       1.5       bsh #endif
   2411       1.5       bsh 
   2412       1.5       bsh #ifdef notyet
   2413       1.5       bsh bool
   2414       1.5       bsh imxuart_resume(device_t self PMF_FN_ARGS)
   2415       1.5       bsh {
   2416       1.5       bsh 	struct imxuart_softc *sc = device_private(self);
   2417       1.5       bsh 
   2418       1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   2419       1.5       bsh 	imxuart_loadchannelregs(sc);
   2420       1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   2421       1.5       bsh 
   2422       1.5       bsh 	return true;
   2423       1.5       bsh }
   2424       1.5       bsh #endif
   2425       1.5       bsh 
   2426       1.5       bsh static void
   2427       1.5       bsh imxuart_enable_debugport(struct imxuart_softc *sc)
   2428       1.5       bsh {
   2429       1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   2430       1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   2431       1.5       bsh 
   2432       1.5       bsh 	if (sc->sc_hwflags & (IMXUART_HW_CONSOLE|IMXUART_HW_KGDB)) {
   2433       1.5       bsh 
   2434       1.5       bsh 		/* Turn on line break interrupt, set carrier. */
   2435       1.5       bsh 
   2436       1.5       bsh 		sc->sc_ucr3 |= IMX_UCR3_DSR;
   2437       1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR3, sc->sc_ucr3);
   2438       1.5       bsh 
   2439       1.5       bsh 		sc->sc_ucr4 |= IMX_UCR4_BKEN;
   2440       1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR4, sc->sc_ucr4);
   2441       1.5       bsh 
   2442       1.5       bsh 		sc->sc_ucr2 |= IMX_UCR2_TXEN|IMX_UCR2_RXEN|
   2443       1.5       bsh 		    IMX_UCR2_CTS;
   2444       1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR2, sc->sc_ucr2);
   2445       1.5       bsh 
   2446       1.5       bsh 		sc->sc_ucr1 |= IMX_UCR1_UARTEN;
   2447       1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR1, sc->sc_ucr1);
   2448       1.5       bsh 	}
   2449       1.5       bsh }
   2450       1.5       bsh 
   2451       1.5       bsh 
   2452       1.5       bsh void
   2453       1.5       bsh imxuart_set_frequency(u_int freq, u_int div)
   2454       1.5       bsh {
   2455       1.5       bsh 	imxuart_freq = freq;
   2456       1.5       bsh 	imxuart_freqdiv = div;
   2457       1.5       bsh }
   2458