imxuart.c revision 1.7.2.1 1 1.7.2.1 jruoho /* $NetBSD: imxuart.c,v 1.7.2.1 2011/06/06 09:05:03 jruoho Exp $ */
2 1.5 bsh
3 1.5 bsh /*
4 1.5 bsh * Copyright (c) 2009, 2010 Genetec Corporation. All rights reserved.
5 1.5 bsh * Written by Hiroyuki Bessho for Genetec Corporation.
6 1.5 bsh *
7 1.5 bsh * Redistribution and use in source and binary forms, with or without
8 1.5 bsh * modification, are permitted provided that the following conditions
9 1.5 bsh * are met:
10 1.5 bsh * 1. Redistributions of source code must retain the above copyright
11 1.5 bsh * notice, this list of conditions and the following disclaimer.
12 1.5 bsh * 2. Redistributions in binary form must reproduce the above copyright
13 1.5 bsh * notice, this list of conditions and the following disclaimer in the
14 1.5 bsh * documentation and/or other materials provided with the distribution.
15 1.5 bsh *
16 1.5 bsh * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
17 1.5 bsh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.5 bsh * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.5 bsh * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL GENETEC CORPORATION
20 1.5 bsh * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.5 bsh * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.5 bsh * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.5 bsh * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.5 bsh * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.5 bsh * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.5 bsh * POSSIBILITY OF SUCH DAMAGE.
27 1.5 bsh *
28 1.5 bsh */
29 1.2 matt
30 1.5 bsh /*
31 1.5 bsh * derived from sys/dev/ic/com.c
32 1.5 bsh */
33 1.2 matt
34 1.5 bsh /*-
35 1.5 bsh * Copyright (c) 1998, 1999, 2004, 2008 The NetBSD Foundation, Inc.
36 1.5 bsh * All rights reserved.
37 1.5 bsh *
38 1.5 bsh * This code is derived from software contributed to The NetBSD Foundation
39 1.5 bsh * by Charles M. Hannum.
40 1.5 bsh *
41 1.5 bsh * Redistribution and use in source and binary forms, with or without
42 1.5 bsh * modification, are permitted provided that the following conditions
43 1.5 bsh * are met:
44 1.5 bsh * 1. Redistributions of source code must retain the above copyright
45 1.5 bsh * notice, this list of conditions and the following disclaimer.
46 1.5 bsh * 2. Redistributions in binary form must reproduce the above copyright
47 1.5 bsh * notice, this list of conditions and the following disclaimer in the
48 1.5 bsh * documentation and/or other materials provided with the distribution.
49 1.5 bsh *
50 1.5 bsh * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
51 1.5 bsh * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
52 1.5 bsh * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
53 1.5 bsh * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
54 1.5 bsh * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
55 1.5 bsh * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
56 1.5 bsh * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
57 1.5 bsh * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
58 1.5 bsh * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
59 1.5 bsh * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
60 1.5 bsh * POSSIBILITY OF SUCH DAMAGE.
61 1.5 bsh */
62 1.2 matt
63 1.5 bsh /*
64 1.5 bsh * Copyright (c) 1991 The Regents of the University of California.
65 1.5 bsh * All rights reserved.
66 1.5 bsh *
67 1.5 bsh * Redistribution and use in source and binary forms, with or without
68 1.5 bsh * modification, are permitted provided that the following conditions
69 1.5 bsh * are met:
70 1.5 bsh * 1. Redistributions of source code must retain the above copyright
71 1.5 bsh * notice, this list of conditions and the following disclaimer.
72 1.5 bsh * 2. Redistributions in binary form must reproduce the above copyright
73 1.5 bsh * notice, this list of conditions and the following disclaimer in the
74 1.5 bsh * documentation and/or other materials provided with the distribution.
75 1.5 bsh * 3. Neither the name of the University nor the names of its contributors
76 1.5 bsh * may be used to endorse or promote products derived from this software
77 1.5 bsh * without specific prior written permission.
78 1.5 bsh *
79 1.5 bsh * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
80 1.5 bsh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
81 1.5 bsh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
82 1.5 bsh * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
83 1.5 bsh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
84 1.5 bsh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
85 1.5 bsh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
86 1.5 bsh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
87 1.5 bsh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
88 1.5 bsh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
89 1.5 bsh * SUCH DAMAGE.
90 1.5 bsh *
91 1.5 bsh * @(#)com.c 7.5 (Berkeley) 5/16/91
92 1.5 bsh */
93 1.2 matt
94 1.5 bsh /*
95 1.5 bsh * driver for UART in i.MX SoC.
96 1.5 bsh */
97 1.2 matt
98 1.5 bsh #include <sys/cdefs.h>
99 1.7.2.1 jruoho __KERNEL_RCSID(0, "$NetBSD: imxuart.c,v 1.7.2.1 2011/06/06 09:05:03 jruoho Exp $");
100 1.2 matt
101 1.5 bsh #include "opt_imxuart.h"
102 1.5 bsh #include "opt_ddb.h"
103 1.5 bsh #include "opt_kgdb.h"
104 1.5 bsh #include "opt_lockdebug.h"
105 1.5 bsh #include "opt_multiprocessor.h"
106 1.5 bsh #include "opt_ntp.h"
107 1.5 bsh #include "opt_imxuart.h"
108 1.5 bsh #include "opt_imx.h"
109 1.5 bsh
110 1.5 bsh #include "rnd.h"
111 1.5 bsh #if NRND > 0 && defined(RND_COM)
112 1.5 bsh #include <sys/rnd.h>
113 1.5 bsh #endif
114 1.2 matt
115 1.5 bsh #ifndef IMXUART_TOLERANCE
116 1.5 bsh #define IMXUART_TOLERANCE 30 /* baud rate tolerance, in 0.1% units */
117 1.5 bsh #endif
118 1.2 matt
119 1.5 bsh #ifndef IMXUART_FREQDIV
120 1.5 bsh #define IMXUART_FREQDIV 2 /* XXX */
121 1.5 bsh #endif
122 1.2 matt
123 1.5 bsh #ifndef IMXUART_FREQ
124 1.5 bsh #define IMXUART_FREQ (56900000)
125 1.5 bsh #endif
126 1.2 matt
127 1.5 bsh /*
128 1.5 bsh * Override cnmagic(9) macro before including <sys/systm.h>.
129 1.5 bsh * We need to know if cn_check_magic triggered debugger, so set a flag.
130 1.5 bsh * Callers of cn_check_magic must declare int cn_trapped = 0;
131 1.5 bsh * XXX: this is *ugly*!
132 1.5 bsh */
133 1.5 bsh #define cn_trap() \
134 1.5 bsh do { \
135 1.5 bsh console_debugger(); \
136 1.5 bsh cn_trapped = 1; \
137 1.5 bsh } while (/* CONSTCOND */ 0)
138 1.2 matt
139 1.5 bsh #include <sys/param.h>
140 1.5 bsh #include <sys/systm.h>
141 1.5 bsh #include <sys/ioctl.h>
142 1.5 bsh #include <sys/select.h>
143 1.5 bsh #include <sys/poll.h>
144 1.5 bsh #include <sys/tty.h>
145 1.5 bsh #include <sys/proc.h>
146 1.5 bsh #include <sys/conf.h>
147 1.5 bsh #include <sys/file.h>
148 1.5 bsh #include <sys/uio.h>
149 1.5 bsh #include <sys/kernel.h>
150 1.5 bsh #include <sys/syslog.h>
151 1.5 bsh #include <sys/device.h>
152 1.5 bsh #include <sys/malloc.h>
153 1.5 bsh #include <sys/timepps.h>
154 1.5 bsh #include <sys/vnode.h>
155 1.5 bsh #include <sys/kauth.h>
156 1.5 bsh #include <sys/intr.h>
157 1.2 matt
158 1.5 bsh #include <sys/bus.h>
159 1.2 matt
160 1.5 bsh #include <arm/imx/imxuartreg.h>
161 1.5 bsh #include <arm/imx/imxuartvar.h>
162 1.5 bsh #include <dev/cons.h>
163 1.2 matt
164 1.5 bsh #ifndef IMXUART_RING_SIZE
165 1.5 bsh #define IMXUART_RING_SIZE 2048
166 1.2 matt #endif
167 1.2 matt
168 1.5 bsh typedef struct imxuart_softc {
169 1.5 bsh device_t sc_dev;
170 1.2 matt
171 1.5 bsh struct imxuart_regs {
172 1.5 bsh bus_space_tag_t ur_iot;
173 1.5 bsh bus_space_handle_t ur_ioh;
174 1.5 bsh bus_addr_t ur_iobase;
175 1.5 bsh #if 0
176 1.5 bsh bus_size_t ur_nports;
177 1.5 bsh bus_size_t ur_map[16];
178 1.5 bsh #endif
179 1.5 bsh } sc_regs;
180 1.2 matt
181 1.5 bsh #define sc_bt sc_regs.ur_iot
182 1.5 bsh #define sc_bh sc_regs.ur_ioh
183 1.2 matt
184 1.5 bsh uint32_t sc_intrspec_enb;
185 1.5 bsh uint32_t sc_ucr2_d; /* target value for UCR2 */
186 1.5 bsh uint32_t sc_ucr[4]; /* cached value of UCRn */
187 1.5 bsh #define sc_ucr1 sc_ucr[0]
188 1.5 bsh #define sc_ucr2 sc_ucr[1]
189 1.5 bsh #define sc_ucr3 sc_ucr[2]
190 1.5 bsh #define sc_ucr4 sc_ucr[3]
191 1.5 bsh
192 1.5 bsh uint sc_init_cnt;
193 1.5 bsh
194 1.5 bsh bus_addr_t sc_addr;
195 1.5 bsh bus_size_t sc_size;
196 1.5 bsh int sc_intr;
197 1.5 bsh
198 1.5 bsh u_char sc_hwflags;
199 1.5 bsh /* Hardware flag masks */
200 1.5 bsh #define IMXUART_HW_FLOW __BIT(0)
201 1.5 bsh #define IMXUART_HW_DEV_OK __BIT(1)
202 1.5 bsh #define IMXUART_HW_CONSOLE __BIT(2)
203 1.5 bsh #define IMXUART_HW_KGDB __BIT(3)
204 1.5 bsh
205 1.5 bsh
206 1.5 bsh bool enabled;
207 1.5 bsh
208 1.5 bsh u_char sc_swflags;
209 1.5 bsh
210 1.5 bsh u_char sc_rx_flags;
211 1.5 bsh #define IMXUART_RX_TTY_BLOCKED __BIT(0)
212 1.5 bsh #define IMXUART_RX_TTY_OVERFLOWED __BIT(1)
213 1.5 bsh #define IMXUART_RX_IBUF_BLOCKED __BIT(2)
214 1.5 bsh #define IMXUART_RX_IBUF_OVERFLOWED __BIT(3)
215 1.5 bsh #define IMXUART_RX_ANY_BLOCK \
216 1.5 bsh (IMXUART_RX_TTY_BLOCKED|IMXUART_RX_TTY_OVERFLOWED| \
217 1.5 bsh IMXUART_RX_IBUF_BLOCKED|IMXUART_RX_IBUF_OVERFLOWED)
218 1.5 bsh
219 1.5 bsh bool sc_tx_busy, sc_tx_done, sc_tx_stopped;
220 1.5 bsh bool sc_rx_ready,sc_st_check;
221 1.5 bsh u_short sc_txfifo_len, sc_txfifo_thresh;
222 1.5 bsh
223 1.5 bsh uint16_t *sc_rbuf;
224 1.5 bsh u_int sc_rbuf_size;
225 1.5 bsh u_int sc_rbuf_in;
226 1.5 bsh u_int sc_rbuf_out;
227 1.5 bsh #define IMXUART_RBUF_AVAIL(sc) \
228 1.5 bsh ((sc->sc_rbuf_out <= sc->sc_rbuf_in) ? \
229 1.5 bsh (sc->sc_rbuf_in - sc->sc_rbuf_out) : \
230 1.5 bsh (sc->sc_rbuf_size - (sc->sc_rbuf_out - sc->sc_rbuf_in)))
231 1.5 bsh
232 1.5 bsh #define IMXUART_RBUF_SPACE(sc) \
233 1.5 bsh ((sc->sc_rbuf_in <= sc->sc_rbuf_out ? \
234 1.5 bsh sc->sc_rbuf_size - (sc->sc_rbuf_out - sc->sc_rbuf_in) : \
235 1.5 bsh sc->sc_rbuf_in - sc->sc_rbuf_out) - 1)
236 1.5 bsh /* increment ringbuffer pointer */
237 1.5 bsh #define IMXUART_RBUF_INC(sc,v,i) (((v) + (i))&((sc->sc_rbuf_size)-1))
238 1.5 bsh u_int sc_r_lowat;
239 1.5 bsh u_int sc_r_hiwat;
240 1.5 bsh
241 1.5 bsh /* output chunk */
242 1.5 bsh u_char *sc_tba;
243 1.5 bsh u_int sc_tbc;
244 1.5 bsh u_int sc_heldtbc;
245 1.5 bsh /* pending parameter changes */
246 1.5 bsh u_char sc_pending;
247 1.5 bsh #define IMXUART_PEND_PARAM __BIT(0)
248 1.5 bsh #define IMXUART_PEND_SPEED __BIT(1)
249 1.5 bsh
250 1.5 bsh
251 1.5 bsh struct callout sc_diag_callout;
252 1.5 bsh kmutex_t sc_lock;
253 1.5 bsh void *sc_ih; /* interrupt handler */
254 1.5 bsh void *sc_si; /* soft interrupt */
255 1.5 bsh struct tty *sc_tty;
256 1.5 bsh
257 1.5 bsh /* power management hooks */
258 1.5 bsh int (*enable)(struct imxuart_softc *);
259 1.5 bsh void (*disable)(struct imxuart_softc *);
260 1.5 bsh
261 1.5 bsh struct {
262 1.5 bsh ulong err;
263 1.5 bsh ulong brk;
264 1.5 bsh ulong prerr;
265 1.5 bsh ulong frmerr;
266 1.5 bsh ulong ovrrun;
267 1.5 bsh } sc_errors;
268 1.5 bsh
269 1.5 bsh struct imxuart_baudrate_ratio {
270 1.5 bsh uint16_t numerator; /* UBIR */
271 1.5 bsh uint16_t modulator; /* UBMR */
272 1.5 bsh } sc_ratio;
273 1.5 bsh
274 1.5 bsh } imxuart_softc_t;
275 1.5 bsh
276 1.5 bsh
277 1.5 bsh int imxuspeed(long, struct imxuart_baudrate_ratio *);
278 1.5 bsh int imxuparam(struct tty *, struct termios *);
279 1.5 bsh void imxustart(struct tty *);
280 1.5 bsh int imxuhwiflow(struct tty *, int);
281 1.5 bsh
282 1.5 bsh void imxuart_shutdown(struct imxuart_softc *);
283 1.5 bsh void imxuart_loadchannelregs(struct imxuart_softc *);
284 1.5 bsh void imxuart_hwiflow(struct imxuart_softc *);
285 1.5 bsh void imxuart_break(struct imxuart_softc *, bool);
286 1.5 bsh void imxuart_modem(struct imxuart_softc *, int);
287 1.5 bsh void tiocm_to_imxu(struct imxuart_softc *, u_long, int);
288 1.5 bsh int imxuart_to_tiocm(struct imxuart_softc *);
289 1.5 bsh void imxuart_iflush(struct imxuart_softc *);
290 1.5 bsh int imxuintr(void *);
291 1.5 bsh
292 1.5 bsh int imxuart_common_getc(dev_t, struct imxuart_regs *);
293 1.5 bsh void imxuart_common_putc(dev_t, struct imxuart_regs *, int);
294 1.5 bsh
295 1.5 bsh
296 1.5 bsh int imxuart_init(struct imxuart_regs *, int, tcflag_t);
297 1.5 bsh
298 1.5 bsh int imxucngetc(dev_t);
299 1.5 bsh void imxucnputc(dev_t, int);
300 1.5 bsh void imxucnpollc(dev_t, int);
301 1.5 bsh
302 1.5 bsh static void imxuintr_read(struct imxuart_softc *);
303 1.5 bsh static void imxuintr_send(struct imxuart_softc *);
304 1.5 bsh
305 1.5 bsh static void imxuart_enable_debugport(struct imxuart_softc *);
306 1.5 bsh static void imxuart_disable_all_interrupts(struct imxuart_softc *);
307 1.5 bsh static void imxuart_control_rxint(struct imxuart_softc *, bool);
308 1.5 bsh static void imxuart_control_txint(struct imxuart_softc *, bool);
309 1.5 bsh static u_int imxuart_txfifo_space(struct imxuart_softc *sc);
310 1.2 matt
311 1.5 bsh static uint32_t cflag_to_ucr2(tcflag_t, uint32_t);
312 1.2 matt
313 1.5 bsh CFATTACH_DECL_NEW(imxuart, sizeof(struct imxuart_softc),
314 1.2 matt imxuart_match, imxuart_attach, NULL, NULL);
315 1.2 matt
316 1.2 matt
317 1.5 bsh #define integrate static inline
318 1.5 bsh void imxusoft(void *);
319 1.5 bsh integrate void imxuart_rxsoft(struct imxuart_softc *, struct tty *);
320 1.5 bsh integrate void imxuart_txsoft(struct imxuart_softc *, struct tty *);
321 1.5 bsh integrate void imxuart_stsoft(struct imxuart_softc *, struct tty *);
322 1.5 bsh integrate void imxuart_schedrx(struct imxuart_softc *);
323 1.5 bsh void imxudiag(void *);
324 1.5 bsh static void imxuart_load_speed(struct imxuart_softc *);
325 1.5 bsh static void imxuart_load_params(struct imxuart_softc *);
326 1.5 bsh integrate void imxuart_load_pendings(struct imxuart_softc *);
327 1.5 bsh
328 1.5 bsh
329 1.5 bsh extern struct cfdriver imxuart_cd;
330 1.5 bsh
331 1.5 bsh dev_type_open(imxuopen);
332 1.5 bsh dev_type_close(imxuclose);
333 1.5 bsh dev_type_read(imxuread);
334 1.5 bsh dev_type_write(imxuwrite);
335 1.5 bsh dev_type_ioctl(imxuioctl);
336 1.5 bsh dev_type_stop(imxustop);
337 1.5 bsh dev_type_tty(imxutty);
338 1.5 bsh dev_type_poll(imxupoll);
339 1.5 bsh
340 1.5 bsh const struct cdevsw imxcom_cdevsw = {
341 1.5 bsh imxuopen, imxuclose, imxuread, imxuwrite, imxuioctl,
342 1.5 bsh imxustop, imxutty, imxupoll, nommap, ttykqfilter, D_TTY
343 1.5 bsh };
344 1.5 bsh
345 1.2 matt /*
346 1.5 bsh * Make this an option variable one can patch.
347 1.5 bsh * But be warned: this must be a power of 2!
348 1.5 bsh */
349 1.5 bsh u_int imxuart_rbuf_size = IMXUART_RING_SIZE;
350 1.5 bsh
351 1.5 bsh /* Stop input when 3/4 of the ring is full; restart when only 1/4 is full. */
352 1.5 bsh u_int imxuart_rbuf_hiwat = (IMXUART_RING_SIZE * 1) / 4;
353 1.5 bsh u_int imxuart_rbuf_lowat = (IMXUART_RING_SIZE * 3) / 4;
354 1.5 bsh
355 1.5 bsh static struct imxuart_regs imxuconsregs;
356 1.5 bsh static int imxuconsattached;
357 1.5 bsh static int imxuconsrate;
358 1.5 bsh static tcflag_t imxuconscflag;
359 1.5 bsh static struct cnm_state imxuart_cnm_state;
360 1.5 bsh
361 1.5 bsh u_int imxuart_freq = IMXUART_FREQ;
362 1.5 bsh u_int imxuart_freqdiv = IMXUART_FREQDIV;
363 1.5 bsh
364 1.5 bsh #ifdef KGDB
365 1.5 bsh #include <sys/kgdb.h>
366 1.5 bsh
367 1.5 bsh static struct imxuart_regs imxu_kgdb_regs;
368 1.5 bsh static int imxu_kgdb_attached;
369 1.2 matt
370 1.5 bsh int imxuart_kgdb_getc(void *);
371 1.5 bsh void imxuart_kgdb_putc(void *, int);
372 1.5 bsh #endif /* KGDB */
373 1.5 bsh
374 1.5 bsh #define IMXUART_UNIT_MASK 0x7ffff
375 1.5 bsh #define IMXUART_DIALOUT_MASK 0x80000
376 1.2 matt
377 1.5 bsh #define IMXUART_UNIT(x) (minor(x) & IMXUART_UNIT_MASK)
378 1.5 bsh #define IMXUART_DIALOUT(x) (minor(x) & IMXUART_DIALOUT_MASK)
379 1.2 matt
380 1.5 bsh #define IMXUART_ISALIVE(sc) ((sc)->enabled != 0 && \
381 1.5 bsh device_is_active((sc)->sc_dev))
382 1.2 matt
383 1.5 bsh #define BR BUS_SPACE_BARRIER_READ
384 1.5 bsh #define BW BUS_SPACE_BARRIER_WRITE
385 1.5 bsh #define IMXUART_BARRIER(r, f) \
386 1.5 bsh bus_space_barrier((r)->ur_iot, (r)->ur_ioh, 0, IMX_UART_SIZE, (f))
387 1.2 matt
388 1.2 matt
389 1.5 bsh void
390 1.6 bsh imxuart_attach_common(device_t parent, device_t self,
391 1.5 bsh bus_space_tag_t iot, paddr_t iobase, size_t size, int intr, int flags)
392 1.2 matt {
393 1.5 bsh imxuart_softc_t *sc = device_private(self);
394 1.5 bsh struct imxuart_regs *regsp = &sc->sc_regs;
395 1.5 bsh struct tty *tp;
396 1.5 bsh bus_space_handle_t ioh;
397 1.5 bsh
398 1.5 bsh aprint_naive("\n");
399 1.5 bsh aprint_normal("\n");
400 1.5 bsh
401 1.5 bsh sc->sc_dev = self;
402 1.5 bsh
403 1.5 bsh if (size <= 0)
404 1.5 bsh size = IMX_UART_SIZE;
405 1.5 bsh
406 1.5 bsh sc->sc_intr = intr;
407 1.5 bsh regsp->ur_iot = iot;
408 1.5 bsh regsp->ur_iobase = iobase;
409 1.5 bsh
410 1.5 bsh if (bus_space_map(iot, regsp->ur_iobase, size, 0, &ioh)) {
411 1.5 bsh return;
412 1.5 bsh }
413 1.5 bsh regsp->ur_ioh = ioh;
414 1.5 bsh
415 1.5 bsh callout_init(&sc->sc_diag_callout, 0);
416 1.5 bsh mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_HIGH);
417 1.5 bsh
418 1.5 bsh bus_space_read_region_4(iot, ioh, IMX_UCR1, sc->sc_ucr, 4);
419 1.5 bsh sc->sc_ucr2_d = sc->sc_ucr2;
420 1.5 bsh
421 1.5 bsh /* Disable interrupts before configuring the device. */
422 1.5 bsh imxuart_disable_all_interrupts(sc);
423 1.5 bsh
424 1.5 bsh if (regsp->ur_iobase == imxuconsregs.ur_iobase) {
425 1.5 bsh imxuconsattached = 1;
426 1.5 bsh
427 1.5 bsh /* Make sure the console is always "hardwired". */
428 1.5 bsh #if 0
429 1.5 bsh delay(10000); /* wait for output to finish */
430 1.5 bsh #endif
431 1.5 bsh SET(sc->sc_hwflags, IMXUART_HW_CONSOLE);
432 1.5 bsh SET(sc->sc_swflags, TIOCFLAG_SOFTCAR);
433 1.5 bsh }
434 1.5 bsh
435 1.5 bsh
436 1.7.2.1 jruoho tp = tty_alloc();
437 1.5 bsh tp->t_oproc = imxustart;
438 1.5 bsh tp->t_param = imxuparam;
439 1.5 bsh tp->t_hwiflow = imxuhwiflow;
440 1.5 bsh
441 1.5 bsh sc->sc_tty = tp;
442 1.5 bsh sc->sc_rbuf = malloc(sizeof (*sc->sc_rbuf) * imxuart_rbuf_size,
443 1.5 bsh M_DEVBUF, M_NOWAIT);
444 1.5 bsh sc->sc_rbuf_size = imxuart_rbuf_size;
445 1.5 bsh sc->sc_rbuf_in = sc->sc_rbuf_out = 0;
446 1.5 bsh if (sc->sc_rbuf == NULL) {
447 1.5 bsh aprint_error_dev(sc->sc_dev,
448 1.5 bsh "unable to allocate ring buffer\n");
449 1.5 bsh return;
450 1.5 bsh }
451 1.5 bsh
452 1.5 bsh sc->sc_txfifo_len = 32;
453 1.5 bsh sc->sc_txfifo_thresh = 16; /* when USR1.TRDY, fifo has space
454 1.5 bsh * for this many characters */
455 1.5 bsh
456 1.5 bsh tty_attach(tp);
457 1.5 bsh
458 1.5 bsh if (ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE)) {
459 1.5 bsh int maj;
460 1.5 bsh
461 1.5 bsh /* locate the major number */
462 1.5 bsh maj = cdevsw_lookup_major(&imxcom_cdevsw);
463 1.5 bsh
464 1.5 bsh if (maj != NODEVMAJOR) {
465 1.5 bsh tp->t_dev = cn_tab->cn_dev = makedev(maj,
466 1.5 bsh device_unit(sc->sc_dev));
467 1.5 bsh
468 1.5 bsh aprint_normal_dev(sc->sc_dev, "console\n");
469 1.5 bsh }
470 1.5 bsh }
471 1.5 bsh
472 1.5 bsh sc->sc_ih = intr_establish(sc->sc_intr, IPL_SERIAL, IST_LEVEL,
473 1.5 bsh imxuintr, sc);
474 1.5 bsh if (sc->sc_ih == NULL)
475 1.5 bsh aprint_error_dev(sc->sc_dev, "intr_establish failed\n");
476 1.5 bsh
477 1.5 bsh #ifdef KGDB
478 1.5 bsh /*
479 1.5 bsh * Allow kgdb to "take over" this port. If this is
480 1.5 bsh * not the console and is the kgdb device, it has
481 1.5 bsh * exclusive use. If it's the console _and_ the
482 1.5 bsh * kgdb device, it doesn't.
483 1.5 bsh */
484 1.5 bsh if (regsp->ur_iobase == imxu_kgdb_regs.ur_iobase) {
485 1.5 bsh if (!ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE)) {
486 1.5 bsh imxu_kgdb_attached = 1;
487 1.5 bsh
488 1.5 bsh SET(sc->sc_hwflags, IMXUART_HW_KGDB);
489 1.5 bsh }
490 1.5 bsh aprint_normal_dev(sc->sc_dev, "kgdb\n");
491 1.5 bsh }
492 1.5 bsh #endif
493 1.5 bsh
494 1.5 bsh sc->sc_si = softint_establish(SOFTINT_SERIAL, imxusoft, sc);
495 1.2 matt
496 1.5 bsh #if NRND > 0 && defined(RND_IMXUART)
497 1.5 bsh rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
498 1.5 bsh RND_TYPE_TTY, 0);
499 1.5 bsh #endif
500 1.5 bsh
501 1.5 bsh /* if there are no enable/disable functions, assume the device
502 1.5 bsh is always enabled */
503 1.5 bsh if (!sc->enable)
504 1.5 bsh sc->enabled = 1;
505 1.5 bsh
506 1.5 bsh imxuart_enable_debugport(sc);
507 1.2 matt
508 1.5 bsh SET(sc->sc_hwflags, IMXUART_HW_DEV_OK);
509 1.2 matt
510 1.5 bsh //shutdownhook_establish(imxuart_shutdownhook, sc);
511 1.2 matt
512 1.2 matt
513 1.5 bsh #if 0
514 1.5 bsh {
515 1.5 bsh uint32_t reg;
516 1.5 bsh reg = bus_space_read_4(iot, ioh, IMX_UCR1);
517 1.5 bsh reg |= IMX_UCR1_TXDMAEN | IMX_UCR1_RXDMAEN;
518 1.5 bsh bus_space_write_4(iot, ioh, IMX_UCR1, reg);
519 1.5 bsh }
520 1.5 bsh #endif
521 1.2 matt }
522 1.2 matt
523 1.2 matt /*
524 1.5 bsh * baudrate = RefFreq / (16 * (UMBR + 1)/(UBIR + 1))
525 1.5 bsh *
526 1.5 bsh * (UBIR + 1) / (UBMR + 1) = (16 * BaurdRate) / RefFreq
527 1.2 matt */
528 1.5 bsh
529 1.5 bsh static long
530 1.5 bsh gcd(long m, long n)
531 1.2 matt {
532 1.2 matt
533 1.5 bsh if (m < n)
534 1.5 bsh return gcd(n, m);
535 1.5 bsh
536 1.5 bsh if (n <= 0)
537 1.5 bsh return m;
538 1.5 bsh return gcd(n, m % n);
539 1.2 matt }
540 1.2 matt
541 1.2 matt
542 1.2 matt int
543 1.5 bsh imxuspeed(long speed, struct imxuart_baudrate_ratio *ratio)
544 1.2 matt {
545 1.5 bsh #define divrnd(n, q) (((n)*2/(q)+1)/2) /* divide and round off */
546 1.5 bsh long b = 16 * speed;
547 1.5 bsh long f = imxuart_freq / imxuart_freqdiv;
548 1.5 bsh long d;
549 1.5 bsh int err = 0;
550 1.5 bsh
551 1.5 bsh /* reduce b/f */
552 1.5 bsh while ((f > (1<<16) || b > (1<<16)) && (d = gcd(f, b)) > 1) {
553 1.5 bsh f /= d;
554 1.5 bsh b /= d;
555 1.5 bsh }
556 1.5 bsh
557 1.5 bsh
558 1.5 bsh while (f > (1<<16) || b > (1<<16)) {
559 1.5 bsh f /= 2;
560 1.5 bsh b /= 2;
561 1.5 bsh }
562 1.5 bsh if (f <= 0 || b <= 0)
563 1.5 bsh return -1;
564 1.5 bsh
565 1.5 bsh #ifdef DIAGNOSTIC
566 1.5 bsh err = divrnd(((uint64_t)imxuart_freq) * 1000 / imxuart_freqdiv,
567 1.5 bsh (uint64_t)speed * 16 * f / b) - 1000;
568 1.5 bsh if (err < 0)
569 1.5 bsh err = -err;
570 1.5 bsh #endif
571 1.5 bsh
572 1.5 bsh ratio->numerator = b-1;
573 1.5 bsh ratio->modulator = f-1;
574 1.2 matt
575 1.5 bsh if (err > IMXUART_TOLERANCE)
576 1.5 bsh return -1;
577 1.2 matt
578 1.2 matt return 0;
579 1.5 bsh #undef divrnd
580 1.2 matt }
581 1.2 matt
582 1.5 bsh #ifdef IMXUART_DEBUG
583 1.5 bsh int imxuart_debug = 0;
584 1.5 bsh
585 1.5 bsh void imxustatus(struct imxuart_softc *, const char *);
586 1.5 bsh void
587 1.5 bsh imxustatus(struct imxuart_softc *sc, const char *str)
588 1.2 matt {
589 1.5 bsh struct tty *tp = sc->sc_tty;
590 1.2 matt
591 1.5 bsh aprint_normal_dev(sc->sc_dev,
592 1.5 bsh "%s %cclocal %cdcd %cts_carr_on %cdtr %ctx_stopped\n",
593 1.5 bsh str,
594 1.5 bsh ISSET(tp->t_cflag, CLOCAL) ? '+' : '-',
595 1.5 bsh ISSET(sc->sc_msr, MSR_DCD) ? '+' : '-',
596 1.5 bsh ISSET(tp->t_state, TS_CARR_ON) ? '+' : '-',
597 1.5 bsh ISSET(sc->sc_mcr, MCR_DTR) ? '+' : '-',
598 1.5 bsh sc->sc_tx_stopped ? '+' : '-');
599 1.5 bsh
600 1.5 bsh aprint_normal_dev(sc->sc_dev,
601 1.5 bsh "%s %ccrtscts %ccts %cts_ttstop %crts rx_flags=0x%x\n",
602 1.5 bsh str,
603 1.5 bsh ISSET(tp->t_cflag, CRTSCTS) ? '+' : '-',
604 1.5 bsh ISSET(sc->sc_msr, MSR_CTS) ? '+' : '-',
605 1.5 bsh ISSET(tp->t_state, TS_TTSTOP) ? '+' : '-',
606 1.5 bsh ISSET(sc->sc_mcr, MCR_RTS) ? '+' : '-',
607 1.5 bsh sc->sc_rx_flags);
608 1.2 matt }
609 1.5 bsh #endif
610 1.2 matt
611 1.5 bsh #if 0
612 1.2 matt int
613 1.5 bsh imxuart_detach(device_t self, int flags)
614 1.2 matt {
615 1.5 bsh struct imxuart_softc *sc = device_private(self);
616 1.5 bsh int maj, mn;
617 1.2 matt
618 1.5 bsh if (ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE))
619 1.5 bsh return EBUSY;
620 1.5 bsh
621 1.5 bsh /* locate the major number */
622 1.5 bsh maj = cdevsw_lookup_major(&imxcom_cdevsw);
623 1.5 bsh
624 1.5 bsh /* Nuke the vnodes for any open instances. */
625 1.5 bsh mn = device_unit(self);
626 1.5 bsh vdevgone(maj, mn, mn, VCHR);
627 1.5 bsh
628 1.5 bsh mn |= IMXUART_DIALOUT_MASK;
629 1.5 bsh vdevgone(maj, mn, mn, VCHR);
630 1.5 bsh
631 1.5 bsh if (sc->sc_rbuf == NULL) {
632 1.5 bsh /*
633 1.5 bsh * Ring buffer allocation failed in the imxuart_attach_subr,
634 1.5 bsh * only the tty is allocated, and nothing else.
635 1.5 bsh */
636 1.7.2.1 jruoho tty_free(sc->sc_tty);
637 1.5 bsh return 0;
638 1.2 matt }
639 1.2 matt
640 1.5 bsh /* Free the receive buffer. */
641 1.5 bsh free(sc->sc_rbuf, M_DEVBUF);
642 1.5 bsh
643 1.5 bsh /* Detach and free the tty. */
644 1.5 bsh tty_detach(sc->sc_tty);
645 1.7.2.1 jruoho tty_free(sc->sc_tty);
646 1.5 bsh
647 1.5 bsh /* Unhook the soft interrupt handler. */
648 1.5 bsh softint_disestablish(sc->sc_si);
649 1.5 bsh
650 1.5 bsh #if NRND > 0 && defined(RND_IMXU)
651 1.5 bsh /* Unhook the entropy source. */
652 1.5 bsh rnd_detach_source(&sc->rnd_source);
653 1.5 bsh #endif
654 1.5 bsh callout_destroy(&sc->sc_diag_callout);
655 1.5 bsh
656 1.5 bsh /* Destroy the lock. */
657 1.5 bsh mutex_destroy(&sc->sc_lock);
658 1.2 matt
659 1.5 bsh return (0);
660 1.2 matt }
661 1.5 bsh #endif
662 1.2 matt
663 1.5 bsh #ifdef notyet
664 1.2 matt int
665 1.5 bsh imxuart_activate(device_t self, enum devact act)
666 1.2 matt {
667 1.5 bsh struct imxuart_softc *sc = device_private(self);
668 1.5 bsh int rv = 0;
669 1.2 matt
670 1.5 bsh switch (act) {
671 1.5 bsh case DVACT_ACTIVATE:
672 1.5 bsh rv = EOPNOTSUPP;
673 1.5 bsh break;
674 1.5 bsh
675 1.5 bsh case DVACT_DEACTIVATE:
676 1.5 bsh if (sc->sc_hwflags & (IMXUART_HW_CONSOLE|IMXUART_HW_KGDB)) {
677 1.5 bsh rv = EBUSY;
678 1.5 bsh break;
679 1.2 matt }
680 1.5 bsh
681 1.5 bsh if (sc->disable != NULL && sc->enabled != 0) {
682 1.5 bsh (*sc->disable)(sc);
683 1.5 bsh sc->enabled = 0;
684 1.2 matt }
685 1.5 bsh break;
686 1.2 matt }
687 1.2 matt
688 1.5 bsh return (rv);
689 1.2 matt }
690 1.5 bsh #endif
691 1.2 matt
692 1.5 bsh void
693 1.5 bsh imxuart_shutdown(struct imxuart_softc *sc)
694 1.2 matt {
695 1.5 bsh struct tty *tp = sc->sc_tty;
696 1.5 bsh
697 1.5 bsh mutex_spin_enter(&sc->sc_lock);
698 1.5 bsh
699 1.5 bsh /* If we were asserting flow control, then deassert it. */
700 1.5 bsh SET(sc->sc_rx_flags, IMXUART_RX_IBUF_BLOCKED);
701 1.5 bsh imxuart_hwiflow(sc);
702 1.5 bsh
703 1.5 bsh /* Clear any break condition set with TIOCSBRK. */
704 1.5 bsh imxuart_break(sc, false);
705 1.5 bsh
706 1.5 bsh /*
707 1.5 bsh * Hang up if necessary. Wait a bit, so the other side has time to
708 1.5 bsh * notice even if we immediately open the port again.
709 1.5 bsh * Avoid tsleeping above splhigh().
710 1.5 bsh */
711 1.5 bsh if (ISSET(tp->t_cflag, HUPCL)) {
712 1.5 bsh imxuart_modem(sc, 0);
713 1.5 bsh mutex_spin_exit(&sc->sc_lock);
714 1.5 bsh /* XXX will only timeout */
715 1.5 bsh (void) kpause(ttclos, false, hz, NULL);
716 1.5 bsh mutex_spin_enter(&sc->sc_lock);
717 1.5 bsh }
718 1.5 bsh
719 1.5 bsh /* Turn off interrupts. */
720 1.5 bsh imxuart_disable_all_interrupts(sc);
721 1.5 bsh /* re-enable recv interrupt for console or kgdb port */
722 1.5 bsh imxuart_enable_debugport(sc);
723 1.5 bsh
724 1.5 bsh mutex_spin_exit(&sc->sc_lock);
725 1.5 bsh
726 1.5 bsh #ifdef notyet
727 1.5 bsh if (sc->disable) {
728 1.5 bsh #ifdef DIAGNOSTIC
729 1.5 bsh if (!sc->enabled)
730 1.5 bsh panic("imxuart_shutdown: not enabled?");
731 1.5 bsh #endif
732 1.5 bsh (*sc->disable)(sc);
733 1.5 bsh sc->enabled = 0;
734 1.2 matt }
735 1.2 matt #endif
736 1.2 matt }
737 1.2 matt
738 1.5 bsh int
739 1.5 bsh imxuopen(dev_t dev, int flag, int mode, struct lwp *l)
740 1.2 matt {
741 1.5 bsh struct imxuart_softc *sc;
742 1.5 bsh struct tty *tp;
743 1.5 bsh int s;
744 1.5 bsh int error;
745 1.5 bsh
746 1.5 bsh sc = device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
747 1.5 bsh if (sc == NULL || !ISSET(sc->sc_hwflags, IMXUART_HW_DEV_OK) ||
748 1.5 bsh sc->sc_rbuf == NULL)
749 1.5 bsh return (ENXIO);
750 1.5 bsh
751 1.5 bsh if (!device_is_active(sc->sc_dev))
752 1.5 bsh return (ENXIO);
753 1.5 bsh
754 1.5 bsh #ifdef KGDB
755 1.5 bsh /*
756 1.5 bsh * If this is the kgdb port, no other use is permitted.
757 1.5 bsh */
758 1.5 bsh if (ISSET(sc->sc_hwflags, IMXUART_HW_KGDB))
759 1.5 bsh return (EBUSY);
760 1.5 bsh #endif
761 1.5 bsh
762 1.5 bsh tp = sc->sc_tty;
763 1.5 bsh
764 1.5 bsh if (kauth_authorize_device_tty(l->l_cred, KAUTH_DEVICE_TTY_OPEN, tp))
765 1.5 bsh return (EBUSY);
766 1.5 bsh
767 1.5 bsh s = spltty();
768 1.5 bsh
769 1.5 bsh /*
770 1.5 bsh * Do the following iff this is a first open.
771 1.5 bsh */
772 1.5 bsh if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
773 1.5 bsh struct termios t;
774 1.5 bsh
775 1.5 bsh tp->t_dev = dev;
776 1.5 bsh
777 1.5 bsh
778 1.5 bsh #ifdef notyet
779 1.5 bsh if (sc->enable) {
780 1.5 bsh if ((*sc->enable)(sc)) {
781 1.5 bsh splx(s);
782 1.5 bsh aprint_error_dev(sc->sc_dev,
783 1.5 bsh "device enable failed\n");
784 1.5 bsh return (EIO);
785 1.5 bsh }
786 1.5 bsh sc->enabled = 1;
787 1.5 bsh }
788 1.5 bsh #endif
789 1.5 bsh
790 1.5 bsh mutex_spin_enter(&sc->sc_lock);
791 1.5 bsh
792 1.5 bsh imxuart_disable_all_interrupts(sc);
793 1.5 bsh
794 1.5 bsh /* Fetch the current modem control status, needed later. */
795 1.5 bsh
796 1.5 bsh #ifdef IMXUART_PPS
797 1.5 bsh /* Clear PPS capture state on first open. */
798 1.5 bsh mutex_spin_enter(&timecounter_lock);
799 1.5 bsh memset(&sc->sc_pps_state, 0, sizeof(sc->sc_pps_state));
800 1.5 bsh sc->sc_pps_state.ppscap = PPS_CAPTUREASSERT | PPS_CAPTURECLEAR;
801 1.5 bsh pps_init(&sc->sc_pps_state);
802 1.5 bsh mutex_spin_exit(&timecounter_lock);
803 1.5 bsh #endif
804 1.5 bsh
805 1.5 bsh mutex_spin_exit(&sc->sc_lock);
806 1.5 bsh
807 1.5 bsh /*
808 1.5 bsh * Initialize the termios status to the defaults. Add in the
809 1.5 bsh * sticky bits from TIOCSFLAGS.
810 1.5 bsh */
811 1.5 bsh if (ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE)) {
812 1.5 bsh t.c_ospeed = imxuconsrate;
813 1.5 bsh t.c_cflag = imxuconscflag;
814 1.5 bsh } else {
815 1.5 bsh t.c_ospeed = TTYDEF_SPEED;
816 1.5 bsh t.c_cflag = TTYDEF_CFLAG;
817 1.5 bsh }
818 1.5 bsh t.c_ispeed = t.c_ospeed;
819 1.5 bsh if (ISSET(sc->sc_swflags, TIOCFLAG_CLOCAL))
820 1.5 bsh SET(t.c_cflag, CLOCAL);
821 1.5 bsh if (ISSET(sc->sc_swflags, TIOCFLAG_CRTSCTS))
822 1.5 bsh SET(t.c_cflag, CRTSCTS);
823 1.5 bsh if (ISSET(sc->sc_swflags, TIOCFLAG_MDMBUF))
824 1.5 bsh SET(t.c_cflag, MDMBUF);
825 1.5 bsh /* Make sure imxuparam() will do something. */
826 1.5 bsh tp->t_ospeed = 0;
827 1.5 bsh (void) imxuparam(tp, &t);
828 1.5 bsh tp->t_iflag = TTYDEF_IFLAG;
829 1.5 bsh tp->t_oflag = TTYDEF_OFLAG;
830 1.5 bsh tp->t_lflag = TTYDEF_LFLAG;
831 1.5 bsh ttychars(tp);
832 1.5 bsh ttsetwater(tp);
833 1.5 bsh
834 1.5 bsh mutex_spin_enter(&sc->sc_lock);
835 1.5 bsh
836 1.5 bsh /*
837 1.5 bsh * Turn on DTR. We must always do this, even if carrier is not
838 1.5 bsh * present, because otherwise we'd have to use TIOCSDTR
839 1.5 bsh * immediately after setting CLOCAL, which applications do not
840 1.5 bsh * expect. We always assert DTR while the device is open
841 1.5 bsh * unless explicitly requested to deassert it.
842 1.5 bsh */
843 1.5 bsh imxuart_modem(sc, 1);
844 1.5 bsh
845 1.5 bsh /* Clear the input ring, and unblock. */
846 1.5 bsh sc->sc_rbuf_in = sc->sc_rbuf_out = 0;
847 1.5 bsh imxuart_iflush(sc);
848 1.5 bsh CLR(sc->sc_rx_flags, IMXUART_RX_ANY_BLOCK);
849 1.5 bsh imxuart_hwiflow(sc);
850 1.5 bsh
851 1.5 bsh /* Turn on interrupts. */
852 1.5 bsh imxuart_control_rxint(sc, true);
853 1.5 bsh
854 1.5 bsh #ifdef IMXUART_DEBUG
855 1.5 bsh if (imxuart_debug)
856 1.5 bsh imxustatus(sc, "imxuopen ");
857 1.5 bsh #endif
858 1.2 matt
859 1.5 bsh mutex_spin_exit(&sc->sc_lock);
860 1.2 matt }
861 1.2 matt
862 1.5 bsh splx(s);
863 1.2 matt
864 1.2 matt #if 0
865 1.5 bsh error = ttyopen(tp, IMXUART_DIALOUT(dev), ISSET(flag, O_NONBLOCK));
866 1.5 bsh #else
867 1.5 bsh error = ttyopen(tp, 1, ISSET(flag, O_NONBLOCK));
868 1.2 matt #endif
869 1.5 bsh if (error)
870 1.5 bsh goto bad;
871 1.2 matt
872 1.5 bsh error = (*tp->t_linesw->l_open)(dev, tp);
873 1.5 bsh if (error)
874 1.5 bsh goto bad;
875 1.5 bsh
876 1.5 bsh return (0);
877 1.5 bsh
878 1.5 bsh bad:
879 1.5 bsh if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
880 1.5 bsh /*
881 1.5 bsh * We failed to open the device, and nobody else had it opened.
882 1.5 bsh * Clean up the state as appropriate.
883 1.5 bsh */
884 1.5 bsh imxuart_shutdown(sc);
885 1.5 bsh }
886 1.2 matt
887 1.5 bsh return (error);
888 1.5 bsh }
889 1.2 matt
890 1.5 bsh int
891 1.5 bsh imxuclose(dev_t dev, int flag, int mode, struct lwp *l)
892 1.5 bsh {
893 1.5 bsh struct imxuart_softc *sc =
894 1.5 bsh device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
895 1.5 bsh struct tty *tp = sc->sc_tty;
896 1.5 bsh
897 1.5 bsh /* XXX This is for cons.c. */
898 1.5 bsh if (!ISSET(tp->t_state, TS_ISOPEN))
899 1.5 bsh return (0);
900 1.5 bsh
901 1.5 bsh (*tp->t_linesw->l_close)(tp, flag);
902 1.5 bsh ttyclose(tp);
903 1.5 bsh
904 1.5 bsh if (IMXUART_ISALIVE(sc) == 0)
905 1.5 bsh return (0);
906 1.5 bsh
907 1.5 bsh if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
908 1.5 bsh /*
909 1.5 bsh * Although we got a last close, the device may still be in
910 1.5 bsh * use; e.g. if this was the dialout node, and there are still
911 1.5 bsh * processes waiting for carrier on the non-dialout node.
912 1.5 bsh */
913 1.5 bsh imxuart_shutdown(sc);
914 1.2 matt }
915 1.2 matt
916 1.5 bsh return (0);
917 1.5 bsh }
918 1.5 bsh
919 1.5 bsh int
920 1.5 bsh imxuread(dev_t dev, struct uio *uio, int flag)
921 1.5 bsh {
922 1.5 bsh struct imxuart_softc *sc =
923 1.5 bsh device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
924 1.5 bsh struct tty *tp = sc->sc_tty;
925 1.5 bsh
926 1.5 bsh if (IMXUART_ISALIVE(sc) == 0)
927 1.5 bsh return (EIO);
928 1.2 matt
929 1.5 bsh return ((*tp->t_linesw->l_read)(tp, uio, flag));
930 1.2 matt }
931 1.2 matt
932 1.5 bsh int
933 1.5 bsh imxuwrite(dev_t dev, struct uio *uio, int flag)
934 1.2 matt {
935 1.5 bsh struct imxuart_softc *sc =
936 1.5 bsh device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
937 1.5 bsh struct tty *tp = sc->sc_tty;
938 1.5 bsh
939 1.5 bsh if (IMXUART_ISALIVE(sc) == 0)
940 1.5 bsh return (EIO);
941 1.2 matt
942 1.5 bsh return ((*tp->t_linesw->l_write)(tp, uio, flag));
943 1.2 matt }
944 1.2 matt
945 1.5 bsh int
946 1.5 bsh imxupoll(dev_t dev, int events, struct lwp *l)
947 1.2 matt {
948 1.5 bsh struct imxuart_softc *sc =
949 1.5 bsh device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
950 1.5 bsh struct tty *tp = sc->sc_tty;
951 1.2 matt
952 1.5 bsh if (IMXUART_ISALIVE(sc) == 0)
953 1.5 bsh return (POLLHUP);
954 1.2 matt
955 1.5 bsh return ((*tp->t_linesw->l_poll)(tp, events, l));
956 1.2 matt }
957 1.2 matt
958 1.5 bsh struct tty *
959 1.5 bsh imxutty(dev_t dev)
960 1.2 matt {
961 1.5 bsh struct imxuart_softc *sc =
962 1.5 bsh device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
963 1.5 bsh struct tty *tp = sc->sc_tty;
964 1.2 matt
965 1.5 bsh return (tp);
966 1.2 matt }
967 1.2 matt
968 1.5 bsh int
969 1.5 bsh imxuioctl(dev_t dev, u_long cmd, void *data, int flag, struct lwp *l)
970 1.2 matt {
971 1.5 bsh struct imxuart_softc *sc;
972 1.5 bsh struct tty *tp;
973 1.5 bsh int error;
974 1.5 bsh
975 1.5 bsh sc = device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
976 1.5 bsh if (sc == NULL)
977 1.5 bsh return ENXIO;
978 1.5 bsh if (IMXUART_ISALIVE(sc) == 0)
979 1.5 bsh return (EIO);
980 1.5 bsh
981 1.5 bsh tp = sc->sc_tty;
982 1.5 bsh
983 1.5 bsh error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, l);
984 1.5 bsh if (error != EPASSTHROUGH)
985 1.5 bsh return (error);
986 1.5 bsh
987 1.5 bsh error = ttioctl(tp, cmd, data, flag, l);
988 1.5 bsh if (error != EPASSTHROUGH)
989 1.5 bsh return (error);
990 1.5 bsh
991 1.5 bsh error = 0;
992 1.5 bsh switch (cmd) {
993 1.5 bsh case TIOCSFLAGS:
994 1.5 bsh error = kauth_authorize_device_tty(l->l_cred,
995 1.5 bsh KAUTH_DEVICE_TTY_PRIVSET, tp);
996 1.5 bsh break;
997 1.5 bsh default:
998 1.5 bsh /* nothing */
999 1.5 bsh break;
1000 1.5 bsh }
1001 1.5 bsh if (error) {
1002 1.5 bsh return error;
1003 1.5 bsh }
1004 1.5 bsh
1005 1.5 bsh mutex_spin_enter(&sc->sc_lock);
1006 1.5 bsh
1007 1.5 bsh switch (cmd) {
1008 1.5 bsh case TIOCSBRK:
1009 1.5 bsh imxuart_break(sc, true);
1010 1.5 bsh break;
1011 1.5 bsh
1012 1.5 bsh case TIOCCBRK:
1013 1.5 bsh imxuart_break(sc, false);
1014 1.5 bsh break;
1015 1.5 bsh
1016 1.5 bsh case TIOCSDTR:
1017 1.5 bsh imxuart_modem(sc, 1);
1018 1.5 bsh break;
1019 1.5 bsh
1020 1.5 bsh case TIOCCDTR:
1021 1.5 bsh imxuart_modem(sc, 0);
1022 1.5 bsh break;
1023 1.5 bsh
1024 1.5 bsh case TIOCGFLAGS:
1025 1.5 bsh *(int *)data = sc->sc_swflags;
1026 1.5 bsh break;
1027 1.5 bsh
1028 1.5 bsh case TIOCSFLAGS:
1029 1.5 bsh sc->sc_swflags = *(int *)data;
1030 1.5 bsh break;
1031 1.5 bsh
1032 1.5 bsh case TIOCMSET:
1033 1.5 bsh case TIOCMBIS:
1034 1.5 bsh case TIOCMBIC:
1035 1.5 bsh tiocm_to_imxu(sc, cmd, *(int *)data);
1036 1.5 bsh break;
1037 1.5 bsh
1038 1.5 bsh case TIOCMGET:
1039 1.5 bsh *(int *)data = imxuart_to_tiocm(sc);
1040 1.5 bsh break;
1041 1.5 bsh
1042 1.5 bsh #ifdef notyet
1043 1.5 bsh case PPS_IOC_CREATE:
1044 1.5 bsh case PPS_IOC_DESTROY:
1045 1.5 bsh case PPS_IOC_GETPARAMS:
1046 1.5 bsh case PPS_IOC_SETPARAMS:
1047 1.5 bsh case PPS_IOC_GETCAP:
1048 1.5 bsh case PPS_IOC_FETCH:
1049 1.5 bsh #ifdef PPS_SYNC
1050 1.5 bsh case PPS_IOC_KCBIND:
1051 1.5 bsh #endif
1052 1.5 bsh mutex_spin_enter(&timecounter_lock);
1053 1.5 bsh error = pps_ioctl(cmd, data, &sc->sc_pps_state);
1054 1.5 bsh mutex_spin_exit(&timecounter_lock);
1055 1.5 bsh break;
1056 1.5 bsh
1057 1.5 bsh case TIOCDCDTIMESTAMP: /* XXX old, overloaded API used by xntpd v3 */
1058 1.5 bsh mutex_spin_enter(&timecounter_lock);
1059 1.5 bsh #ifndef PPS_TRAILING_EDGE
1060 1.5 bsh TIMESPEC_TO_TIMEVAL((struct timeval *)data,
1061 1.5 bsh &sc->sc_pps_state.ppsinfo.assert_timestamp);
1062 1.5 bsh #else
1063 1.5 bsh TIMESPEC_TO_TIMEVAL((struct timeval *)data,
1064 1.5 bsh &sc->sc_pps_state.ppsinfo.clear_timestamp);
1065 1.5 bsh #endif
1066 1.5 bsh mutex_spin_exit(&timecounter_lock);
1067 1.5 bsh break;
1068 1.5 bsh #endif
1069 1.5 bsh
1070 1.5 bsh default:
1071 1.5 bsh error = EPASSTHROUGH;
1072 1.5 bsh break;
1073 1.5 bsh }
1074 1.5 bsh
1075 1.5 bsh mutex_spin_exit(&sc->sc_lock);
1076 1.5 bsh
1077 1.5 bsh #ifdef IMXUART_DEBUG
1078 1.5 bsh if (imxuart_debug)
1079 1.5 bsh imxustatus(sc, "imxuioctl ");
1080 1.5 bsh #endif
1081 1.5 bsh
1082 1.5 bsh return (error);
1083 1.2 matt }
1084 1.2 matt
1085 1.5 bsh integrate void
1086 1.5 bsh imxuart_schedrx(struct imxuart_softc *sc)
1087 1.2 matt {
1088 1.5 bsh sc->sc_rx_ready = 1;
1089 1.5 bsh
1090 1.5 bsh /* Wake up the poller. */
1091 1.5 bsh softint_schedule(sc->sc_si);
1092 1.2 matt }
1093 1.2 matt
1094 1.5 bsh void
1095 1.5 bsh imxuart_break(struct imxuart_softc *sc, bool onoff)
1096 1.2 matt {
1097 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
1098 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
1099 1.5 bsh
1100 1.5 bsh if (onoff)
1101 1.5 bsh SET(sc->sc_ucr1, IMX_UCR1_SNDBRK);
1102 1.5 bsh else
1103 1.5 bsh CLR(sc->sc_ucr1, IMX_UCR1_SNDBRK);
1104 1.5 bsh
1105 1.5 bsh bus_space_write_4(iot, ioh, IMX_UCR1, sc->sc_ucr1);
1106 1.2 matt }
1107 1.2 matt
1108 1.2 matt void
1109 1.5 bsh imxuart_modem(struct imxuart_softc *sc, int onoff)
1110 1.2 matt {
1111 1.5 bsh #ifdef notyet
1112 1.5 bsh if (sc->sc_mcr_dtr == 0)
1113 1.5 bsh return;
1114 1.5 bsh
1115 1.5 bsh if (onoff)
1116 1.5 bsh SET(sc->sc_mcr, sc->sc_mcr_dtr);
1117 1.5 bsh else
1118 1.5 bsh CLR(sc->sc_mcr, sc->sc_mcr_dtr);
1119 1.5 bsh
1120 1.5 bsh if (!sc->sc_heldchange) {
1121 1.5 bsh if (sc->sc_tx_busy) {
1122 1.5 bsh sc->sc_heldtbc = sc->sc_tbc;
1123 1.5 bsh sc->sc_tbc = 0;
1124 1.5 bsh sc->sc_heldchange = 1;
1125 1.5 bsh } else
1126 1.5 bsh imxuart_loadchannelregs(sc);
1127 1.5 bsh }
1128 1.5 bsh #endif
1129 1.2 matt }
1130 1.2 matt
1131 1.5 bsh /*
1132 1.5 bsh * RTS output is controlled by UCR2.CTS bit.
1133 1.5 bsh * DTR output is controlled by UCR3.DSR bit.
1134 1.5 bsh * (i.MX reference manual uses names in DCE mode)
1135 1.5 bsh *
1136 1.5 bsh * note: if UCR2.CTSC == 1 for automatic HW flow control, UCR2.CTS is ignored.
1137 1.5 bsh */
1138 1.5 bsh void
1139 1.5 bsh tiocm_to_imxu(struct imxuart_softc *sc, u_long how, int ttybits)
1140 1.2 matt {
1141 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
1142 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
1143 1.5 bsh
1144 1.5 bsh uint32_t ucr2 = sc->sc_ucr2_d;
1145 1.5 bsh uint32_t ucr3 = sc->sc_ucr3;
1146 1.5 bsh
1147 1.5 bsh uint32_t ucr2_mask = 0;
1148 1.5 bsh uint32_t ucr3_mask = 0;
1149 1.5 bsh
1150 1.5 bsh
1151 1.5 bsh if (ISSET(ttybits, TIOCM_DTR))
1152 1.5 bsh ucr3_mask = IMX_UCR3_DSR;
1153 1.5 bsh if (ISSET(ttybits, TIOCM_RTS))
1154 1.5 bsh ucr2_mask = IMX_UCR2_CTS;
1155 1.5 bsh
1156 1.5 bsh switch (how) {
1157 1.5 bsh case TIOCMBIC:
1158 1.5 bsh CLR(ucr2, ucr2_mask);
1159 1.5 bsh CLR(ucr3, ucr3_mask);
1160 1.5 bsh break;
1161 1.5 bsh
1162 1.5 bsh case TIOCMBIS:
1163 1.5 bsh SET(ucr2, ucr2_mask);
1164 1.5 bsh SET(ucr3, ucr3_mask);
1165 1.5 bsh break;
1166 1.5 bsh
1167 1.5 bsh case TIOCMSET:
1168 1.5 bsh CLR(ucr2, ucr2_mask);
1169 1.5 bsh CLR(ucr3, ucr3_mask);
1170 1.5 bsh SET(ucr2, ucr2_mask);
1171 1.5 bsh SET(ucr3, ucr3_mask);
1172 1.5 bsh break;
1173 1.5 bsh }
1174 1.5 bsh
1175 1.5 bsh if (ucr3 != sc->sc_ucr3) {
1176 1.5 bsh bus_space_write_4(iot, ioh, IMX_UCR3, ucr3);
1177 1.5 bsh sc->sc_ucr3 = ucr3;
1178 1.5 bsh }
1179 1.5 bsh
1180 1.5 bsh if (ucr2 == sc->sc_ucr2_d)
1181 1.5 bsh return;
1182 1.5 bsh
1183 1.5 bsh sc->sc_ucr2_d = ucr2;
1184 1.5 bsh /* update CTS bit only */
1185 1.5 bsh ucr2 = (sc->sc_ucr2 & ~IMX_UCR2_CTS) |
1186 1.5 bsh (ucr2 & IMX_UCR2_CTS);
1187 1.2 matt
1188 1.5 bsh bus_space_write_4(iot, ioh, IMX_UCR2, ucr2);
1189 1.5 bsh sc->sc_ucr2 = ucr2;
1190 1.2 matt }
1191 1.2 matt
1192 1.5 bsh int
1193 1.5 bsh imxuart_to_tiocm(struct imxuart_softc *sc)
1194 1.2 matt {
1195 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
1196 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
1197 1.5 bsh int ttybits = 0;
1198 1.5 bsh uint32_t usr[2];
1199 1.5 bsh
1200 1.5 bsh if (ISSET(sc->sc_ucr3, IMX_UCR3_DSR))
1201 1.5 bsh SET(ttybits, TIOCM_DTR);
1202 1.5 bsh if (ISSET(sc->sc_ucr2, IMX_UCR2_CTS))
1203 1.5 bsh SET(ttybits, TIOCM_RTS);
1204 1.5 bsh
1205 1.5 bsh bus_space_read_region_4(iot, ioh, IMX_USR1, usr, 2);
1206 1.5 bsh
1207 1.5 bsh if (ISSET(usr[0], IMX_USR1_RTSS))
1208 1.5 bsh SET(ttybits, TIOCM_CTS);
1209 1.5 bsh
1210 1.5 bsh if (ISSET(usr[1], IMX_USR2_DCDIN))
1211 1.5 bsh SET(ttybits, TIOCM_CD);
1212 1.5 bsh
1213 1.5 bsh #if 0
1214 1.5 bsh /* XXXbsh: I couldn't find the way to read ipp_uart_dsr_dte_i signal,
1215 1.5 bsh although there are bits in UART registers to detect delta of DSR.
1216 1.5 bsh */
1217 1.5 bsh if (ISSET(imxubits, MSR_DSR))
1218 1.5 bsh SET(ttybits, TIOCM_DSR);
1219 1.5 bsh #endif
1220 1.5 bsh
1221 1.5 bsh if (ISSET(usr[1], IMX_USR2_RIIN))
1222 1.5 bsh SET(ttybits, TIOCM_RI);
1223 1.5 bsh
1224 1.5 bsh
1225 1.5 bsh #ifdef notyet
1226 1.5 bsh if (ISSET(sc->sc_ier, IER_ERXRDY | IER_ETXRDY | IER_ERLS | IER_EMSC))
1227 1.5 bsh SET(ttybits, TIOCM_LE);
1228 1.5 bsh #endif
1229 1.5 bsh
1230 1.5 bsh return (ttybits);
1231 1.2 matt }
1232 1.2 matt
1233 1.5 bsh static uint32_t
1234 1.5 bsh cflag_to_ucr2(tcflag_t cflag, uint32_t oldval)
1235 1.2 matt {
1236 1.5 bsh uint32_t val = oldval;
1237 1.5 bsh
1238 1.5 bsh CLR(val,IMX_UCR2_WS|IMX_UCR2_PREN|IMX_UCR2_PROE|IMX_UCR2_STPB);
1239 1.5 bsh
1240 1.5 bsh switch (cflag & CSIZE) {
1241 1.5 bsh case CS5:
1242 1.5 bsh case CS6:
1243 1.5 bsh /* not suppreted. use 7-bits */
1244 1.5 bsh case CS7:
1245 1.5 bsh break;
1246 1.5 bsh case CS8:
1247 1.5 bsh SET(val, IMX_UCR2_WS);
1248 1.5 bsh break;
1249 1.5 bsh }
1250 1.5 bsh
1251 1.5 bsh
1252 1.5 bsh if (ISSET(cflag, PARENB)) {
1253 1.5 bsh SET(val, IMX_UCR2_PREN);
1254 1.5 bsh
1255 1.5 bsh /* odd parity */
1256 1.5 bsh if (!ISSET(cflag, PARODD))
1257 1.5 bsh SET(val, IMX_UCR2_PROE);
1258 1.5 bsh }
1259 1.5 bsh
1260 1.5 bsh if (ISSET(cflag, CSTOPB))
1261 1.5 bsh SET(val, IMX_UCR2_STPB);
1262 1.5 bsh
1263 1.5 bsh val |= IMX_UCR2_TXEN| IMX_UCR2_RXEN|IMX_UCR2_SRST;
1264 1.5 bsh
1265 1.5 bsh return val;
1266 1.2 matt }
1267 1.5 bsh
1268 1.2 matt int
1269 1.5 bsh imxuparam(struct tty *tp, struct termios *t)
1270 1.2 matt {
1271 1.5 bsh struct imxuart_softc *sc =
1272 1.5 bsh device_lookup_private(&imxuart_cd, IMXUART_UNIT(tp->t_dev));
1273 1.5 bsh struct imxuart_baudrate_ratio ratio;
1274 1.5 bsh uint32_t ucr2;
1275 1.5 bsh bool change_speed = tp->t_ospeed != t->c_ospeed;
1276 1.5 bsh
1277 1.5 bsh if (IMXUART_ISALIVE(sc) == 0)
1278 1.5 bsh return (EIO);
1279 1.5 bsh
1280 1.5 bsh /* Check requested parameters. */
1281 1.5 bsh if (t->c_ispeed && t->c_ispeed != t->c_ospeed)
1282 1.5 bsh return (EINVAL);
1283 1.5 bsh
1284 1.5 bsh /*
1285 1.5 bsh * For the console, always force CLOCAL and !HUPCL, so that the port
1286 1.5 bsh * is always active.
1287 1.5 bsh */
1288 1.5 bsh if (ISSET(sc->sc_swflags, TIOCFLAG_SOFTCAR) ||
1289 1.5 bsh ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE)) {
1290 1.5 bsh SET(t->c_cflag, CLOCAL);
1291 1.5 bsh CLR(t->c_cflag, HUPCL);
1292 1.5 bsh }
1293 1.5 bsh
1294 1.5 bsh /*
1295 1.5 bsh * If there were no changes, don't do anything. This avoids dropping
1296 1.5 bsh * input and improves performance when all we did was frob things like
1297 1.5 bsh * VMIN and VTIME.
1298 1.5 bsh */
1299 1.5 bsh if ( !change_speed && tp->t_cflag == t->c_cflag)
1300 1.5 bsh return (0);
1301 1.5 bsh
1302 1.5 bsh if (change_speed) {
1303 1.5 bsh /* calculate baudrate modulator value */
1304 1.5 bsh if (imxuspeed(t->c_ospeed, &ratio) < 0)
1305 1.5 bsh return (EINVAL);
1306 1.5 bsh sc->sc_ratio = ratio;
1307 1.5 bsh }
1308 1.5 bsh
1309 1.5 bsh ucr2 = cflag_to_ucr2(t->c_cflag, sc->sc_ucr2_d);
1310 1.5 bsh
1311 1.5 bsh mutex_spin_enter(&sc->sc_lock);
1312 1.5 bsh
1313 1.5 bsh #if 0 /* flow control stuff. not yet */
1314 1.5 bsh /*
1315 1.5 bsh * If we're not in a mode that assumes a connection is present, then
1316 1.5 bsh * ignore carrier changes.
1317 1.5 bsh */
1318 1.5 bsh if (ISSET(t->c_cflag, CLOCAL | MDMBUF))
1319 1.5 bsh sc->sc_msr_dcd = 0;
1320 1.5 bsh else
1321 1.5 bsh sc->sc_msr_dcd = MSR_DCD;
1322 1.5 bsh /*
1323 1.5 bsh * Set the flow control pins depending on the current flow control
1324 1.5 bsh * mode.
1325 1.5 bsh */
1326 1.5 bsh if (ISSET(t->c_cflag, CRTSCTS)) {
1327 1.5 bsh sc->sc_mcr_dtr = MCR_DTR;
1328 1.5 bsh sc->sc_mcr_rts = MCR_RTS;
1329 1.5 bsh sc->sc_msr_cts = MSR_CTS;
1330 1.5 bsh sc->sc_efr = EFR_AUTORTS | EFR_AUTOCTS;
1331 1.5 bsh } else if (ISSET(t->c_cflag, MDMBUF)) {
1332 1.5 bsh /*
1333 1.5 bsh * For DTR/DCD flow control, make sure we don't toggle DTR for
1334 1.5 bsh * carrier detection.
1335 1.5 bsh */
1336 1.5 bsh sc->sc_mcr_dtr = 0;
1337 1.5 bsh sc->sc_mcr_rts = MCR_DTR;
1338 1.5 bsh sc->sc_msr_cts = MSR_DCD;
1339 1.5 bsh sc->sc_efr = 0;
1340 1.5 bsh } else {
1341 1.5 bsh /*
1342 1.5 bsh * If no flow control, then always set RTS. This will make
1343 1.5 bsh * the other side happy if it mistakenly thinks we're doing
1344 1.5 bsh * RTS/CTS flow control.
1345 1.5 bsh */
1346 1.5 bsh sc->sc_mcr_dtr = MCR_DTR | MCR_RTS;
1347 1.5 bsh sc->sc_mcr_rts = 0;
1348 1.5 bsh sc->sc_msr_cts = 0;
1349 1.5 bsh sc->sc_efr = 0;
1350 1.5 bsh if (ISSET(sc->sc_mcr, MCR_DTR))
1351 1.5 bsh SET(sc->sc_mcr, MCR_RTS);
1352 1.5 bsh else
1353 1.5 bsh CLR(sc->sc_mcr, MCR_RTS);
1354 1.5 bsh }
1355 1.5 bsh sc->sc_msr_mask = sc->sc_msr_cts | sc->sc_msr_dcd;
1356 1.5 bsh #endif
1357 1.5 bsh
1358 1.5 bsh /* And copy to tty. */
1359 1.5 bsh tp->t_ispeed = t->c_ospeed;
1360 1.5 bsh tp->t_ospeed = t->c_ospeed;
1361 1.5 bsh tp->t_cflag = t->c_cflag;
1362 1.2 matt
1363 1.5 bsh if (!change_speed && ucr2 == sc->sc_ucr2_d) {
1364 1.5 bsh /* noop */
1365 1.5 bsh }
1366 1.5 bsh else if (!sc->sc_pending && !sc->sc_tx_busy) {
1367 1.5 bsh if (ucr2 != sc->sc_ucr2_d) {
1368 1.5 bsh sc->sc_ucr2_d = ucr2;
1369 1.5 bsh imxuart_load_params(sc);
1370 1.5 bsh }
1371 1.5 bsh if (change_speed)
1372 1.5 bsh imxuart_load_speed(sc);
1373 1.5 bsh }
1374 1.5 bsh else {
1375 1.5 bsh if (!sc->sc_pending) {
1376 1.5 bsh sc->sc_heldtbc = sc->sc_tbc;
1377 1.5 bsh sc->sc_tbc = 0;
1378 1.5 bsh }
1379 1.5 bsh sc->sc_pending |=
1380 1.5 bsh (ucr2 == sc->sc_ucr2_d ? 0 : IMXUART_PEND_PARAM) |
1381 1.5 bsh (change_speed ? 0 : IMXUART_PEND_SPEED);
1382 1.5 bsh sc->sc_ucr2_d = ucr2;
1383 1.5 bsh }
1384 1.5 bsh
1385 1.5 bsh if (!ISSET(t->c_cflag, CHWFLOW)) {
1386 1.5 bsh /* Disable the high water mark. */
1387 1.5 bsh sc->sc_r_hiwat = 0;
1388 1.5 bsh sc->sc_r_lowat = 0;
1389 1.5 bsh if (ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED)) {
1390 1.5 bsh CLR(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED);
1391 1.5 bsh imxuart_schedrx(sc);
1392 1.5 bsh }
1393 1.5 bsh if (ISSET(sc->sc_rx_flags,
1394 1.5 bsh IMXUART_RX_TTY_BLOCKED|IMXUART_RX_IBUF_BLOCKED)) {
1395 1.5 bsh CLR(sc->sc_rx_flags,
1396 1.5 bsh IMXUART_RX_TTY_BLOCKED|IMXUART_RX_IBUF_BLOCKED);
1397 1.5 bsh imxuart_hwiflow(sc);
1398 1.5 bsh }
1399 1.5 bsh } else {
1400 1.5 bsh sc->sc_r_hiwat = imxuart_rbuf_hiwat;
1401 1.5 bsh sc->sc_r_lowat = imxuart_rbuf_lowat;
1402 1.5 bsh }
1403 1.5 bsh
1404 1.5 bsh mutex_spin_exit(&sc->sc_lock);
1405 1.5 bsh
1406 1.5 bsh #if 0
1407 1.5 bsh /*
1408 1.5 bsh * Update the tty layer's idea of the carrier bit, in case we changed
1409 1.5 bsh * CLOCAL or MDMBUF. We don't hang up here; we only do that by
1410 1.5 bsh * explicit request.
1411 1.5 bsh */
1412 1.5 bsh (void) (*tp->t_linesw->l_modem)(tp, ISSET(sc->sc_msr, MSR_DCD));
1413 1.5 bsh #else
1414 1.5 bsh /* XXX: always report that we have DCD */
1415 1.5 bsh (void) (*tp->t_linesw->l_modem)(tp, 1);
1416 1.5 bsh #endif
1417 1.5 bsh
1418 1.5 bsh #ifdef IMXUART_DEBUG
1419 1.5 bsh if (imxuart_debug)
1420 1.5 bsh imxustatus(sc, "imxuparam ");
1421 1.5 bsh #endif
1422 1.5 bsh
1423 1.5 bsh if (!ISSET(t->c_cflag, CHWFLOW)) {
1424 1.5 bsh if (sc->sc_tx_stopped) {
1425 1.5 bsh sc->sc_tx_stopped = 0;
1426 1.5 bsh imxustart(tp);
1427 1.5 bsh }
1428 1.5 bsh }
1429 1.5 bsh
1430 1.5 bsh return (0);
1431 1.5 bsh }
1432 1.5 bsh
1433 1.5 bsh void
1434 1.5 bsh imxuart_iflush(struct imxuart_softc *sc)
1435 1.5 bsh {
1436 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
1437 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
1438 1.5 bsh #ifdef DIAGNOSTIC
1439 1.5 bsh uint32_t reg = 0xffff;
1440 1.5 bsh #endif
1441 1.5 bsh int timo;
1442 1.5 bsh
1443 1.5 bsh timo = 50000;
1444 1.5 bsh /* flush any pending I/O */
1445 1.5 bsh while (ISSET(bus_space_read_4(iot, ioh, IMX_USR2), IMX_USR2_RDR)
1446 1.5 bsh && --timo)
1447 1.5 bsh #ifdef DIAGNOSTIC
1448 1.5 bsh reg =
1449 1.5 bsh #else
1450 1.5 bsh (void)
1451 1.5 bsh #endif
1452 1.5 bsh bus_space_read_4(iot, ioh, IMX_URXD);
1453 1.5 bsh #ifdef DIAGNOSTIC
1454 1.5 bsh if (!timo)
1455 1.5 bsh aprint_error_dev(sc->sc_dev, "imxuart_iflush timeout %02x\n", reg);
1456 1.5 bsh #endif
1457 1.5 bsh }
1458 1.5 bsh
1459 1.5 bsh int
1460 1.5 bsh imxuhwiflow(struct tty *tp, int block)
1461 1.5 bsh {
1462 1.5 bsh struct imxuart_softc *sc =
1463 1.5 bsh device_lookup_private(&imxuart_cd, IMXUART_UNIT(tp->t_dev));
1464 1.5 bsh
1465 1.5 bsh if (IMXUART_ISALIVE(sc) == 0)
1466 1.5 bsh return (0);
1467 1.5 bsh
1468 1.5 bsh #ifdef notyet
1469 1.5 bsh if (sc->sc_mcr_rts == 0)
1470 1.5 bsh return (0);
1471 1.5 bsh #endif
1472 1.5 bsh
1473 1.5 bsh mutex_spin_enter(&sc->sc_lock);
1474 1.5 bsh
1475 1.5 bsh if (block) {
1476 1.5 bsh if (!ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED)) {
1477 1.5 bsh SET(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED);
1478 1.5 bsh imxuart_hwiflow(sc);
1479 1.5 bsh }
1480 1.5 bsh } else {
1481 1.5 bsh if (ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED)) {
1482 1.5 bsh CLR(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED);
1483 1.5 bsh imxuart_schedrx(sc);
1484 1.5 bsh }
1485 1.5 bsh if (ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED)) {
1486 1.5 bsh CLR(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED);
1487 1.5 bsh imxuart_hwiflow(sc);
1488 1.5 bsh }
1489 1.5 bsh }
1490 1.5 bsh
1491 1.5 bsh mutex_spin_exit(&sc->sc_lock);
1492 1.5 bsh return (1);
1493 1.5 bsh }
1494 1.5 bsh
1495 1.5 bsh /*
1496 1.5 bsh * (un)block input via hw flowcontrol
1497 1.5 bsh */
1498 1.5 bsh void
1499 1.5 bsh imxuart_hwiflow(struct imxuart_softc *sc)
1500 1.5 bsh {
1501 1.5 bsh #ifdef notyet
1502 1.5 bsh struct imxuart_regs *regsp= &sc->sc_regs;
1503 1.5 bsh
1504 1.5 bsh if (sc->sc_mcr_rts == 0)
1505 1.5 bsh return;
1506 1.5 bsh
1507 1.5 bsh if (ISSET(sc->sc_rx_flags, RX_ANY_BLOCK)) {
1508 1.5 bsh CLR(sc->sc_mcr, sc->sc_mcr_rts);
1509 1.5 bsh CLR(sc->sc_mcr_active, sc->sc_mcr_rts);
1510 1.5 bsh } else {
1511 1.5 bsh SET(sc->sc_mcr, sc->sc_mcr_rts);
1512 1.5 bsh SET(sc->sc_mcr_active, sc->sc_mcr_rts);
1513 1.5 bsh }
1514 1.5 bsh UR_WRITE_1(regsp, IMXUART_REG_MCR, sc->sc_mcr_active);
1515 1.5 bsh #endif
1516 1.5 bsh }
1517 1.5 bsh
1518 1.5 bsh
1519 1.5 bsh void
1520 1.5 bsh imxustart(struct tty *tp)
1521 1.5 bsh {
1522 1.5 bsh struct imxuart_softc *sc =
1523 1.5 bsh device_lookup_private(&imxuart_cd, IMXUART_UNIT(tp->t_dev));
1524 1.5 bsh int s;
1525 1.5 bsh u_char *tba;
1526 1.5 bsh int tbc;
1527 1.5 bsh u_int n;
1528 1.5 bsh u_int space;
1529 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
1530 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
1531 1.5 bsh
1532 1.5 bsh if (IMXUART_ISALIVE(sc) == 0)
1533 1.5 bsh return;
1534 1.5 bsh
1535 1.5 bsh s = spltty();
1536 1.5 bsh if (ISSET(tp->t_state, TS_BUSY | TS_TIMEOUT | TS_TTSTOP))
1537 1.5 bsh goto out;
1538 1.5 bsh if (sc->sc_tx_stopped)
1539 1.5 bsh goto out;
1540 1.5 bsh if (!ttypull(tp))
1541 1.5 bsh goto out;
1542 1.5 bsh
1543 1.5 bsh /* Grab the first contiguous region of buffer space. */
1544 1.5 bsh tba = tp->t_outq.c_cf;
1545 1.5 bsh tbc = ndqb(&tp->t_outq, 0);
1546 1.5 bsh
1547 1.5 bsh mutex_spin_enter(&sc->sc_lock);
1548 1.5 bsh
1549 1.5 bsh sc->sc_tba = tba;
1550 1.5 bsh sc->sc_tbc = tbc;
1551 1.5 bsh
1552 1.5 bsh SET(tp->t_state, TS_BUSY);
1553 1.5 bsh sc->sc_tx_busy = 1;
1554 1.5 bsh
1555 1.5 bsh space = imxuart_txfifo_space(sc);
1556 1.5 bsh n = MIN(sc->sc_tbc, space);
1557 1.5 bsh
1558 1.5 bsh bus_space_write_multi_1(iot, ioh, IMX_UTXD, sc->sc_tba, n);
1559 1.5 bsh sc->sc_tbc -= n;
1560 1.5 bsh sc->sc_tba += n;
1561 1.5 bsh
1562 1.5 bsh /* Enable transmit completion interrupts */
1563 1.5 bsh imxuart_control_txint(sc, true);
1564 1.5 bsh
1565 1.5 bsh mutex_spin_exit(&sc->sc_lock);
1566 1.5 bsh out:
1567 1.5 bsh splx(s);
1568 1.5 bsh return;
1569 1.5 bsh }
1570 1.5 bsh
1571 1.5 bsh /*
1572 1.5 bsh * Stop output on a line.
1573 1.5 bsh */
1574 1.5 bsh void
1575 1.5 bsh imxustop(struct tty *tp, int flag)
1576 1.5 bsh {
1577 1.5 bsh struct imxuart_softc *sc =
1578 1.5 bsh device_lookup_private(&imxuart_cd, IMXUART_UNIT(tp->t_dev));
1579 1.5 bsh
1580 1.5 bsh mutex_spin_enter(&sc->sc_lock);
1581 1.5 bsh if (ISSET(tp->t_state, TS_BUSY)) {
1582 1.5 bsh /* Stop transmitting at the next chunk. */
1583 1.5 bsh sc->sc_tbc = 0;
1584 1.5 bsh sc->sc_heldtbc = 0;
1585 1.5 bsh if (!ISSET(tp->t_state, TS_TTSTOP))
1586 1.5 bsh SET(tp->t_state, TS_FLUSH);
1587 1.5 bsh }
1588 1.5 bsh mutex_spin_exit(&sc->sc_lock);
1589 1.5 bsh }
1590 1.5 bsh
1591 1.5 bsh void
1592 1.5 bsh imxudiag(void *arg)
1593 1.5 bsh {
1594 1.5 bsh #ifdef notyet
1595 1.5 bsh struct imxuart_softc *sc = arg;
1596 1.5 bsh int overflows, floods;
1597 1.5 bsh
1598 1.5 bsh mutex_spin_enter(&sc->sc_lock);
1599 1.5 bsh overflows = sc->sc_overflows;
1600 1.5 bsh sc->sc_overflows = 0;
1601 1.5 bsh floods = sc->sc_floods;
1602 1.5 bsh sc->sc_floods = 0;
1603 1.5 bsh sc->sc_errors = 0;
1604 1.5 bsh mutex_spin_exit(&sc->sc_lock);
1605 1.5 bsh
1606 1.5 bsh log(LOG_WARNING, "%s: %d silo overflow%s, %d ibuf flood%s\n",
1607 1.5 bsh device_xname(sc->sc_dev),
1608 1.5 bsh overflows, overflows == 1 ? "" : "s",
1609 1.5 bsh floods, floods == 1 ? "" : "s");
1610 1.5 bsh #endif
1611 1.5 bsh }
1612 1.5 bsh
1613 1.5 bsh integrate void
1614 1.5 bsh imxuart_rxsoft(struct imxuart_softc *sc, struct tty *tp)
1615 1.5 bsh {
1616 1.5 bsh int (*rint)(int, struct tty *) = tp->t_linesw->l_rint;
1617 1.5 bsh u_int cc, scc, outp;
1618 1.5 bsh uint16_t data;
1619 1.5 bsh u_int code;
1620 1.5 bsh
1621 1.5 bsh scc = cc = IMXUART_RBUF_AVAIL(sc);
1622 1.5 bsh
1623 1.5 bsh #if 0
1624 1.5 bsh if (cc == imxuart_rbuf_size-1) {
1625 1.5 bsh sc->sc_floods++;
1626 1.5 bsh if (sc->sc_errors++ == 0)
1627 1.5 bsh callout_reset(&sc->sc_diag_callout, 60 * hz,
1628 1.5 bsh imxudiag, sc);
1629 1.5 bsh }
1630 1.5 bsh #endif
1631 1.5 bsh
1632 1.5 bsh /* If not yet open, drop the entire buffer content here */
1633 1.5 bsh if (!ISSET(tp->t_state, TS_ISOPEN)) {
1634 1.5 bsh sc->sc_rbuf_out = sc->sc_rbuf_in;
1635 1.5 bsh cc = 0;
1636 1.5 bsh }
1637 1.5 bsh
1638 1.5 bsh outp = sc->sc_rbuf_out;
1639 1.5 bsh
1640 1.5 bsh #define ERRBITS (IMX_URXD_PRERR|IMX_URXD_BRK|IMX_URXD_FRMERR|IMX_URXD_OVRRUN)
1641 1.5 bsh
1642 1.5 bsh while (cc) {
1643 1.5 bsh data = sc->sc_rbuf[outp];
1644 1.5 bsh code = data & IMX_URXD_RX_DATA;
1645 1.5 bsh if (ISSET(data, ERRBITS)) {
1646 1.5 bsh if (sc->sc_errors.err == 0)
1647 1.5 bsh callout_reset(&sc->sc_diag_callout,
1648 1.5 bsh 60 * hz, imxudiag, sc);
1649 1.5 bsh if (ISSET(data, IMX_URXD_OVRRUN))
1650 1.5 bsh sc->sc_errors.ovrrun++;
1651 1.5 bsh if (ISSET(data, IMX_URXD_BRK)) {
1652 1.5 bsh sc->sc_errors.brk++;
1653 1.5 bsh SET(code, TTY_FE);
1654 1.5 bsh }
1655 1.5 bsh if (ISSET(data, IMX_URXD_FRMERR)) {
1656 1.5 bsh sc->sc_errors.frmerr++;
1657 1.5 bsh SET(code, TTY_FE);
1658 1.5 bsh }
1659 1.5 bsh if (ISSET(data, IMX_URXD_PRERR)) {
1660 1.5 bsh sc->sc_errors.prerr++;
1661 1.5 bsh SET(code, TTY_PE);
1662 1.5 bsh }
1663 1.5 bsh }
1664 1.5 bsh if ((*rint)(code, tp) == -1) {
1665 1.5 bsh /*
1666 1.5 bsh * The line discipline's buffer is out of space.
1667 1.5 bsh */
1668 1.5 bsh if (!ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED)) {
1669 1.5 bsh /*
1670 1.5 bsh * We're either not using flow control, or the
1671 1.5 bsh * line discipline didn't tell us to block for
1672 1.5 bsh * some reason. Either way, we have no way to
1673 1.5 bsh * know when there's more space available, so
1674 1.5 bsh * just drop the rest of the data.
1675 1.5 bsh */
1676 1.5 bsh sc->sc_rbuf_out = sc->sc_rbuf_in;
1677 1.5 bsh cc = 0;
1678 1.5 bsh } else {
1679 1.5 bsh /*
1680 1.5 bsh * Don't schedule any more receive processing
1681 1.5 bsh * until the line discipline tells us there's
1682 1.5 bsh * space available (through imxuhwiflow()).
1683 1.5 bsh * Leave the rest of the data in the input
1684 1.5 bsh * buffer.
1685 1.5 bsh */
1686 1.5 bsh SET(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED);
1687 1.5 bsh }
1688 1.5 bsh break;
1689 1.5 bsh }
1690 1.5 bsh outp = IMXUART_RBUF_INC(sc, outp, 1);
1691 1.5 bsh cc--;
1692 1.5 bsh }
1693 1.5 bsh
1694 1.5 bsh if (cc != scc) {
1695 1.5 bsh sc->sc_rbuf_out = outp;
1696 1.5 bsh mutex_spin_enter(&sc->sc_lock);
1697 1.5 bsh
1698 1.5 bsh cc = IMXUART_RBUF_SPACE(sc);
1699 1.5 bsh
1700 1.5 bsh /* Buffers should be ok again, release possible block. */
1701 1.5 bsh if (cc >= sc->sc_r_lowat) {
1702 1.5 bsh if (ISSET(sc->sc_rx_flags, IMXUART_RX_IBUF_OVERFLOWED)) {
1703 1.5 bsh CLR(sc->sc_rx_flags, IMXUART_RX_IBUF_OVERFLOWED);
1704 1.5 bsh imxuart_control_rxint(sc, true);
1705 1.5 bsh }
1706 1.5 bsh if (ISSET(sc->sc_rx_flags, IMXUART_RX_IBUF_BLOCKED)) {
1707 1.5 bsh CLR(sc->sc_rx_flags, IMXUART_RX_IBUF_BLOCKED);
1708 1.5 bsh imxuart_hwiflow(sc);
1709 1.5 bsh }
1710 1.5 bsh }
1711 1.5 bsh mutex_spin_exit(&sc->sc_lock);
1712 1.5 bsh }
1713 1.5 bsh }
1714 1.5 bsh
1715 1.5 bsh integrate void
1716 1.5 bsh imxuart_txsoft(struct imxuart_softc *sc, struct tty *tp)
1717 1.5 bsh {
1718 1.5 bsh
1719 1.5 bsh CLR(tp->t_state, TS_BUSY);
1720 1.5 bsh if (ISSET(tp->t_state, TS_FLUSH))
1721 1.5 bsh CLR(tp->t_state, TS_FLUSH);
1722 1.5 bsh else
1723 1.5 bsh ndflush(&tp->t_outq, (int)(sc->sc_tba - tp->t_outq.c_cf));
1724 1.5 bsh (*tp->t_linesw->l_start)(tp);
1725 1.5 bsh }
1726 1.5 bsh
1727 1.5 bsh integrate void
1728 1.5 bsh imxuart_stsoft(struct imxuart_softc *sc, struct tty *tp)
1729 1.5 bsh {
1730 1.5 bsh #ifdef notyet
1731 1.5 bsh u_char msr, delta;
1732 1.5 bsh
1733 1.5 bsh mutex_spin_enter(&sc->sc_lock);
1734 1.5 bsh msr = sc->sc_msr;
1735 1.5 bsh delta = sc->sc_msr_delta;
1736 1.5 bsh sc->sc_msr_delta = 0;
1737 1.5 bsh mutex_spin_exit(&sc->sc_lock);
1738 1.5 bsh
1739 1.5 bsh if (ISSET(delta, sc->sc_msr_dcd)) {
1740 1.5 bsh /*
1741 1.5 bsh * Inform the tty layer that carrier detect changed.
1742 1.5 bsh */
1743 1.5 bsh (void) (*tp->t_linesw->l_modem)(tp, ISSET(msr, MSR_DCD));
1744 1.5 bsh }
1745 1.5 bsh
1746 1.5 bsh if (ISSET(delta, sc->sc_msr_cts)) {
1747 1.5 bsh /* Block or unblock output according to flow control. */
1748 1.5 bsh if (ISSET(msr, sc->sc_msr_cts)) {
1749 1.5 bsh sc->sc_tx_stopped = 0;
1750 1.5 bsh (*tp->t_linesw->l_start)(tp);
1751 1.5 bsh } else {
1752 1.5 bsh sc->sc_tx_stopped = 1;
1753 1.5 bsh }
1754 1.5 bsh }
1755 1.5 bsh
1756 1.5 bsh #endif
1757 1.5 bsh #ifdef IMXUART_DEBUG
1758 1.5 bsh if (imxuart_debug)
1759 1.5 bsh imxustatus(sc, "imxuart_stsoft");
1760 1.5 bsh #endif
1761 1.5 bsh }
1762 1.5 bsh
1763 1.5 bsh void
1764 1.5 bsh imxusoft(void *arg)
1765 1.5 bsh {
1766 1.5 bsh struct imxuart_softc *sc = arg;
1767 1.5 bsh struct tty *tp;
1768 1.5 bsh
1769 1.5 bsh if (IMXUART_ISALIVE(sc) == 0)
1770 1.5 bsh return;
1771 1.5 bsh
1772 1.5 bsh tp = sc->sc_tty;
1773 1.5 bsh
1774 1.5 bsh if (sc->sc_rx_ready) {
1775 1.5 bsh sc->sc_rx_ready = 0;
1776 1.5 bsh imxuart_rxsoft(sc, tp);
1777 1.5 bsh }
1778 1.5 bsh
1779 1.5 bsh if (sc->sc_st_check) {
1780 1.5 bsh sc->sc_st_check = 0;
1781 1.5 bsh imxuart_stsoft(sc, tp);
1782 1.5 bsh }
1783 1.5 bsh
1784 1.5 bsh if (sc->sc_tx_done) {
1785 1.5 bsh sc->sc_tx_done = 0;
1786 1.5 bsh imxuart_txsoft(sc, tp);
1787 1.5 bsh }
1788 1.5 bsh }
1789 1.5 bsh
1790 1.5 bsh int
1791 1.5 bsh imxuintr(void *arg)
1792 1.5 bsh {
1793 1.5 bsh struct imxuart_softc *sc = arg;
1794 1.5 bsh uint32_t usr1, usr2;
1795 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
1796 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
1797 1.5 bsh
1798 1.5 bsh
1799 1.5 bsh if (IMXUART_ISALIVE(sc) == 0)
1800 1.5 bsh return (0);
1801 1.5 bsh
1802 1.5 bsh mutex_spin_enter(&sc->sc_lock);
1803 1.5 bsh
1804 1.5 bsh usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
1805 1.5 bsh
1806 1.5 bsh
1807 1.5 bsh do {
1808 1.5 bsh bus_space_write_4(iot, ioh, IMX_USR2,
1809 1.5 bsh usr2 & (IMX_USR2_BRCD|IMX_USR2_ORE));
1810 1.5 bsh if (usr2 & IMX_USR2_BRCD) {
1811 1.5 bsh /* Break signal detected */
1812 1.5 bsh int cn_trapped = 0;
1813 1.5 bsh
1814 1.5 bsh cn_check_magic(sc->sc_tty->t_dev,
1815 1.5 bsh CNC_BREAK, imxuart_cnm_state);
1816 1.5 bsh if (cn_trapped)
1817 1.5 bsh continue;
1818 1.5 bsh #if defined(KGDB) && !defined(DDB)
1819 1.5 bsh if (ISSET(sc->sc_hwflags, IMXUART_HW_KGDB)) {
1820 1.5 bsh kgdb_connect(1);
1821 1.5 bsh continue;
1822 1.5 bsh }
1823 1.5 bsh #endif
1824 1.5 bsh }
1825 1.5 bsh
1826 1.5 bsh if (usr2 & IMX_USR2_RDR)
1827 1.5 bsh imxuintr_read(sc);
1828 1.5 bsh
1829 1.5 bsh #ifdef IMXUART_PPS
1830 1.5 bsh {
1831 1.5 bsh u_char msr, delta;
1832 1.5 bsh
1833 1.5 bsh msr = CSR_READ_1(regsp, IMXUART_REG_MSR);
1834 1.5 bsh delta = msr ^ sc->sc_msr;
1835 1.5 bsh sc->sc_msr = msr;
1836 1.5 bsh if ((sc->sc_pps_state.ppsparam.mode & PPS_CAPTUREBOTH) &&
1837 1.5 bsh (delta & MSR_DCD)) {
1838 1.5 bsh mutex_spin_enter(&timecounter_lock);
1839 1.5 bsh pps_capture(&sc->sc_pps_state);
1840 1.5 bsh pps_event(&sc->sc_pps_state,
1841 1.5 bsh (msr & MSR_DCD) ?
1842 1.5 bsh PPS_CAPTUREASSERT :
1843 1.5 bsh PPS_CAPTURECLEAR);
1844 1.5 bsh mutex_spin_exit(&timecounter_lock);
1845 1.5 bsh }
1846 1.5 bsh }
1847 1.5 bsh #endif
1848 1.5 bsh
1849 1.5 bsh #ifdef notyet
1850 1.5 bsh /*
1851 1.5 bsh * Process normal status changes
1852 1.5 bsh */
1853 1.5 bsh if (ISSET(delta, sc->sc_msr_mask)) {
1854 1.5 bsh SET(sc->sc_msr_delta, delta);
1855 1.5 bsh
1856 1.5 bsh /*
1857 1.5 bsh * Stop output immediately if we lose the output
1858 1.5 bsh * flow control signal or carrier detect.
1859 1.5 bsh */
1860 1.5 bsh if (ISSET(~msr, sc->sc_msr_mask)) {
1861 1.5 bsh sc->sc_tbc = 0;
1862 1.5 bsh sc->sc_heldtbc = 0;
1863 1.5 bsh #ifdef IMXUART_DEBUG
1864 1.5 bsh if (imxuart_debug)
1865 1.5 bsh imxustatus(sc, "imxuintr ");
1866 1.5 bsh #endif
1867 1.5 bsh }
1868 1.5 bsh
1869 1.5 bsh sc->sc_st_check = 1;
1870 1.5 bsh }
1871 1.5 bsh #endif
1872 1.5 bsh
1873 1.5 bsh usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
1874 1.5 bsh } while (usr2 & (IMX_USR2_RDR|IMX_USR2_BRCD));
1875 1.5 bsh
1876 1.5 bsh usr1 = bus_space_read_4(iot, ioh, IMX_USR1);
1877 1.5 bsh if (usr1 & IMX_USR1_TRDY)
1878 1.5 bsh imxuintr_send(sc);
1879 1.5 bsh
1880 1.5 bsh mutex_spin_exit(&sc->sc_lock);
1881 1.5 bsh
1882 1.5 bsh /* Wake up the poller. */
1883 1.5 bsh softint_schedule(sc->sc_si);
1884 1.5 bsh
1885 1.5 bsh #if NRND > 0 && defined(RND_COM)
1886 1.5 bsh rnd_add_uint32(&sc->rnd_source, iir | lsr);
1887 1.5 bsh #endif
1888 1.5 bsh
1889 1.5 bsh return (1);
1890 1.5 bsh }
1891 1.5 bsh
1892 1.5 bsh
1893 1.5 bsh /*
1894 1.5 bsh * called when there is least one character in rxfifo
1895 1.5 bsh *
1896 1.5 bsh */
1897 1.5 bsh
1898 1.5 bsh static void
1899 1.5 bsh imxuintr_read(struct imxuart_softc *sc)
1900 1.5 bsh {
1901 1.5 bsh int cc;
1902 1.5 bsh uint16_t rd;
1903 1.5 bsh uint32_t usr2;
1904 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
1905 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
1906 1.5 bsh
1907 1.5 bsh cc = IMXUART_RBUF_SPACE(sc);
1908 1.5 bsh
1909 1.5 bsh /* clear aging timer interrupt */
1910 1.5 bsh bus_space_write_4(iot, ioh, IMX_USR1, IMX_USR1_AGTIM);
1911 1.5 bsh
1912 1.5 bsh while (cc > 0) {
1913 1.5 bsh int cn_trapped = 0;
1914 1.5 bsh
1915 1.5 bsh
1916 1.5 bsh sc->sc_rbuf[sc->sc_rbuf_in] = rd =
1917 1.5 bsh bus_space_read_4(iot, ioh, IMX_URXD);
1918 1.5 bsh
1919 1.5 bsh cn_check_magic(sc->sc_tty->t_dev,
1920 1.5 bsh rd & 0xff, imxuart_cnm_state);
1921 1.5 bsh
1922 1.5 bsh if (!cn_trapped) {
1923 1.5 bsh sc->sc_rbuf_in = IMXUART_RBUF_INC(sc, sc->sc_rbuf_in, 1);
1924 1.5 bsh cc--;
1925 1.5 bsh }
1926 1.5 bsh
1927 1.5 bsh usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
1928 1.5 bsh if (!(usr2 & IMX_USR2_RDR))
1929 1.5 bsh break;
1930 1.5 bsh }
1931 1.5 bsh
1932 1.5 bsh /*
1933 1.5 bsh * Current string of incoming characters ended because
1934 1.5 bsh * no more data was available or we ran out of space.
1935 1.5 bsh * Schedule a receive event if any data was received.
1936 1.5 bsh * If we're out of space, turn off receive interrupts.
1937 1.5 bsh */
1938 1.5 bsh if (!ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED))
1939 1.5 bsh sc->sc_rx_ready = 1;
1940 1.5 bsh /*
1941 1.5 bsh * See if we are in danger of overflowing a buffer. If
1942 1.5 bsh * so, use hardware flow control to ease the pressure.
1943 1.5 bsh */
1944 1.5 bsh if (!ISSET(sc->sc_rx_flags, IMXUART_RX_IBUF_BLOCKED) &&
1945 1.5 bsh cc < sc->sc_r_hiwat) {
1946 1.5 bsh sc->sc_rx_flags |= IMXUART_RX_IBUF_BLOCKED;
1947 1.5 bsh imxuart_hwiflow(sc);
1948 1.5 bsh }
1949 1.5 bsh
1950 1.5 bsh /*
1951 1.5 bsh * If we're out of space, disable receive interrupts
1952 1.5 bsh * until the queue has drained a bit.
1953 1.5 bsh */
1954 1.5 bsh if (!cc) {
1955 1.5 bsh sc->sc_rx_flags |= IMXUART_RX_IBUF_OVERFLOWED;
1956 1.5 bsh imxuart_control_rxint(sc, false);
1957 1.5 bsh }
1958 1.5 bsh }
1959 1.5 bsh
1960 1.5 bsh
1961 1.5 bsh
1962 1.5 bsh /*
1963 1.5 bsh * find how many chars we can put into tx-fifo
1964 1.5 bsh */
1965 1.5 bsh static u_int
1966 1.5 bsh imxuart_txfifo_space(struct imxuart_softc *sc)
1967 1.5 bsh {
1968 1.5 bsh uint32_t usr1, usr2;
1969 1.5 bsh u_int cc;
1970 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
1971 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
1972 1.5 bsh
1973 1.5 bsh usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
1974 1.5 bsh if (usr2 & IMX_USR2_TXFE)
1975 1.5 bsh cc = sc->sc_txfifo_len;
1976 1.5 bsh else {
1977 1.5 bsh usr1 = bus_space_read_4(iot, ioh, IMX_USR1);
1978 1.5 bsh if (usr1 & IMX_USR1_TRDY)
1979 1.5 bsh cc = sc->sc_txfifo_thresh;
1980 1.5 bsh else
1981 1.5 bsh cc = 0;
1982 1.5 bsh }
1983 1.5 bsh
1984 1.5 bsh return cc;
1985 1.5 bsh }
1986 1.5 bsh
1987 1.5 bsh void
1988 1.5 bsh imxuintr_send(struct imxuart_softc *sc)
1989 1.5 bsh {
1990 1.5 bsh uint32_t usr2;
1991 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
1992 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
1993 1.5 bsh int cc = 0;
1994 1.5 bsh
1995 1.5 bsh usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
1996 1.5 bsh
1997 1.5 bsh if (sc->sc_pending) {
1998 1.5 bsh if (usr2 & IMX_USR2_TXFE) {
1999 1.5 bsh imxuart_load_pendings(sc);
2000 1.5 bsh sc->sc_tbc = sc->sc_heldtbc;
2001 1.5 bsh sc->sc_heldtbc = 0;
2002 1.5 bsh }
2003 1.5 bsh else {
2004 1.5 bsh /* wait for TX fifo empty */
2005 1.5 bsh imxuart_control_txint(sc, true);
2006 1.5 bsh return;
2007 1.5 bsh }
2008 1.5 bsh }
2009 1.5 bsh
2010 1.5 bsh cc = imxuart_txfifo_space(sc);
2011 1.5 bsh cc = MIN(cc, sc->sc_tbc);
2012 1.5 bsh
2013 1.5 bsh if (cc > 0) {
2014 1.5 bsh bus_space_write_multi_1(iot, ioh, IMX_UTXD, sc->sc_tba, cc);
2015 1.5 bsh sc->sc_tbc -= cc;
2016 1.5 bsh sc->sc_tba += cc;
2017 1.5 bsh }
2018 1.5 bsh
2019 1.5 bsh if (sc->sc_tbc > 0)
2020 1.5 bsh imxuart_control_txint(sc, true);
2021 1.5 bsh else {
2022 1.5 bsh /* no more chars to send.
2023 1.5 bsh we don't need tx interrupt any more. */
2024 1.5 bsh imxuart_control_txint(sc, false);
2025 1.5 bsh if (sc->sc_tx_busy) {
2026 1.5 bsh sc->sc_tx_busy = 0;
2027 1.5 bsh sc->sc_tx_done = 1;
2028 1.5 bsh }
2029 1.5 bsh }
2030 1.5 bsh }
2031 1.5 bsh
2032 1.5 bsh static void
2033 1.5 bsh imxuart_disable_all_interrupts(struct imxuart_softc *sc)
2034 1.5 bsh {
2035 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
2036 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
2037 1.5 bsh
2038 1.5 bsh sc->sc_ucr1 &= ~IMXUART_INTRS_UCR1;
2039 1.5 bsh sc->sc_ucr2 &= ~IMXUART_INTRS_UCR2;
2040 1.5 bsh sc->sc_ucr3 &= ~IMXUART_INTRS_UCR3;
2041 1.5 bsh sc->sc_ucr4 &= ~IMXUART_INTRS_UCR4;
2042 1.5 bsh
2043 1.5 bsh
2044 1.5 bsh bus_space_write_region_4(iot, ioh, IMX_UCR1, sc->sc_ucr, 4);
2045 1.5 bsh }
2046 1.5 bsh
2047 1.5 bsh static void
2048 1.5 bsh imxuart_control_rxint(struct imxuart_softc *sc, bool enable)
2049 1.5 bsh {
2050 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
2051 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
2052 1.5 bsh uint32_t ucr1, ucr2;
2053 1.5 bsh
2054 1.5 bsh ucr1 = sc->sc_ucr1;
2055 1.5 bsh ucr2 = sc->sc_ucr2;
2056 1.5 bsh
2057 1.5 bsh if (enable) {
2058 1.5 bsh ucr1 |= IMX_UCR1_RRDYEN;
2059 1.5 bsh ucr2 |= IMX_UCR2_ATEN;
2060 1.5 bsh }
2061 1.5 bsh else {
2062 1.5 bsh ucr1 &= ~IMX_UCR1_RRDYEN;
2063 1.5 bsh ucr2 &= ~IMX_UCR2_ATEN;
2064 1.5 bsh }
2065 1.5 bsh
2066 1.5 bsh if (ucr1 != sc->sc_ucr1 || ucr2 != sc->sc_ucr2) {
2067 1.5 bsh sc->sc_ucr1 = ucr1;
2068 1.5 bsh sc->sc_ucr2 = ucr2;
2069 1.5 bsh bus_space_write_region_4(iot, ioh, IMX_UCR1, sc->sc_ucr, 2);
2070 1.5 bsh }
2071 1.5 bsh }
2072 1.5 bsh
2073 1.5 bsh static void
2074 1.5 bsh imxuart_control_txint(struct imxuart_softc *sc, bool enable)
2075 1.5 bsh {
2076 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
2077 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
2078 1.5 bsh uint32_t ucr1;
2079 1.5 bsh uint32_t mask;
2080 1.5 bsh
2081 1.5 bsh /* if parameter change is pending, get interrupt when Tx fifo
2082 1.5 bsh is completely empty. otherwise, get interrupt when txfifo
2083 1.5 bsh has less characters than threshold */
2084 1.5 bsh mask = sc->sc_pending ? IMX_UCR1_TXMPTYEN : IMX_UCR1_TRDYEN;
2085 1.5 bsh
2086 1.5 bsh ucr1 = sc->sc_ucr1;
2087 1.5 bsh
2088 1.5 bsh CLR(ucr1, IMX_UCR1_TXMPTYEN|IMX_UCR1_TRDYEN);
2089 1.5 bsh if (enable)
2090 1.5 bsh SET(ucr1, mask);
2091 1.5 bsh
2092 1.5 bsh if (ucr1 != sc->sc_ucr1) {
2093 1.5 bsh bus_space_write_4(iot, ioh, IMX_UCR1, ucr1);
2094 1.5 bsh sc->sc_ucr1 = ucr1;
2095 1.5 bsh }
2096 1.5 bsh }
2097 1.5 bsh
2098 1.5 bsh
2099 1.5 bsh static void
2100 1.5 bsh imxuart_load_params(struct imxuart_softc *sc)
2101 1.5 bsh {
2102 1.5 bsh uint32_t ucr2;
2103 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
2104 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
2105 1.5 bsh
2106 1.5 bsh ucr2 = (sc->sc_ucr2_d & ~IMX_UCR2_ATEN) |
2107 1.5 bsh (sc->sc_ucr2 & IMX_UCR2_ATEN);
2108 1.5 bsh
2109 1.5 bsh bus_space_write_4(iot, ioh, IMX_UCR2, ucr2);
2110 1.5 bsh sc->sc_ucr2 = ucr2;
2111 1.5 bsh }
2112 1.5 bsh
2113 1.5 bsh static void
2114 1.5 bsh imxuart_load_speed(struct imxuart_softc *sc)
2115 1.5 bsh {
2116 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
2117 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
2118 1.5 bsh int n, rfdiv, ufcr;
2119 1.5 bsh
2120 1.5 bsh #ifdef notyet
2121 1.5 bsh /*
2122 1.5 bsh * Set the FIFO threshold based on the receive speed.
2123 1.5 bsh *
2124 1.5 bsh * * If it's a low speed, it's probably a mouse or some other
2125 1.5 bsh * interactive device, so set the threshold low.
2126 1.5 bsh * * If it's a high speed, trim the trigger level down to prevent
2127 1.5 bsh * overflows.
2128 1.5 bsh * * Otherwise set it a bit higher.
2129 1.5 bsh */
2130 1.5 bsh if (t->c_ospeed <= 1200)
2131 1.5 bsh sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_1;
2132 1.5 bsh else if (t->c_ospeed <= 38400)
2133 1.5 bsh sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_8;
2134 1.5 bsh else
2135 1.5 bsh sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_4;
2136 1.5 bsh #endif
2137 1.5 bsh
2138 1.5 bsh n = 32 - sc->sc_txfifo_thresh;
2139 1.5 bsh n = MAX(2, n);
2140 1.5 bsh
2141 1.5 bsh rfdiv = IMX_UFCR_DIVIDER_TO_RFDIV(imxuart_freqdiv);
2142 1.5 bsh
2143 1.5 bsh ufcr = (n << IMX_UFCR_TXTL_SHIFT) |
2144 1.5 bsh (rfdiv << IMX_UFCR_RFDIV_SHIFT) |
2145 1.5 bsh (16 << IMX_UFCR_RXTL_SHIFT);
2146 1.5 bsh
2147 1.5 bsh /* keep DCE/DTE bit */
2148 1.5 bsh ufcr |= bus_space_read_4(iot, ioh, IMX_UFCR) & IMX_UFCR_DCEDTE;
2149 1.5 bsh
2150 1.5 bsh bus_space_write_4(iot, ioh, IMX_UFCR, ufcr);
2151 1.5 bsh
2152 1.5 bsh /* UBIR must updated before UBMR */
2153 1.5 bsh bus_space_write_4(iot, ioh,
2154 1.5 bsh IMX_UBIR, sc->sc_ratio.numerator);
2155 1.5 bsh bus_space_write_4(iot, ioh,
2156 1.5 bsh IMX_UBMR, sc->sc_ratio.modulator);
2157 1.5 bsh
2158 1.5 bsh
2159 1.5 bsh }
2160 1.5 bsh
2161 1.5 bsh
2162 1.5 bsh static void
2163 1.5 bsh imxuart_load_pendings(struct imxuart_softc *sc)
2164 1.5 bsh {
2165 1.5 bsh if (sc->sc_pending & IMXUART_PEND_PARAM)
2166 1.5 bsh imxuart_load_params(sc);
2167 1.5 bsh if (sc->sc_pending & IMXUART_PEND_SPEED)
2168 1.5 bsh imxuart_load_speed(sc);
2169 1.5 bsh sc->sc_pending = 0;
2170 1.5 bsh }
2171 1.5 bsh
2172 1.5 bsh #if defined(IMXUARTCONSOLE) || defined(KGDB)
2173 1.5 bsh
2174 1.5 bsh /*
2175 1.5 bsh * The following functions are polled getc and putc routines, shared
2176 1.5 bsh * by the console and kgdb glue.
2177 1.5 bsh *
2178 1.5 bsh * The read-ahead code is so that you can detect pending in-band
2179 1.5 bsh * cn_magic in polled mode while doing output rather than having to
2180 1.5 bsh * wait until the kernel decides it needs input.
2181 1.5 bsh */
2182 1.5 bsh
2183 1.5 bsh #define READAHEAD_RING_LEN 16
2184 1.5 bsh static int imxuart_readahead[READAHEAD_RING_LEN];
2185 1.5 bsh static int imxuart_readahead_in = 0;
2186 1.5 bsh static int imxuart_readahead_out = 0;
2187 1.5 bsh #define READAHEAD_IS_EMPTY() (imxuart_readahead_in==imxuart_readahead_out)
2188 1.5 bsh #define READAHEAD_IS_FULL() \
2189 1.5 bsh (((imxuart_readahead_in+1) & (READAHEAD_RING_LEN-1)) ==imxuart_readahead_out)
2190 1.5 bsh
2191 1.5 bsh int
2192 1.5 bsh imxuart_common_getc(dev_t dev, struct imxuart_regs *regsp)
2193 1.5 bsh {
2194 1.5 bsh int s = splserial();
2195 1.5 bsh u_char c;
2196 1.5 bsh bus_space_tag_t iot = regsp->ur_iot;
2197 1.5 bsh bus_space_handle_t ioh = regsp->ur_ioh;
2198 1.5 bsh uint32_t usr2;
2199 1.5 bsh
2200 1.5 bsh /* got a character from reading things earlier */
2201 1.5 bsh if (imxuart_readahead_in != imxuart_readahead_out) {
2202 1.5 bsh
2203 1.5 bsh c = imxuart_readahead[imxuart_readahead_out];
2204 1.5 bsh imxuart_readahead_out = (imxuart_readahead_out + 1) &
2205 1.5 bsh (READAHEAD_RING_LEN-1);
2206 1.5 bsh splx(s);
2207 1.5 bsh return (c);
2208 1.5 bsh }
2209 1.5 bsh
2210 1.5 bsh /* block until a character becomes available */
2211 1.5 bsh while (!((usr2 = bus_space_read_4(iot, ioh, IMX_USR2)) & IMX_USR2_RDR))
2212 1.5 bsh ;
2213 1.5 bsh
2214 1.5 bsh c = 0xff & bus_space_read_4(iot, ioh, IMX_URXD);
2215 1.5 bsh
2216 1.5 bsh {
2217 1.5 bsh int cn_trapped = 0; /* unused */
2218 1.5 bsh #ifdef DDB
2219 1.5 bsh extern int db_active;
2220 1.5 bsh if (!db_active)
2221 1.5 bsh #endif
2222 1.5 bsh cn_check_magic(dev, c, imxuart_cnm_state);
2223 1.5 bsh }
2224 1.5 bsh splx(s);
2225 1.5 bsh return (c);
2226 1.5 bsh }
2227 1.5 bsh
2228 1.5 bsh void
2229 1.5 bsh imxuart_common_putc(dev_t dev, struct imxuart_regs *regsp, int c)
2230 1.5 bsh {
2231 1.5 bsh int s = splserial();
2232 1.5 bsh int cin, timo;
2233 1.5 bsh bus_space_tag_t iot = regsp->ur_iot;
2234 1.5 bsh bus_space_handle_t ioh = regsp->ur_ioh;
2235 1.5 bsh uint32_t usr2;
2236 1.5 bsh
2237 1.5 bsh if (!READAHEAD_IS_FULL() &&
2238 1.5 bsh ((usr2 = bus_space_read_4(iot, ioh, IMX_USR2)) & IMX_USR2_RDR)) {
2239 1.5 bsh
2240 1.5 bsh int cn_trapped = 0;
2241 1.5 bsh cin = bus_space_read_4(iot, ioh, IMX_URXD);
2242 1.5 bsh cn_check_magic(dev, cin & 0xff, imxuart_cnm_state);
2243 1.5 bsh imxuart_readahead_in = (imxuart_readahead_in + 1) &
2244 1.5 bsh (READAHEAD_RING_LEN-1);
2245 1.5 bsh }
2246 1.5 bsh
2247 1.5 bsh /* wait for any pending transmission to finish */
2248 1.5 bsh timo = 150000;
2249 1.5 bsh do {
2250 1.5 bsh if (bus_space_read_4(iot, ioh, IMX_USR1) & IMX_USR1_TRDY) {
2251 1.5 bsh bus_space_write_4(iot, ioh, IMX_UTXD, c);
2252 1.5 bsh break;
2253 1.5 bsh }
2254 1.5 bsh } while(--timo > 0);
2255 1.5 bsh
2256 1.5 bsh IMXUART_BARRIER(regsp, BR | BW);
2257 1.5 bsh
2258 1.5 bsh splx(s);
2259 1.5 bsh }
2260 1.5 bsh
2261 1.5 bsh /*
2262 1.5 bsh * Initialize UART for use as console or KGDB line.
2263 1.5 bsh */
2264 1.5 bsh int
2265 1.5 bsh imxuart_init(struct imxuart_regs *regsp, int rate, tcflag_t cflag)
2266 1.5 bsh {
2267 1.5 bsh struct imxuart_baudrate_ratio ratio;
2268 1.5 bsh int rfdiv = IMX_UFCR_DIVIDER_TO_RFDIV(imxuart_freqdiv);
2269 1.5 bsh uint32_t ufcr;
2270 1.5 bsh
2271 1.5 bsh if (bus_space_map(regsp->ur_iot, regsp->ur_iobase, IMX_UART_SIZE, 0,
2272 1.5 bsh ®sp->ur_ioh))
2273 1.5 bsh return ENOMEM; /* ??? */
2274 1.5 bsh
2275 1.5 bsh if (imxuspeed(rate, &ratio) < 0)
2276 1.5 bsh return EINVAL;
2277 1.5 bsh
2278 1.5 bsh /* UBIR must updated before UBMR */
2279 1.5 bsh bus_space_write_4(regsp->ur_iot, regsp->ur_ioh,
2280 1.5 bsh IMX_UBIR, ratio.numerator);
2281 1.5 bsh bus_space_write_4(regsp->ur_iot, regsp->ur_ioh,
2282 1.5 bsh IMX_UBMR, ratio.modulator);
2283 1.5 bsh
2284 1.5 bsh
2285 1.5 bsh /* XXX: DTREN, DPEC */
2286 1.5 bsh bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_UCR3,
2287 1.5 bsh IMX_UCR3_DSR|IMX_UCR3_RXDMUXSEL);
2288 1.5 bsh
2289 1.5 bsh ufcr = (8 << IMX_UFCR_TXTL_SHIFT) | (rfdiv << IMX_UFCR_RFDIV_SHIFT) |
2290 1.5 bsh (1 << IMX_UFCR_RXTL_SHIFT);
2291 1.5 bsh /* XXX: keep DCE/DTE bit */
2292 1.5 bsh ufcr |= bus_space_read_4(regsp->ur_iot, regsp->ur_ioh, IMX_UFCR) &
2293 1.5 bsh IMX_UFCR_DCEDTE;
2294 1.5 bsh
2295 1.5 bsh bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_UFCR, ufcr);
2296 1.5 bsh
2297 1.5 bsh bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_ONEMS,
2298 1.5 bsh imxuart_freq / imxuart_freqdiv / 1000);
2299 1.5 bsh
2300 1.5 bsh bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_UCR2,
2301 1.5 bsh IMX_UCR2_IRTS|
2302 1.5 bsh IMX_UCR2_CTSC|
2303 1.5 bsh IMX_UCR2_WS|IMX_UCR2_TXEN|
2304 1.5 bsh IMX_UCR2_RXEN|IMX_UCR2_SRST);
2305 1.5 bsh /* clear status registers */
2306 1.5 bsh bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_USR1, 0xffff);
2307 1.5 bsh bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_USR2, 0xffff);
2308 1.5 bsh
2309 1.5 bsh
2310 1.5 bsh bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_UCR1,
2311 1.5 bsh IMX_UCR1_UARTEN);
2312 1.5 bsh
2313 1.5 bsh return (0);
2314 1.5 bsh }
2315 1.5 bsh
2316 1.5 bsh
2317 1.5 bsh #endif
2318 1.5 bsh
2319 1.5 bsh
2320 1.5 bsh #ifdef IMXUARTCONSOLE
2321 1.5 bsh /*
2322 1.5 bsh * Following are all routines needed for UART to act as console
2323 1.5 bsh */
2324 1.5 bsh struct consdev imxucons = {
2325 1.5 bsh NULL, NULL, imxucngetc, imxucnputc, imxucnpollc, NULL, NULL, NULL,
2326 1.5 bsh NODEV, CN_NORMAL
2327 1.5 bsh };
2328 1.5 bsh
2329 1.5 bsh
2330 1.5 bsh int
2331 1.5 bsh imxuart_cons_attach(bus_space_tag_t iot, paddr_t iobase, u_int rate,
2332 1.5 bsh tcflag_t cflag)
2333 1.5 bsh {
2334 1.5 bsh struct imxuart_regs regs;
2335 1.5 bsh int res;
2336 1.5 bsh
2337 1.5 bsh regs.ur_iot = iot;
2338 1.5 bsh regs.ur_iobase = iobase;
2339 1.5 bsh
2340 1.5 bsh res = imxuart_init(®s, rate, cflag);
2341 1.5 bsh if (res)
2342 1.5 bsh return (res);
2343 1.5 bsh
2344 1.5 bsh cn_tab = &imxucons;
2345 1.5 bsh cn_init_magic(&imxuart_cnm_state);
2346 1.5 bsh cn_set_magic("\047\001"); /* default magic is BREAK */
2347 1.5 bsh
2348 1.5 bsh imxuconsrate = rate;
2349 1.5 bsh imxuconscflag = cflag;
2350 1.5 bsh
2351 1.5 bsh imxuconsregs = regs;
2352 1.5 bsh
2353 1.5 bsh return 0;
2354 1.5 bsh }
2355 1.5 bsh
2356 1.5 bsh int
2357 1.5 bsh imxucngetc(dev_t dev)
2358 1.5 bsh {
2359 1.5 bsh return (imxuart_common_getc(dev, &imxuconsregs));
2360 1.5 bsh }
2361 1.5 bsh
2362 1.5 bsh /*
2363 1.5 bsh * Console kernel output character routine.
2364 1.5 bsh */
2365 1.5 bsh void
2366 1.5 bsh imxucnputc(dev_t dev, int c)
2367 1.5 bsh {
2368 1.5 bsh imxuart_common_putc(dev, &imxuconsregs, c);
2369 1.5 bsh }
2370 1.5 bsh
2371 1.5 bsh void
2372 1.5 bsh imxucnpollc(dev_t dev, int on)
2373 1.5 bsh {
2374 1.5 bsh
2375 1.5 bsh }
2376 1.5 bsh
2377 1.5 bsh #endif /* IMXUARTCONSOLE */
2378 1.5 bsh
2379 1.5 bsh #ifdef KGDB
2380 1.5 bsh int
2381 1.5 bsh imxuart_kgdb_attach(bus_space_tag_t iot, paddr_t iobase, u_int rate,
2382 1.5 bsh tcflag_t cflag)
2383 1.5 bsh {
2384 1.5 bsh int res;
2385 1.5 bsh
2386 1.5 bsh if (iot == imxuconsregs.ur_iot &&
2387 1.5 bsh iobase == imxuconsregs.ur_iobase) {
2388 1.5 bsh #if !defined(DDB)
2389 1.5 bsh return (EBUSY); /* cannot share with console */
2390 1.5 bsh #else
2391 1.5 bsh imxu_kgdb_regs.ur_iot = iot;
2392 1.5 bsh imxu_kgdb_regs.ur_ioh = imxuconsregs.ur_ioh;
2393 1.5 bsh imxu_kgdb_regs.ur_iobase = iobase;
2394 1.5 bsh #endif
2395 1.5 bsh } else {
2396 1.5 bsh imxu_kgdb_regs.ur_iot = iot;
2397 1.5 bsh imxu_kgdb_regs.ur_iobase = iobase;
2398 1.5 bsh
2399 1.5 bsh res = imxuart_init(&imxu_kgdb_regs, rate, cflag);
2400 1.5 bsh if (res)
2401 1.5 bsh return (res);
2402 1.5 bsh
2403 1.5 bsh /*
2404 1.5 bsh * XXXfvdl this shouldn't be needed, but the cn_magic goo
2405 1.5 bsh * expects this to be initialized
2406 1.5 bsh */
2407 1.5 bsh cn_init_magic(&imxuart_cnm_state);
2408 1.5 bsh cn_set_magic("\047\001");
2409 1.5 bsh }
2410 1.5 bsh
2411 1.5 bsh kgdb_attach(imxuart_kgdb_getc, imxuart_kgdb_putc, &imxu_kgdb_regs);
2412 1.5 bsh kgdb_dev = 123; /* unneeded, only to satisfy some tests */
2413 1.5 bsh
2414 1.5 bsh return (0);
2415 1.5 bsh }
2416 1.5 bsh
2417 1.5 bsh /* ARGSUSED */
2418 1.5 bsh int
2419 1.5 bsh imxuart_kgdb_getc(void *arg)
2420 1.5 bsh {
2421 1.5 bsh struct imxuart_regs *regs = arg;
2422 1.5 bsh
2423 1.5 bsh return (imxuart_common_getc(NODEV, regs));
2424 1.5 bsh }
2425 1.5 bsh
2426 1.5 bsh /* ARGSUSED */
2427 1.5 bsh void
2428 1.5 bsh imxuart_kgdb_putc(void *arg, int c)
2429 1.5 bsh {
2430 1.5 bsh struct imxuart_regs *regs = arg;
2431 1.5 bsh
2432 1.5 bsh imxuart_common_putc(NODEV, regs, c);
2433 1.5 bsh }
2434 1.5 bsh #endif /* KGDB */
2435 1.5 bsh
2436 1.5 bsh /* helper function to identify the imxu ports used by
2437 1.5 bsh console or KGDB (and not yet autoconf attached) */
2438 1.5 bsh int
2439 1.5 bsh imxuart_is_console(bus_space_tag_t iot, bus_addr_t iobase, bus_space_handle_t *ioh)
2440 1.5 bsh {
2441 1.5 bsh bus_space_handle_t help;
2442 1.5 bsh
2443 1.5 bsh if (!imxuconsattached &&
2444 1.5 bsh iot == imxuconsregs.ur_iot && iobase == imxuconsregs.ur_iobase)
2445 1.5 bsh help = imxuconsregs.ur_ioh;
2446 1.5 bsh #ifdef KGDB
2447 1.5 bsh else if (!imxu_kgdb_attached &&
2448 1.5 bsh iot == imxu_kgdb_regs.ur_iot && iobase == imxu_kgdb_regs.ur_iobase)
2449 1.5 bsh help = imxu_kgdb_regs.ur_ioh;
2450 1.5 bsh #endif
2451 1.5 bsh else
2452 1.5 bsh return (0);
2453 1.5 bsh
2454 1.5 bsh if (ioh)
2455 1.5 bsh *ioh = help;
2456 1.5 bsh return (1);
2457 1.5 bsh }
2458 1.5 bsh
2459 1.5 bsh #ifdef notyet
2460 1.5 bsh
2461 1.5 bsh bool
2462 1.5 bsh imxuart_cleanup(device_t self, int how)
2463 1.5 bsh {
2464 1.5 bsh /*
2465 1.5 bsh * this routine exists to serve as a shutdown hook for systems that
2466 1.5 bsh * have firmware which doesn't interact properly with a imxuart device in
2467 1.5 bsh * FIFO mode.
2468 1.5 bsh */
2469 1.5 bsh struct imxuart_softc *sc = device_private(self);
2470 1.5 bsh
2471 1.5 bsh if (ISSET(sc->sc_hwflags, IMXUART_HW_FIFO))
2472 1.5 bsh UR_WRITE_1(&sc->sc_regs, IMXUART_REG_FIFO, 0);
2473 1.5 bsh
2474 1.5 bsh return true;
2475 1.5 bsh }
2476 1.5 bsh #endif
2477 1.5 bsh
2478 1.5 bsh #ifdef notyet
2479 1.5 bsh bool
2480 1.5 bsh imxuart_suspend(device_t self PMF_FN_ARGS)
2481 1.5 bsh {
2482 1.5 bsh struct imxuart_softc *sc = device_private(self);
2483 1.5 bsh
2484 1.5 bsh UR_WRITE_1(&sc->sc_regs, IMXUART_REG_IER, 0);
2485 1.5 bsh (void)CSR_READ_1(&sc->sc_regs, IMXUART_REG_IIR);
2486 1.5 bsh
2487 1.5 bsh return true;
2488 1.5 bsh }
2489 1.5 bsh #endif
2490 1.5 bsh
2491 1.5 bsh #ifdef notyet
2492 1.5 bsh bool
2493 1.5 bsh imxuart_resume(device_t self PMF_FN_ARGS)
2494 1.5 bsh {
2495 1.5 bsh struct imxuart_softc *sc = device_private(self);
2496 1.5 bsh
2497 1.5 bsh mutex_spin_enter(&sc->sc_lock);
2498 1.5 bsh imxuart_loadchannelregs(sc);
2499 1.5 bsh mutex_spin_exit(&sc->sc_lock);
2500 1.5 bsh
2501 1.5 bsh return true;
2502 1.5 bsh }
2503 1.5 bsh #endif
2504 1.5 bsh
2505 1.5 bsh static void
2506 1.5 bsh imxuart_enable_debugport(struct imxuart_softc *sc)
2507 1.5 bsh {
2508 1.5 bsh bus_space_tag_t iot = sc->sc_regs.ur_iot;
2509 1.5 bsh bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
2510 1.5 bsh
2511 1.5 bsh if (sc->sc_hwflags & (IMXUART_HW_CONSOLE|IMXUART_HW_KGDB)) {
2512 1.5 bsh
2513 1.5 bsh /* Turn on line break interrupt, set carrier. */
2514 1.5 bsh
2515 1.5 bsh sc->sc_ucr3 |= IMX_UCR3_DSR;
2516 1.5 bsh bus_space_write_4(iot, ioh, IMX_UCR3, sc->sc_ucr3);
2517 1.5 bsh
2518 1.5 bsh sc->sc_ucr4 |= IMX_UCR4_BKEN;
2519 1.5 bsh bus_space_write_4(iot, ioh, IMX_UCR4, sc->sc_ucr4);
2520 1.5 bsh
2521 1.5 bsh sc->sc_ucr2 |= IMX_UCR2_TXEN|IMX_UCR2_RXEN|
2522 1.5 bsh IMX_UCR2_CTS;
2523 1.5 bsh bus_space_write_4(iot, ioh, IMX_UCR2, sc->sc_ucr2);
2524 1.5 bsh
2525 1.5 bsh sc->sc_ucr1 |= IMX_UCR1_UARTEN;
2526 1.5 bsh bus_space_write_4(iot, ioh, IMX_UCR1, sc->sc_ucr1);
2527 1.5 bsh }
2528 1.5 bsh }
2529 1.5 bsh
2530 1.5 bsh
2531 1.5 bsh void
2532 1.5 bsh imxuart_set_frequency(u_int freq, u_int div)
2533 1.5 bsh {
2534 1.5 bsh imxuart_freq = freq;
2535 1.5 bsh imxuart_freqdiv = div;
2536 1.5 bsh }
2537