Home | History | Annotate | Line # | Download | only in imx
imxuart.c revision 1.9.6.3
      1  1.9.6.1       tls /* $NetBSD: imxuart.c,v 1.9.6.3 2017/12/03 11:35:53 jdolecek Exp $ */
      2      1.5       bsh 
      3      1.5       bsh /*
      4      1.5       bsh  * Copyright (c) 2009, 2010  Genetec Corporation.  All rights reserved.
      5      1.5       bsh  * Written by Hiroyuki Bessho for Genetec Corporation.
      6      1.5       bsh  *
      7      1.5       bsh  * Redistribution and use in source and binary forms, with or without
      8      1.5       bsh  * modification, are permitted provided that the following conditions
      9      1.5       bsh  * are met:
     10      1.5       bsh  * 1. Redistributions of source code must retain the above copyright
     11      1.5       bsh  *    notice, this list of conditions and the following disclaimer.
     12      1.5       bsh  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.5       bsh  *    notice, this list of conditions and the following disclaimer in the
     14      1.5       bsh  *    documentation and/or other materials provided with the distribution.
     15      1.5       bsh  *
     16      1.5       bsh  * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
     17      1.5       bsh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18      1.5       bsh  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19      1.5       bsh  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL GENETEC CORPORATION
     20      1.5       bsh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21      1.5       bsh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22      1.5       bsh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23      1.5       bsh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24      1.5       bsh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25      1.5       bsh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26      1.5       bsh  * POSSIBILITY OF SUCH DAMAGE.
     27      1.5       bsh  *
     28      1.5       bsh  */
     29      1.2      matt 
     30      1.5       bsh /*
     31      1.5       bsh  * derived from sys/dev/ic/com.c
     32      1.5       bsh  */
     33      1.2      matt 
     34      1.5       bsh /*-
     35      1.5       bsh  * Copyright (c) 1998, 1999, 2004, 2008 The NetBSD Foundation, Inc.
     36      1.5       bsh  * All rights reserved.
     37      1.5       bsh  *
     38      1.5       bsh  * This code is derived from software contributed to The NetBSD Foundation
     39      1.5       bsh  * by Charles M. Hannum.
     40      1.5       bsh  *
     41      1.5       bsh  * Redistribution and use in source and binary forms, with or without
     42      1.5       bsh  * modification, are permitted provided that the following conditions
     43      1.5       bsh  * are met:
     44      1.5       bsh  * 1. Redistributions of source code must retain the above copyright
     45      1.5       bsh  *    notice, this list of conditions and the following disclaimer.
     46      1.5       bsh  * 2. Redistributions in binary form must reproduce the above copyright
     47      1.5       bsh  *    notice, this list of conditions and the following disclaimer in the
     48      1.5       bsh  *    documentation and/or other materials provided with the distribution.
     49      1.5       bsh  *
     50      1.5       bsh  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     51      1.5       bsh  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     52      1.5       bsh  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     53      1.5       bsh  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     54      1.5       bsh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     55      1.5       bsh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     56      1.5       bsh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     57      1.5       bsh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     58      1.5       bsh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     59      1.5       bsh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     60      1.5       bsh  * POSSIBILITY OF SUCH DAMAGE.
     61      1.5       bsh  */
     62      1.2      matt 
     63      1.5       bsh /*
     64      1.5       bsh  * Copyright (c) 1991 The Regents of the University of California.
     65      1.5       bsh  * All rights reserved.
     66      1.5       bsh  *
     67      1.5       bsh  * Redistribution and use in source and binary forms, with or without
     68      1.5       bsh  * modification, are permitted provided that the following conditions
     69      1.5       bsh  * are met:
     70      1.5       bsh  * 1. Redistributions of source code must retain the above copyright
     71      1.5       bsh  *    notice, this list of conditions and the following disclaimer.
     72      1.5       bsh  * 2. Redistributions in binary form must reproduce the above copyright
     73      1.5       bsh  *    notice, this list of conditions and the following disclaimer in the
     74      1.5       bsh  *    documentation and/or other materials provided with the distribution.
     75      1.5       bsh  * 3. Neither the name of the University nor the names of its contributors
     76      1.5       bsh  *    may be used to endorse or promote products derived from this software
     77      1.5       bsh  *    without specific prior written permission.
     78      1.5       bsh  *
     79      1.5       bsh  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     80      1.5       bsh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     81      1.5       bsh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     82      1.5       bsh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     83      1.5       bsh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     84      1.5       bsh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     85      1.5       bsh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     86      1.5       bsh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     87      1.5       bsh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     88      1.5       bsh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     89      1.5       bsh  * SUCH DAMAGE.
     90      1.5       bsh  *
     91      1.5       bsh  *	@(#)com.c	7.5 (Berkeley) 5/16/91
     92      1.5       bsh  */
     93      1.2      matt 
     94      1.5       bsh /*
     95      1.5       bsh  * driver for UART in i.MX SoC.
     96      1.5       bsh  */
     97      1.2      matt 
     98      1.5       bsh #include <sys/cdefs.h>
     99  1.9.6.1       tls __KERNEL_RCSID(0, "$NetBSD: imxuart.c,v 1.9.6.3 2017/12/03 11:35:53 jdolecek Exp $");
    100      1.2      matt 
    101      1.5       bsh #include "opt_imxuart.h"
    102      1.5       bsh #include "opt_ddb.h"
    103  1.9.6.3  jdolecek #include "opt_ddbparam.h"
    104      1.5       bsh #include "opt_kgdb.h"
    105      1.5       bsh #include "opt_lockdebug.h"
    106      1.5       bsh #include "opt_multiprocessor.h"
    107      1.5       bsh #include "opt_ntp.h"
    108      1.5       bsh #include "opt_imxuart.h"
    109      1.5       bsh 
    110      1.9       tls #ifdef RND_COM
    111  1.9.6.3  jdolecek #include <sys/rndsource.h>
    112      1.5       bsh #endif
    113      1.2      matt 
    114      1.5       bsh #ifndef	IMXUART_TOLERANCE
    115      1.5       bsh #define	IMXUART_TOLERANCE	30	/* baud rate tolerance, in 0.1% units */
    116      1.5       bsh #endif
    117      1.2      matt 
    118      1.5       bsh #ifndef	IMXUART_FREQDIV
    119      1.5       bsh #define	IMXUART_FREQDIV		2	/* XXX */
    120      1.5       bsh #endif
    121      1.2      matt 
    122      1.5       bsh #ifndef	IMXUART_FREQ
    123      1.5       bsh #define	IMXUART_FREQ	(56900000)
    124      1.5       bsh #endif
    125      1.2      matt 
    126      1.5       bsh /*
    127      1.5       bsh  * Override cnmagic(9) macro before including <sys/systm.h>.
    128      1.5       bsh  * We need to know if cn_check_magic triggered debugger, so set a flag.
    129      1.5       bsh  * Callers of cn_check_magic must declare int cn_trapped = 0;
    130      1.5       bsh  * XXX: this is *ugly*!
    131      1.5       bsh  */
    132      1.5       bsh #define	cn_trap()				\
    133      1.5       bsh 	do {					\
    134      1.5       bsh 		console_debugger();		\
    135      1.5       bsh 		cn_trapped = 1;			\
    136      1.5       bsh 	} while (/* CONSTCOND */ 0)
    137      1.2      matt 
    138      1.5       bsh #include <sys/param.h>
    139      1.5       bsh #include <sys/systm.h>
    140      1.5       bsh #include <sys/ioctl.h>
    141      1.5       bsh #include <sys/select.h>
    142      1.5       bsh #include <sys/poll.h>
    143      1.5       bsh #include <sys/tty.h>
    144      1.5       bsh #include <sys/proc.h>
    145      1.5       bsh #include <sys/conf.h>
    146      1.5       bsh #include <sys/file.h>
    147      1.5       bsh #include <sys/uio.h>
    148      1.5       bsh #include <sys/kernel.h>
    149      1.5       bsh #include <sys/syslog.h>
    150      1.5       bsh #include <sys/device.h>
    151      1.5       bsh #include <sys/malloc.h>
    152      1.5       bsh #include <sys/timepps.h>
    153      1.5       bsh #include <sys/vnode.h>
    154      1.5       bsh #include <sys/kauth.h>
    155      1.5       bsh #include <sys/intr.h>
    156      1.2      matt 
    157      1.5       bsh #include <sys/bus.h>
    158      1.2      matt 
    159      1.5       bsh #include <arm/imx/imxuartreg.h>
    160      1.5       bsh #include <arm/imx/imxuartvar.h>
    161      1.5       bsh #include <dev/cons.h>
    162      1.2      matt 
    163      1.5       bsh #ifndef	IMXUART_RING_SIZE
    164      1.5       bsh #define	IMXUART_RING_SIZE	2048
    165      1.2      matt #endif
    166      1.2      matt 
    167      1.5       bsh int	imxuspeed(long, struct imxuart_baudrate_ratio *);
    168      1.5       bsh int	imxuparam(struct tty *, struct termios *);
    169      1.5       bsh void	imxustart(struct tty *);
    170      1.5       bsh int	imxuhwiflow(struct tty *, int);
    171      1.5       bsh 
    172      1.5       bsh void	imxuart_shutdown(struct imxuart_softc *);
    173      1.5       bsh void	imxuart_loadchannelregs(struct imxuart_softc *);
    174      1.5       bsh void	imxuart_hwiflow(struct imxuart_softc *);
    175      1.5       bsh void	imxuart_break(struct imxuart_softc *, bool);
    176      1.5       bsh void	imxuart_modem(struct imxuart_softc *, int);
    177      1.5       bsh void	tiocm_to_imxu(struct imxuart_softc *, u_long, int);
    178      1.5       bsh int	imxuart_to_tiocm(struct imxuart_softc *);
    179      1.5       bsh void	imxuart_iflush(struct imxuart_softc *);
    180      1.5       bsh int	imxuintr(void *);
    181      1.5       bsh 
    182      1.5       bsh int	imxuart_common_getc(dev_t, struct imxuart_regs *);
    183      1.5       bsh void	imxuart_common_putc(dev_t, struct imxuart_regs *, int);
    184      1.5       bsh 
    185      1.5       bsh 
    186  1.9.6.3  jdolecek int	imxuart_init(struct imxuart_regs *, int, tcflag_t, int);
    187      1.5       bsh 
    188      1.5       bsh int	imxucngetc(dev_t);
    189      1.5       bsh void	imxucnputc(dev_t, int);
    190      1.5       bsh void	imxucnpollc(dev_t, int);
    191      1.5       bsh 
    192      1.5       bsh static void imxuintr_read(struct imxuart_softc *);
    193      1.5       bsh static void imxuintr_send(struct imxuart_softc *);
    194      1.5       bsh 
    195      1.5       bsh static void imxuart_enable_debugport(struct imxuart_softc *);
    196      1.5       bsh static void imxuart_disable_all_interrupts(struct imxuart_softc *);
    197      1.5       bsh static void imxuart_control_rxint(struct imxuart_softc *, bool);
    198      1.5       bsh static void imxuart_control_txint(struct imxuart_softc *, bool);
    199      1.5       bsh static u_int imxuart_txfifo_space(struct imxuart_softc *sc);
    200      1.2      matt 
    201      1.5       bsh static	uint32_t	cflag_to_ucr2(tcflag_t, uint32_t);
    202      1.2      matt 
    203      1.5       bsh #define	integrate	static inline
    204      1.5       bsh void 	imxusoft(void *);
    205      1.5       bsh integrate void imxuart_rxsoft(struct imxuart_softc *, struct tty *);
    206      1.5       bsh integrate void imxuart_txsoft(struct imxuart_softc *, struct tty *);
    207      1.5       bsh integrate void imxuart_stsoft(struct imxuart_softc *, struct tty *);
    208      1.5       bsh integrate void imxuart_schedrx(struct imxuart_softc *);
    209      1.5       bsh void	imxudiag(void *);
    210      1.5       bsh static void imxuart_load_speed(struct imxuart_softc *);
    211      1.5       bsh static void imxuart_load_params(struct imxuart_softc *);
    212      1.5       bsh integrate void imxuart_load_pendings(struct imxuart_softc *);
    213      1.5       bsh 
    214      1.5       bsh 
    215      1.5       bsh extern struct cfdriver imxuart_cd;
    216      1.5       bsh 
    217      1.5       bsh dev_type_open(imxuopen);
    218      1.5       bsh dev_type_close(imxuclose);
    219      1.5       bsh dev_type_read(imxuread);
    220      1.5       bsh dev_type_write(imxuwrite);
    221      1.5       bsh dev_type_ioctl(imxuioctl);
    222      1.5       bsh dev_type_stop(imxustop);
    223      1.5       bsh dev_type_tty(imxutty);
    224      1.5       bsh dev_type_poll(imxupoll);
    225      1.5       bsh 
    226      1.5       bsh const struct cdevsw imxcom_cdevsw = {
    227  1.9.6.2       tls 	.d_open = imxuopen,
    228  1.9.6.2       tls 	.d_close = imxuclose,
    229  1.9.6.2       tls 	.d_read = imxuread,
    230  1.9.6.2       tls 	.d_write = imxuwrite,
    231  1.9.6.2       tls 	.d_ioctl = imxuioctl,
    232  1.9.6.2       tls 	.d_stop = imxustop,
    233  1.9.6.2       tls 	.d_tty = imxutty,
    234  1.9.6.2       tls 	.d_poll = imxupoll,
    235  1.9.6.2       tls 	.d_mmap = nommap,
    236  1.9.6.2       tls 	.d_kqfilter = ttykqfilter,
    237  1.9.6.2       tls 	.d_discard = nodiscard,
    238  1.9.6.2       tls 	.d_flag = D_TTY
    239      1.5       bsh };
    240      1.5       bsh 
    241      1.2      matt /*
    242      1.5       bsh  * Make this an option variable one can patch.
    243      1.5       bsh  * But be warned:  this must be a power of 2!
    244      1.5       bsh  */
    245      1.5       bsh u_int imxuart_rbuf_size = IMXUART_RING_SIZE;
    246      1.5       bsh 
    247      1.5       bsh /* Stop input when 3/4 of the ring is full; restart when only 1/4 is full. */
    248      1.5       bsh u_int imxuart_rbuf_hiwat = (IMXUART_RING_SIZE * 1) / 4;
    249      1.5       bsh u_int imxuart_rbuf_lowat = (IMXUART_RING_SIZE * 3) / 4;
    250      1.5       bsh 
    251      1.5       bsh static struct imxuart_regs imxuconsregs;
    252      1.5       bsh static int imxuconsattached;
    253      1.5       bsh static int imxuconsrate;
    254      1.5       bsh static tcflag_t imxuconscflag;
    255      1.5       bsh static struct cnm_state imxuart_cnm_state;
    256      1.5       bsh 
    257      1.5       bsh u_int imxuart_freq = IMXUART_FREQ;
    258      1.5       bsh u_int imxuart_freqdiv = IMXUART_FREQDIV;
    259      1.5       bsh 
    260      1.5       bsh #ifdef KGDB
    261      1.5       bsh #include <sys/kgdb.h>
    262      1.5       bsh 
    263      1.5       bsh static struct imxuart_regs imxu_kgdb_regs;
    264      1.5       bsh static int imxu_kgdb_attached;
    265      1.2      matt 
    266      1.5       bsh int	imxuart_kgdb_getc(void *);
    267      1.5       bsh void	imxuart_kgdb_putc(void *, int);
    268      1.5       bsh #endif /* KGDB */
    269      1.5       bsh 
    270  1.9.6.3  jdolecek #define	IMXUART_DIALOUT_MASK	TTDIALOUT_MASK
    271      1.2      matt 
    272  1.9.6.3  jdolecek #define	IMXUART_UNIT(x)		TTUNIT(x)
    273  1.9.6.3  jdolecek #define	IMXUART_DIALOUT(x)	TTDIALOUT(x)
    274      1.2      matt 
    275      1.5       bsh #define	IMXUART_ISALIVE(sc)	((sc)->enabled != 0 && \
    276      1.5       bsh 			 device_is_active((sc)->sc_dev))
    277      1.2      matt 
    278      1.5       bsh #define	BR	BUS_SPACE_BARRIER_READ
    279      1.5       bsh #define	BW	BUS_SPACE_BARRIER_WRITE
    280      1.5       bsh #define	IMXUART_BARRIER(r, f) \
    281      1.5       bsh 	bus_space_barrier((r)->ur_iot, (r)->ur_ioh, 0, IMX_UART_SIZE, (f))
    282      1.2      matt 
    283      1.2      matt 
    284      1.5       bsh void
    285      1.6       bsh imxuart_attach_common(device_t parent, device_t self,
    286      1.5       bsh     bus_space_tag_t iot, paddr_t iobase, size_t size, int intr, int flags)
    287      1.2      matt {
    288  1.9.6.3  jdolecek 	struct imxuart_softc *sc = device_private(self);
    289      1.5       bsh 	struct imxuart_regs *regsp = &sc->sc_regs;
    290      1.5       bsh 	bus_space_handle_t ioh;
    291      1.5       bsh 
    292      1.5       bsh 	aprint_naive("\n");
    293      1.5       bsh 	aprint_normal("\n");
    294      1.5       bsh 
    295      1.5       bsh 	sc->sc_dev = self;
    296      1.5       bsh 
    297      1.5       bsh 	if (size <= 0)
    298      1.5       bsh 		size = IMX_UART_SIZE;
    299      1.5       bsh 
    300      1.5       bsh 	sc->sc_intr = intr;
    301      1.5       bsh 	regsp->ur_iot = iot;
    302      1.5       bsh 	regsp->ur_iobase = iobase;
    303      1.5       bsh 
    304      1.5       bsh 	if (bus_space_map(iot, regsp->ur_iobase, size, 0, &ioh)) {
    305      1.5       bsh 		return;
    306      1.5       bsh 	}
    307      1.5       bsh 	regsp->ur_ioh = ioh;
    308      1.5       bsh 
    309  1.9.6.3  jdolecek 	imxuart_attach_subr(sc);
    310  1.9.6.3  jdolecek }
    311  1.9.6.3  jdolecek 
    312  1.9.6.3  jdolecek void
    313  1.9.6.3  jdolecek imxuart_attach_subr(struct imxuart_softc *sc)
    314  1.9.6.3  jdolecek {
    315  1.9.6.3  jdolecek 	struct imxuart_regs *regsp = &sc->sc_regs;
    316  1.9.6.3  jdolecek 	bus_space_tag_t iot = regsp->ur_iot;
    317  1.9.6.3  jdolecek 	bus_space_handle_t ioh = regsp->ur_ioh;
    318  1.9.6.3  jdolecek 	struct tty *tp;
    319  1.9.6.3  jdolecek 
    320      1.5       bsh 	callout_init(&sc->sc_diag_callout, 0);
    321      1.5       bsh 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_HIGH);
    322      1.5       bsh 
    323  1.9.6.3  jdolecek 	if (regsp->ur_iobase != imxuconsregs.ur_iobase)
    324  1.9.6.3  jdolecek 		imxuart_init(&sc->sc_regs, TTYDEF_SPEED, TTYDEF_CFLAG, false);
    325  1.9.6.3  jdolecek 
    326      1.5       bsh 	bus_space_read_region_4(iot, ioh, IMX_UCR1, sc->sc_ucr, 4);
    327      1.5       bsh 	sc->sc_ucr2_d = sc->sc_ucr2;
    328      1.5       bsh 
    329      1.5       bsh 	/* Disable interrupts before configuring the device. */
    330      1.5       bsh 	imxuart_disable_all_interrupts(sc);
    331      1.5       bsh 
    332      1.5       bsh 	if (regsp->ur_iobase == imxuconsregs.ur_iobase) {
    333      1.5       bsh 		imxuconsattached = 1;
    334      1.5       bsh 
    335      1.5       bsh 		/* Make sure the console is always "hardwired". */
    336      1.5       bsh #if 0
    337      1.5       bsh 		delay(10000);			/* wait for output to finish */
    338      1.5       bsh #endif
    339      1.5       bsh 		SET(sc->sc_hwflags, IMXUART_HW_CONSOLE);
    340      1.5       bsh 		SET(sc->sc_swflags, TIOCFLAG_SOFTCAR);
    341      1.5       bsh 	}
    342      1.5       bsh 
    343      1.5       bsh 
    344      1.8     rmind 	tp = tty_alloc();
    345      1.5       bsh 	tp->t_oproc = imxustart;
    346      1.5       bsh 	tp->t_param = imxuparam;
    347      1.5       bsh 	tp->t_hwiflow = imxuhwiflow;
    348      1.5       bsh 
    349      1.5       bsh 	sc->sc_tty = tp;
    350      1.5       bsh 	sc->sc_rbuf = malloc(sizeof (*sc->sc_rbuf) * imxuart_rbuf_size,
    351      1.5       bsh 	    M_DEVBUF, M_NOWAIT);
    352      1.5       bsh 	sc->sc_rbuf_size = imxuart_rbuf_size;
    353      1.5       bsh 	sc->sc_rbuf_in = sc->sc_rbuf_out = 0;
    354      1.5       bsh 	if (sc->sc_rbuf == NULL) {
    355      1.5       bsh 		aprint_error_dev(sc->sc_dev,
    356      1.5       bsh 		    "unable to allocate ring buffer\n");
    357      1.5       bsh 		return;
    358      1.5       bsh 	}
    359      1.5       bsh 
    360      1.5       bsh 	sc->sc_txfifo_len = 32;
    361      1.5       bsh 	sc->sc_txfifo_thresh = 16;	/* when USR1.TRDY, fifo has space
    362      1.5       bsh 					 * for this many characters */
    363      1.5       bsh 
    364      1.5       bsh 	tty_attach(tp);
    365      1.5       bsh 
    366      1.5       bsh 	if (ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE)) {
    367      1.5       bsh 		int maj;
    368      1.5       bsh 
    369      1.5       bsh 		/* locate the major number */
    370      1.5       bsh 		maj = cdevsw_lookup_major(&imxcom_cdevsw);
    371      1.5       bsh 
    372      1.5       bsh 		if (maj != NODEVMAJOR) {
    373      1.5       bsh 			tp->t_dev = cn_tab->cn_dev = makedev(maj,
    374      1.5       bsh 			    device_unit(sc->sc_dev));
    375      1.5       bsh 
    376      1.5       bsh 			aprint_normal_dev(sc->sc_dev, "console\n");
    377      1.5       bsh 		}
    378      1.5       bsh 	}
    379      1.5       bsh 
    380      1.5       bsh 	sc->sc_ih = intr_establish(sc->sc_intr, IPL_SERIAL, IST_LEVEL,
    381      1.5       bsh 	    imxuintr, sc);
    382      1.5       bsh 	if (sc->sc_ih == NULL)
    383      1.5       bsh 		aprint_error_dev(sc->sc_dev, "intr_establish failed\n");
    384      1.5       bsh 
    385      1.5       bsh #ifdef KGDB
    386      1.5       bsh 	/*
    387      1.5       bsh 	 * Allow kgdb to "take over" this port.  If this is
    388      1.5       bsh 	 * not the console and is the kgdb device, it has
    389      1.5       bsh 	 * exclusive use.  If it's the console _and_ the
    390      1.5       bsh 	 * kgdb device, it doesn't.
    391      1.5       bsh 	 */
    392      1.5       bsh 	if (regsp->ur_iobase == imxu_kgdb_regs.ur_iobase) {
    393      1.5       bsh 		if (!ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE)) {
    394      1.5       bsh 			imxu_kgdb_attached = 1;
    395      1.5       bsh 
    396      1.5       bsh 			SET(sc->sc_hwflags, IMXUART_HW_KGDB);
    397      1.5       bsh 		}
    398      1.5       bsh 		aprint_normal_dev(sc->sc_dev, "kgdb\n");
    399      1.5       bsh 	}
    400      1.5       bsh #endif
    401      1.5       bsh 
    402      1.5       bsh 	sc->sc_si = softint_establish(SOFTINT_SERIAL, imxusoft, sc);
    403      1.2      matt 
    404      1.9       tls #ifdef RND_COM
    405      1.5       bsh 	rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
    406  1.9.6.2       tls 			  RND_TYPE_TTY, RND_FLAG_COLLECT_TIME |
    407  1.9.6.2       tls 					RND_FLAG_ESTIMATE_TIME);
    408      1.5       bsh #endif
    409      1.5       bsh 
    410      1.5       bsh 	/* if there are no enable/disable functions, assume the device
    411      1.5       bsh 	   is always enabled */
    412      1.5       bsh 	if (!sc->enable)
    413      1.5       bsh 		sc->enabled = 1;
    414      1.5       bsh 
    415      1.5       bsh 	imxuart_enable_debugport(sc);
    416      1.2      matt 
    417      1.5       bsh 	SET(sc->sc_hwflags, IMXUART_HW_DEV_OK);
    418      1.2      matt 
    419      1.5       bsh 	//shutdownhook_establish(imxuart_shutdownhook, sc);
    420      1.2      matt 
    421      1.2      matt 
    422      1.5       bsh #if 0
    423      1.5       bsh 	{
    424      1.5       bsh 		uint32_t reg;
    425      1.5       bsh 		reg = bus_space_read_4(iot, ioh, IMX_UCR1);
    426      1.5       bsh 		reg |= IMX_UCR1_TXDMAEN | IMX_UCR1_RXDMAEN;
    427      1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR1, reg);
    428      1.5       bsh 	}
    429      1.5       bsh #endif
    430      1.2      matt }
    431      1.2      matt 
    432      1.2      matt /*
    433      1.5       bsh  * baudrate = RefFreq / (16 * (UMBR + 1)/(UBIR + 1))
    434      1.5       bsh  *
    435      1.5       bsh  * (UBIR + 1) / (UBMR + 1) = (16 * BaurdRate) / RefFreq
    436      1.2      matt  */
    437      1.5       bsh 
    438      1.5       bsh static long
    439      1.5       bsh gcd(long m, long n)
    440      1.2      matt {
    441      1.2      matt 
    442      1.5       bsh 	if (m < n)
    443      1.5       bsh 		return gcd(n, m);
    444      1.5       bsh 
    445      1.5       bsh 	if (n <= 0)
    446      1.5       bsh 		return m;
    447      1.5       bsh 	return gcd(n, m % n);
    448      1.2      matt }
    449      1.2      matt 
    450      1.2      matt int
    451      1.5       bsh imxuspeed(long speed, struct imxuart_baudrate_ratio *ratio)
    452      1.2      matt {
    453      1.5       bsh #define	divrnd(n, q)	(((n)*2/(q)+1)/2)	/* divide and round off */
    454      1.5       bsh 	long b = 16 * speed;
    455      1.5       bsh 	long f = imxuart_freq / imxuart_freqdiv;
    456      1.5       bsh 	long d;
    457      1.5       bsh 	int err = 0;
    458      1.5       bsh 
    459      1.5       bsh 	/* reduce b/f */
    460      1.5       bsh 	while ((f > (1<<16) || b > (1<<16)) && (d = gcd(f, b)) > 1) {
    461      1.5       bsh 		f /= d;
    462      1.5       bsh 		b /= d;
    463      1.5       bsh 	}
    464      1.5       bsh 
    465      1.5       bsh 
    466      1.5       bsh 	while (f > (1<<16) || b > (1<<16)) {
    467      1.5       bsh 		f /= 2;
    468      1.5       bsh 		b /= 2;
    469      1.5       bsh 	}
    470      1.5       bsh 	if (f <= 0 || b <= 0)
    471      1.5       bsh 		return -1;
    472      1.5       bsh 
    473      1.5       bsh #ifdef	DIAGNOSTIC
    474      1.5       bsh 	err = divrnd(((uint64_t)imxuart_freq) * 1000 / imxuart_freqdiv,
    475      1.5       bsh 		     (uint64_t)speed * 16 * f / b) - 1000;
    476      1.5       bsh 	if (err < 0)
    477      1.5       bsh 		err = -err;
    478      1.5       bsh #endif
    479      1.5       bsh 
    480      1.5       bsh 	ratio->numerator = b-1;
    481      1.5       bsh 	ratio->modulator = f-1;
    482      1.2      matt 
    483      1.5       bsh 	if (err > IMXUART_TOLERANCE)
    484      1.5       bsh 		return -1;
    485      1.2      matt 
    486      1.2      matt 	return 0;
    487      1.5       bsh #undef	divrnd
    488      1.2      matt }
    489      1.2      matt 
    490      1.5       bsh #ifdef IMXUART_DEBUG
    491      1.5       bsh int	imxuart_debug = 0;
    492      1.5       bsh 
    493      1.5       bsh void imxustatus(struct imxuart_softc *, const char *);
    494      1.5       bsh void
    495      1.5       bsh imxustatus(struct imxuart_softc *sc, const char *str)
    496      1.2      matt {
    497      1.5       bsh 	struct tty *tp = sc->sc_tty;
    498      1.2      matt 
    499      1.5       bsh 	aprint_normal_dev(sc->sc_dev,
    500      1.5       bsh 	    "%s %cclocal  %cdcd %cts_carr_on %cdtr %ctx_stopped\n",
    501      1.5       bsh 	    str,
    502      1.5       bsh 	    ISSET(tp->t_cflag, CLOCAL) ? '+' : '-',
    503      1.5       bsh 	    ISSET(sc->sc_msr, MSR_DCD) ? '+' : '-',
    504      1.5       bsh 	    ISSET(tp->t_state, TS_CARR_ON) ? '+' : '-',
    505      1.5       bsh 	    ISSET(sc->sc_mcr, MCR_DTR) ? '+' : '-',
    506      1.5       bsh 	    sc->sc_tx_stopped ? '+' : '-');
    507      1.5       bsh 
    508      1.5       bsh 	aprint_normal_dev(sc->sc_dev,
    509      1.5       bsh 	    "%s %ccrtscts %ccts %cts_ttstop  %crts rx_flags=0x%x\n",
    510      1.5       bsh 	    str,
    511      1.5       bsh 	    ISSET(tp->t_cflag, CRTSCTS) ? '+' : '-',
    512      1.5       bsh 	    ISSET(sc->sc_msr, MSR_CTS) ? '+' : '-',
    513      1.5       bsh 	    ISSET(tp->t_state, TS_TTSTOP) ? '+' : '-',
    514      1.5       bsh 	    ISSET(sc->sc_mcr, MCR_RTS) ? '+' : '-',
    515      1.5       bsh 	    sc->sc_rx_flags);
    516      1.2      matt }
    517      1.5       bsh #endif
    518      1.2      matt 
    519      1.5       bsh #if 0
    520      1.2      matt int
    521      1.5       bsh imxuart_detach(device_t self, int flags)
    522      1.2      matt {
    523      1.5       bsh 	struct imxuart_softc *sc = device_private(self);
    524      1.5       bsh 	int maj, mn;
    525      1.2      matt 
    526      1.5       bsh         if (ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE))
    527      1.5       bsh 		return EBUSY;
    528      1.5       bsh 
    529      1.5       bsh 	/* locate the major number */
    530      1.5       bsh 	maj = cdevsw_lookup_major(&imxcom_cdevsw);
    531      1.5       bsh 
    532      1.5       bsh 	/* Nuke the vnodes for any open instances. */
    533      1.5       bsh 	mn = device_unit(self);
    534      1.5       bsh 	vdevgone(maj, mn, mn, VCHR);
    535      1.5       bsh 
    536      1.5       bsh 	mn |= IMXUART_DIALOUT_MASK;
    537      1.5       bsh 	vdevgone(maj, mn, mn, VCHR);
    538      1.5       bsh 
    539      1.5       bsh 	if (sc->sc_rbuf == NULL) {
    540      1.5       bsh 		/*
    541      1.5       bsh 		 * Ring buffer allocation failed in the imxuart_attach_subr,
    542      1.5       bsh 		 * only the tty is allocated, and nothing else.
    543      1.5       bsh 		 */
    544      1.8     rmind 		tty_free(sc->sc_tty);
    545      1.5       bsh 		return 0;
    546      1.2      matt 	}
    547      1.2      matt 
    548      1.5       bsh 	/* Free the receive buffer. */
    549      1.5       bsh 	free(sc->sc_rbuf, M_DEVBUF);
    550      1.5       bsh 
    551      1.5       bsh 	/* Detach and free the tty. */
    552      1.5       bsh 	tty_detach(sc->sc_tty);
    553      1.8     rmind 	tty_free(sc->sc_tty);
    554      1.5       bsh 
    555      1.5       bsh 	/* Unhook the soft interrupt handler. */
    556      1.5       bsh 	softint_disestablish(sc->sc_si);
    557      1.5       bsh 
    558      1.9       tls #ifdef RND_COM
    559      1.5       bsh 	/* Unhook the entropy source. */
    560      1.5       bsh 	rnd_detach_source(&sc->rnd_source);
    561      1.5       bsh #endif
    562      1.5       bsh 	callout_destroy(&sc->sc_diag_callout);
    563      1.5       bsh 
    564      1.5       bsh 	/* Destroy the lock. */
    565      1.5       bsh 	mutex_destroy(&sc->sc_lock);
    566      1.2      matt 
    567      1.5       bsh 	return (0);
    568      1.2      matt }
    569      1.5       bsh #endif
    570      1.2      matt 
    571      1.5       bsh #ifdef notyet
    572      1.2      matt int
    573      1.5       bsh imxuart_activate(device_t self, enum devact act)
    574      1.2      matt {
    575      1.5       bsh 	struct imxuart_softc *sc = device_private(self);
    576      1.5       bsh 	int rv = 0;
    577      1.2      matt 
    578      1.5       bsh 	switch (act) {
    579      1.5       bsh 	case DVACT_ACTIVATE:
    580      1.5       bsh 		rv = EOPNOTSUPP;
    581      1.5       bsh 		break;
    582      1.5       bsh 
    583      1.5       bsh 	case DVACT_DEACTIVATE:
    584      1.5       bsh 		if (sc->sc_hwflags & (IMXUART_HW_CONSOLE|IMXUART_HW_KGDB)) {
    585      1.5       bsh 			rv = EBUSY;
    586      1.5       bsh 			break;
    587      1.2      matt 		}
    588      1.5       bsh 
    589      1.5       bsh 		if (sc->disable != NULL && sc->enabled != 0) {
    590      1.5       bsh 			(*sc->disable)(sc);
    591      1.5       bsh 			sc->enabled = 0;
    592      1.2      matt 		}
    593      1.5       bsh 		break;
    594      1.2      matt 	}
    595      1.2      matt 
    596      1.5       bsh 	return (rv);
    597      1.2      matt }
    598      1.5       bsh #endif
    599      1.2      matt 
    600      1.5       bsh void
    601      1.5       bsh imxuart_shutdown(struct imxuart_softc *sc)
    602      1.2      matt {
    603      1.5       bsh 	struct tty *tp = sc->sc_tty;
    604      1.5       bsh 
    605      1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
    606      1.5       bsh 
    607      1.5       bsh 	/* If we were asserting flow control, then deassert it. */
    608      1.5       bsh 	SET(sc->sc_rx_flags, IMXUART_RX_IBUF_BLOCKED);
    609      1.5       bsh 	imxuart_hwiflow(sc);
    610      1.5       bsh 
    611      1.5       bsh 	/* Clear any break condition set with TIOCSBRK. */
    612      1.5       bsh 	imxuart_break(sc, false);
    613      1.5       bsh 
    614      1.5       bsh 	/*
    615      1.5       bsh 	 * Hang up if necessary.  Wait a bit, so the other side has time to
    616      1.5       bsh 	 * notice even if we immediately open the port again.
    617      1.5       bsh 	 * Avoid tsleeping above splhigh().
    618      1.5       bsh 	 */
    619      1.5       bsh 	if (ISSET(tp->t_cflag, HUPCL)) {
    620      1.5       bsh 		imxuart_modem(sc, 0);
    621      1.5       bsh 		mutex_spin_exit(&sc->sc_lock);
    622      1.5       bsh 		/* XXX will only timeout */
    623      1.5       bsh 		(void) kpause(ttclos, false, hz, NULL);
    624      1.5       bsh 		mutex_spin_enter(&sc->sc_lock);
    625      1.5       bsh 	}
    626      1.5       bsh 
    627      1.5       bsh 	/* Turn off interrupts. */
    628      1.5       bsh 	imxuart_disable_all_interrupts(sc);
    629      1.5       bsh 	/* re-enable recv interrupt for console or kgdb port */
    630      1.5       bsh 	imxuart_enable_debugport(sc);
    631      1.5       bsh 
    632      1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
    633      1.5       bsh 
    634      1.5       bsh #ifdef	notyet
    635      1.5       bsh 	if (sc->disable) {
    636      1.5       bsh #ifdef DIAGNOSTIC
    637      1.5       bsh 		if (!sc->enabled)
    638      1.5       bsh 			panic("imxuart_shutdown: not enabled?");
    639      1.5       bsh #endif
    640      1.5       bsh 		(*sc->disable)(sc);
    641      1.5       bsh 		sc->enabled = 0;
    642      1.2      matt 	}
    643      1.2      matt #endif
    644      1.2      matt }
    645      1.2      matt 
    646      1.5       bsh int
    647      1.5       bsh imxuopen(dev_t dev, int flag, int mode, struct lwp *l)
    648      1.2      matt {
    649      1.5       bsh 	struct imxuart_softc *sc;
    650      1.5       bsh 	struct tty *tp;
    651      1.5       bsh 	int s;
    652      1.5       bsh 	int error;
    653      1.5       bsh 
    654      1.5       bsh 	sc = device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    655      1.5       bsh 	if (sc == NULL || !ISSET(sc->sc_hwflags, IMXUART_HW_DEV_OK) ||
    656      1.5       bsh 		sc->sc_rbuf == NULL)
    657      1.5       bsh 		return (ENXIO);
    658      1.5       bsh 
    659      1.5       bsh 	if (!device_is_active(sc->sc_dev))
    660      1.5       bsh 		return (ENXIO);
    661      1.5       bsh 
    662      1.5       bsh #ifdef KGDB
    663      1.5       bsh 	/*
    664      1.5       bsh 	 * If this is the kgdb port, no other use is permitted.
    665      1.5       bsh 	 */
    666      1.5       bsh 	if (ISSET(sc->sc_hwflags, IMXUART_HW_KGDB))
    667      1.5       bsh 		return (EBUSY);
    668      1.5       bsh #endif
    669      1.5       bsh 
    670      1.5       bsh 	tp = sc->sc_tty;
    671      1.5       bsh 
    672      1.5       bsh 	if (kauth_authorize_device_tty(l->l_cred, KAUTH_DEVICE_TTY_OPEN, tp))
    673      1.5       bsh 		return (EBUSY);
    674      1.5       bsh 
    675      1.5       bsh 	s = spltty();
    676      1.5       bsh 
    677      1.5       bsh 	/*
    678      1.5       bsh 	 * Do the following iff this is a first open.
    679      1.5       bsh 	 */
    680      1.5       bsh 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
    681      1.5       bsh 		struct termios t;
    682      1.5       bsh 
    683      1.5       bsh 		tp->t_dev = dev;
    684      1.5       bsh 
    685      1.5       bsh 
    686      1.5       bsh #ifdef notyet
    687      1.5       bsh 		if (sc->enable) {
    688      1.5       bsh 			if ((*sc->enable)(sc)) {
    689      1.5       bsh 				splx(s);
    690      1.5       bsh 				aprint_error_dev(sc->sc_dev,
    691      1.5       bsh 				    "device enable failed\n");
    692      1.5       bsh 				return (EIO);
    693      1.5       bsh 			}
    694      1.5       bsh 			sc->enabled = 1;
    695      1.5       bsh 		}
    696      1.5       bsh #endif
    697      1.5       bsh 
    698      1.5       bsh 		mutex_spin_enter(&sc->sc_lock);
    699      1.5       bsh 
    700      1.5       bsh 		imxuart_disable_all_interrupts(sc);
    701      1.5       bsh 
    702      1.5       bsh 		/* Fetch the current modem control status, needed later. */
    703      1.5       bsh 
    704      1.5       bsh #ifdef	IMXUART_PPS
    705      1.5       bsh 		/* Clear PPS capture state on first open. */
    706      1.5       bsh 		mutex_spin_enter(&timecounter_lock);
    707      1.5       bsh 		memset(&sc->sc_pps_state, 0, sizeof(sc->sc_pps_state));
    708      1.5       bsh 		sc->sc_pps_state.ppscap = PPS_CAPTUREASSERT | PPS_CAPTURECLEAR;
    709      1.5       bsh 		pps_init(&sc->sc_pps_state);
    710      1.5       bsh 		mutex_spin_exit(&timecounter_lock);
    711      1.5       bsh #endif
    712      1.5       bsh 
    713      1.5       bsh 		mutex_spin_exit(&sc->sc_lock);
    714      1.5       bsh 
    715      1.5       bsh 		/*
    716      1.5       bsh 		 * Initialize the termios status to the defaults.  Add in the
    717      1.5       bsh 		 * sticky bits from TIOCSFLAGS.
    718      1.5       bsh 		 */
    719      1.5       bsh 		if (ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE)) {
    720      1.5       bsh 			t.c_ospeed = imxuconsrate;
    721      1.5       bsh 			t.c_cflag = imxuconscflag;
    722      1.5       bsh 		} else {
    723      1.5       bsh 			t.c_ospeed = TTYDEF_SPEED;
    724      1.5       bsh 			t.c_cflag = TTYDEF_CFLAG;
    725      1.5       bsh 		}
    726      1.5       bsh 		t.c_ispeed = t.c_ospeed;
    727      1.5       bsh 		if (ISSET(sc->sc_swflags, TIOCFLAG_CLOCAL))
    728      1.5       bsh 			SET(t.c_cflag, CLOCAL);
    729      1.5       bsh 		if (ISSET(sc->sc_swflags, TIOCFLAG_CRTSCTS))
    730      1.5       bsh 			SET(t.c_cflag, CRTSCTS);
    731      1.5       bsh 		if (ISSET(sc->sc_swflags, TIOCFLAG_MDMBUF))
    732      1.5       bsh 			SET(t.c_cflag, MDMBUF);
    733      1.5       bsh 		/* Make sure imxuparam() will do something. */
    734      1.5       bsh 		tp->t_ospeed = 0;
    735      1.5       bsh 		(void) imxuparam(tp, &t);
    736      1.5       bsh 		tp->t_iflag = TTYDEF_IFLAG;
    737      1.5       bsh 		tp->t_oflag = TTYDEF_OFLAG;
    738      1.5       bsh 		tp->t_lflag = TTYDEF_LFLAG;
    739      1.5       bsh 		ttychars(tp);
    740      1.5       bsh 		ttsetwater(tp);
    741      1.5       bsh 
    742      1.5       bsh 		mutex_spin_enter(&sc->sc_lock);
    743      1.5       bsh 
    744      1.5       bsh 		/*
    745      1.5       bsh 		 * Turn on DTR.  We must always do this, even if carrier is not
    746      1.5       bsh 		 * present, because otherwise we'd have to use TIOCSDTR
    747      1.5       bsh 		 * immediately after setting CLOCAL, which applications do not
    748      1.5       bsh 		 * expect.  We always assert DTR while the device is open
    749      1.5       bsh 		 * unless explicitly requested to deassert it.
    750      1.5       bsh 		 */
    751      1.5       bsh 		imxuart_modem(sc, 1);
    752      1.5       bsh 
    753      1.5       bsh 		/* Clear the input ring, and unblock. */
    754      1.5       bsh 		sc->sc_rbuf_in = sc->sc_rbuf_out = 0;
    755      1.5       bsh 		imxuart_iflush(sc);
    756      1.5       bsh 		CLR(sc->sc_rx_flags, IMXUART_RX_ANY_BLOCK);
    757      1.5       bsh 		imxuart_hwiflow(sc);
    758      1.5       bsh 
    759      1.5       bsh 		/* Turn on interrupts. */
    760      1.5       bsh 		imxuart_control_rxint(sc, true);
    761      1.5       bsh 
    762      1.5       bsh #ifdef IMXUART_DEBUG
    763      1.5       bsh 		if (imxuart_debug)
    764      1.5       bsh 			imxustatus(sc, "imxuopen  ");
    765      1.5       bsh #endif
    766      1.2      matt 
    767      1.5       bsh 		mutex_spin_exit(&sc->sc_lock);
    768      1.2      matt 	}
    769      1.2      matt 
    770      1.5       bsh 	splx(s);
    771      1.2      matt 
    772      1.2      matt #if 0
    773      1.5       bsh 	error = ttyopen(tp, IMXUART_DIALOUT(dev), ISSET(flag, O_NONBLOCK));
    774      1.5       bsh #else
    775      1.5       bsh 	error = ttyopen(tp, 1, ISSET(flag, O_NONBLOCK));
    776      1.2      matt #endif
    777      1.5       bsh 	if (error)
    778      1.5       bsh 		goto bad;
    779      1.2      matt 
    780      1.5       bsh 	error = (*tp->t_linesw->l_open)(dev, tp);
    781      1.5       bsh 	if (error)
    782      1.5       bsh 		goto bad;
    783      1.5       bsh 
    784      1.5       bsh 	return (0);
    785      1.5       bsh 
    786      1.5       bsh bad:
    787      1.5       bsh 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
    788      1.5       bsh 		/*
    789      1.5       bsh 		 * We failed to open the device, and nobody else had it opened.
    790      1.5       bsh 		 * Clean up the state as appropriate.
    791      1.5       bsh 		 */
    792      1.5       bsh 		imxuart_shutdown(sc);
    793      1.5       bsh 	}
    794      1.2      matt 
    795      1.5       bsh 	return (error);
    796      1.5       bsh }
    797      1.2      matt 
    798      1.5       bsh int
    799      1.5       bsh imxuclose(dev_t dev, int flag, int mode, struct lwp *l)
    800      1.5       bsh {
    801      1.5       bsh 	struct imxuart_softc *sc =
    802      1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    803      1.5       bsh 	struct tty *tp = sc->sc_tty;
    804      1.5       bsh 
    805      1.5       bsh 	/* XXX This is for cons.c. */
    806      1.5       bsh 	if (!ISSET(tp->t_state, TS_ISOPEN))
    807      1.5       bsh 		return (0);
    808      1.5       bsh 
    809      1.5       bsh 	(*tp->t_linesw->l_close)(tp, flag);
    810      1.5       bsh 	ttyclose(tp);
    811      1.5       bsh 
    812      1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
    813      1.5       bsh 		return (0);
    814      1.5       bsh 
    815      1.5       bsh 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
    816      1.5       bsh 		/*
    817      1.5       bsh 		 * Although we got a last close, the device may still be in
    818      1.5       bsh 		 * use; e.g. if this was the dialout node, and there are still
    819      1.5       bsh 		 * processes waiting for carrier on the non-dialout node.
    820      1.5       bsh 		 */
    821      1.5       bsh 		imxuart_shutdown(sc);
    822      1.2      matt 	}
    823      1.2      matt 
    824      1.5       bsh 	return (0);
    825      1.5       bsh }
    826      1.5       bsh 
    827      1.5       bsh int
    828      1.5       bsh imxuread(dev_t dev, struct uio *uio, int flag)
    829      1.5       bsh {
    830      1.5       bsh 	struct imxuart_softc *sc =
    831      1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    832      1.5       bsh 	struct tty *tp = sc->sc_tty;
    833      1.5       bsh 
    834      1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
    835      1.5       bsh 		return (EIO);
    836      1.2      matt 
    837      1.5       bsh 	return ((*tp->t_linesw->l_read)(tp, uio, flag));
    838      1.2      matt }
    839      1.2      matt 
    840      1.5       bsh int
    841      1.5       bsh imxuwrite(dev_t dev, struct uio *uio, int flag)
    842      1.2      matt {
    843      1.5       bsh 	struct imxuart_softc *sc =
    844      1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    845      1.5       bsh 	struct tty *tp = sc->sc_tty;
    846      1.5       bsh 
    847      1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
    848      1.5       bsh 		return (EIO);
    849      1.2      matt 
    850      1.5       bsh 	return ((*tp->t_linesw->l_write)(tp, uio, flag));
    851      1.2      matt }
    852      1.2      matt 
    853      1.5       bsh int
    854      1.5       bsh imxupoll(dev_t dev, int events, struct lwp *l)
    855      1.2      matt {
    856      1.5       bsh 	struct imxuart_softc *sc =
    857      1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    858      1.5       bsh 	struct tty *tp = sc->sc_tty;
    859      1.2      matt 
    860      1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
    861      1.5       bsh 		return (POLLHUP);
    862      1.2      matt 
    863      1.5       bsh 	return ((*tp->t_linesw->l_poll)(tp, events, l));
    864      1.2      matt }
    865      1.2      matt 
    866      1.5       bsh struct tty *
    867      1.5       bsh imxutty(dev_t dev)
    868      1.2      matt {
    869      1.5       bsh 	struct imxuart_softc *sc =
    870      1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    871      1.5       bsh 	struct tty *tp = sc->sc_tty;
    872      1.2      matt 
    873      1.5       bsh 	return (tp);
    874      1.2      matt }
    875      1.2      matt 
    876      1.5       bsh int
    877      1.5       bsh imxuioctl(dev_t dev, u_long cmd, void *data, int flag, struct lwp *l)
    878      1.2      matt {
    879      1.5       bsh 	struct imxuart_softc *sc;
    880      1.5       bsh 	struct tty *tp;
    881      1.5       bsh 	int error;
    882      1.5       bsh 
    883      1.5       bsh 	sc = device_lookup_private(&imxuart_cd, IMXUART_UNIT(dev));
    884      1.5       bsh 	if (sc == NULL)
    885      1.5       bsh 		return ENXIO;
    886      1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
    887      1.5       bsh 		return (EIO);
    888      1.5       bsh 
    889      1.5       bsh 	tp = sc->sc_tty;
    890      1.5       bsh 
    891      1.5       bsh 	error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, l);
    892      1.5       bsh 	if (error != EPASSTHROUGH)
    893      1.5       bsh 		return (error);
    894      1.5       bsh 
    895      1.5       bsh 	error = ttioctl(tp, cmd, data, flag, l);
    896      1.5       bsh 	if (error != EPASSTHROUGH)
    897      1.5       bsh 		return (error);
    898      1.5       bsh 
    899      1.5       bsh 	error = 0;
    900      1.5       bsh 	switch (cmd) {
    901      1.5       bsh 	case TIOCSFLAGS:
    902      1.5       bsh 		error = kauth_authorize_device_tty(l->l_cred,
    903      1.5       bsh 		    KAUTH_DEVICE_TTY_PRIVSET, tp);
    904      1.5       bsh 		break;
    905      1.5       bsh 	default:
    906      1.5       bsh 		/* nothing */
    907      1.5       bsh 		break;
    908      1.5       bsh 	}
    909      1.5       bsh 	if (error) {
    910      1.5       bsh 		return error;
    911      1.5       bsh 	}
    912      1.5       bsh 
    913      1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
    914      1.5       bsh 
    915      1.5       bsh 	switch (cmd) {
    916      1.5       bsh 	case TIOCSBRK:
    917      1.5       bsh 		imxuart_break(sc, true);
    918      1.5       bsh 		break;
    919      1.5       bsh 
    920      1.5       bsh 	case TIOCCBRK:
    921      1.5       bsh 		imxuart_break(sc, false);
    922      1.5       bsh 		break;
    923      1.5       bsh 
    924      1.5       bsh 	case TIOCSDTR:
    925      1.5       bsh 		imxuart_modem(sc, 1);
    926      1.5       bsh 		break;
    927      1.5       bsh 
    928      1.5       bsh 	case TIOCCDTR:
    929      1.5       bsh 		imxuart_modem(sc, 0);
    930      1.5       bsh 		break;
    931      1.5       bsh 
    932      1.5       bsh 	case TIOCGFLAGS:
    933      1.5       bsh 		*(int *)data = sc->sc_swflags;
    934      1.5       bsh 		break;
    935      1.5       bsh 
    936      1.5       bsh 	case TIOCSFLAGS:
    937      1.5       bsh 		sc->sc_swflags = *(int *)data;
    938      1.5       bsh 		break;
    939      1.5       bsh 
    940      1.5       bsh 	case TIOCMSET:
    941      1.5       bsh 	case TIOCMBIS:
    942      1.5       bsh 	case TIOCMBIC:
    943      1.5       bsh 		tiocm_to_imxu(sc, cmd, *(int *)data);
    944      1.5       bsh 		break;
    945      1.5       bsh 
    946      1.5       bsh 	case TIOCMGET:
    947      1.5       bsh 		*(int *)data = imxuart_to_tiocm(sc);
    948      1.5       bsh 		break;
    949      1.5       bsh 
    950      1.5       bsh #ifdef notyet
    951      1.5       bsh 	case PPS_IOC_CREATE:
    952      1.5       bsh 	case PPS_IOC_DESTROY:
    953      1.5       bsh 	case PPS_IOC_GETPARAMS:
    954      1.5       bsh 	case PPS_IOC_SETPARAMS:
    955      1.5       bsh 	case PPS_IOC_GETCAP:
    956      1.5       bsh 	case PPS_IOC_FETCH:
    957      1.5       bsh #ifdef PPS_SYNC
    958      1.5       bsh 	case PPS_IOC_KCBIND:
    959      1.5       bsh #endif
    960      1.5       bsh 		mutex_spin_enter(&timecounter_lock);
    961      1.5       bsh 		error = pps_ioctl(cmd, data, &sc->sc_pps_state);
    962      1.5       bsh 		mutex_spin_exit(&timecounter_lock);
    963      1.5       bsh 		break;
    964      1.5       bsh 
    965      1.5       bsh 	case TIOCDCDTIMESTAMP:	/* XXX old, overloaded  API used by xntpd v3 */
    966      1.5       bsh 		mutex_spin_enter(&timecounter_lock);
    967      1.5       bsh #ifndef PPS_TRAILING_EDGE
    968      1.5       bsh 		TIMESPEC_TO_TIMEVAL((struct timeval *)data,
    969      1.5       bsh 		    &sc->sc_pps_state.ppsinfo.assert_timestamp);
    970      1.5       bsh #else
    971      1.5       bsh 		TIMESPEC_TO_TIMEVAL((struct timeval *)data,
    972      1.5       bsh 		    &sc->sc_pps_state.ppsinfo.clear_timestamp);
    973      1.5       bsh #endif
    974      1.5       bsh 		mutex_spin_exit(&timecounter_lock);
    975      1.5       bsh 		break;
    976      1.5       bsh #endif
    977      1.5       bsh 
    978      1.5       bsh 	default:
    979      1.5       bsh 		error = EPASSTHROUGH;
    980      1.5       bsh 		break;
    981      1.5       bsh 	}
    982      1.5       bsh 
    983      1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
    984      1.5       bsh 
    985      1.5       bsh #ifdef IMXUART_DEBUG
    986      1.5       bsh 	if (imxuart_debug)
    987      1.5       bsh 		imxustatus(sc, "imxuioctl ");
    988      1.5       bsh #endif
    989      1.5       bsh 
    990      1.5       bsh 	return (error);
    991      1.2      matt }
    992      1.2      matt 
    993      1.5       bsh integrate void
    994      1.5       bsh imxuart_schedrx(struct imxuart_softc *sc)
    995      1.2      matt {
    996      1.5       bsh 	sc->sc_rx_ready = 1;
    997      1.5       bsh 
    998      1.5       bsh 	/* Wake up the poller. */
    999      1.5       bsh 	softint_schedule(sc->sc_si);
   1000      1.2      matt }
   1001      1.2      matt 
   1002      1.5       bsh void
   1003      1.5       bsh imxuart_break(struct imxuart_softc *sc, bool onoff)
   1004      1.2      matt {
   1005      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1006      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1007      1.5       bsh 
   1008      1.5       bsh 	if (onoff)
   1009      1.5       bsh 		SET(sc->sc_ucr1, IMX_UCR1_SNDBRK);
   1010      1.5       bsh 	else
   1011      1.5       bsh 		CLR(sc->sc_ucr1, IMX_UCR1_SNDBRK);
   1012      1.5       bsh 
   1013      1.5       bsh 	bus_space_write_4(iot, ioh, IMX_UCR1, sc->sc_ucr1);
   1014      1.2      matt }
   1015      1.2      matt 
   1016      1.2      matt void
   1017      1.5       bsh imxuart_modem(struct imxuart_softc *sc, int onoff)
   1018      1.2      matt {
   1019      1.5       bsh #ifdef notyet
   1020      1.5       bsh 	if (sc->sc_mcr_dtr == 0)
   1021      1.5       bsh 		return;
   1022      1.5       bsh 
   1023      1.5       bsh 	if (onoff)
   1024      1.5       bsh 		SET(sc->sc_mcr, sc->sc_mcr_dtr);
   1025      1.5       bsh 	else
   1026      1.5       bsh 		CLR(sc->sc_mcr, sc->sc_mcr_dtr);
   1027      1.5       bsh 
   1028      1.5       bsh 	if (!sc->sc_heldchange) {
   1029      1.5       bsh 		if (sc->sc_tx_busy) {
   1030      1.5       bsh 			sc->sc_heldtbc = sc->sc_tbc;
   1031      1.5       bsh 			sc->sc_tbc = 0;
   1032      1.5       bsh 			sc->sc_heldchange = 1;
   1033      1.5       bsh 		} else
   1034      1.5       bsh 			imxuart_loadchannelregs(sc);
   1035      1.5       bsh 	}
   1036      1.5       bsh #endif
   1037      1.2      matt }
   1038      1.2      matt 
   1039      1.5       bsh /*
   1040      1.5       bsh  * RTS output is controlled by UCR2.CTS bit.
   1041      1.5       bsh  * DTR output is controlled by UCR3.DSR bit.
   1042      1.5       bsh  * (i.MX reference manual uses names in DCE mode)
   1043      1.5       bsh  *
   1044      1.5       bsh  * note: if UCR2.CTSC == 1 for automatic HW flow control, UCR2.CTS is ignored.
   1045      1.5       bsh  */
   1046      1.5       bsh void
   1047      1.5       bsh tiocm_to_imxu(struct imxuart_softc *sc, u_long how, int ttybits)
   1048      1.2      matt {
   1049      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1050      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1051      1.5       bsh 
   1052      1.5       bsh 	uint32_t ucr2 = sc->sc_ucr2_d;
   1053      1.5       bsh 	uint32_t ucr3 = sc->sc_ucr3;
   1054      1.5       bsh 
   1055      1.5       bsh 	uint32_t ucr2_mask = 0;
   1056      1.5       bsh 	uint32_t ucr3_mask = 0;
   1057      1.5       bsh 
   1058      1.5       bsh 
   1059      1.5       bsh 	if (ISSET(ttybits, TIOCM_DTR))
   1060      1.5       bsh 		ucr3_mask = IMX_UCR3_DSR;
   1061      1.5       bsh 	if (ISSET(ttybits, TIOCM_RTS))
   1062      1.5       bsh 		ucr2_mask = IMX_UCR2_CTS;
   1063      1.5       bsh 
   1064      1.5       bsh 	switch (how) {
   1065      1.5       bsh 	case TIOCMBIC:
   1066      1.5       bsh 		CLR(ucr2, ucr2_mask);
   1067      1.5       bsh 		CLR(ucr3, ucr3_mask);
   1068      1.5       bsh 		break;
   1069      1.5       bsh 
   1070      1.5       bsh 	case TIOCMBIS:
   1071      1.5       bsh 		SET(ucr2, ucr2_mask);
   1072      1.5       bsh 		SET(ucr3, ucr3_mask);
   1073      1.5       bsh 		break;
   1074      1.5       bsh 
   1075      1.5       bsh 	case TIOCMSET:
   1076      1.5       bsh 		CLR(ucr2, ucr2_mask);
   1077      1.5       bsh 		CLR(ucr3, ucr3_mask);
   1078      1.5       bsh 		SET(ucr2, ucr2_mask);
   1079      1.5       bsh 		SET(ucr3, ucr3_mask);
   1080      1.5       bsh 		break;
   1081      1.5       bsh 	}
   1082      1.5       bsh 
   1083      1.5       bsh 	if (ucr3 != sc->sc_ucr3) {
   1084      1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR3, ucr3);
   1085      1.5       bsh 		sc->sc_ucr3 = ucr3;
   1086      1.5       bsh 	}
   1087      1.5       bsh 
   1088      1.5       bsh 	if (ucr2 == sc->sc_ucr2_d)
   1089      1.5       bsh 		return;
   1090      1.5       bsh 
   1091      1.5       bsh 	sc->sc_ucr2_d = ucr2;
   1092      1.5       bsh 	/* update CTS bit only */
   1093      1.5       bsh 	ucr2 = (sc->sc_ucr2 & ~IMX_UCR2_CTS) |
   1094      1.5       bsh 	    (ucr2 & IMX_UCR2_CTS);
   1095      1.2      matt 
   1096      1.5       bsh 	bus_space_write_4(iot, ioh, IMX_UCR2, ucr2);
   1097      1.5       bsh 	sc->sc_ucr2 = ucr2;
   1098      1.2      matt }
   1099      1.2      matt 
   1100      1.5       bsh int
   1101      1.5       bsh imxuart_to_tiocm(struct imxuart_softc *sc)
   1102      1.2      matt {
   1103      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1104      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1105      1.5       bsh 	int ttybits = 0;
   1106      1.5       bsh 	uint32_t usr[2];
   1107      1.5       bsh 
   1108      1.5       bsh 	if (ISSET(sc->sc_ucr3, IMX_UCR3_DSR))
   1109      1.5       bsh 		SET(ttybits, TIOCM_DTR);
   1110      1.5       bsh 	if (ISSET(sc->sc_ucr2, IMX_UCR2_CTS))
   1111      1.5       bsh 		SET(ttybits, TIOCM_RTS);
   1112      1.5       bsh 
   1113      1.5       bsh 	bus_space_read_region_4(iot, ioh, IMX_USR1, usr, 2);
   1114      1.5       bsh 
   1115      1.5       bsh 	if (ISSET(usr[0], IMX_USR1_RTSS))
   1116      1.5       bsh 		SET(ttybits, TIOCM_CTS);
   1117      1.5       bsh 
   1118      1.5       bsh 	if (ISSET(usr[1], IMX_USR2_DCDIN))
   1119      1.5       bsh 		SET(ttybits, TIOCM_CD);
   1120      1.5       bsh 
   1121      1.5       bsh #if 0
   1122      1.5       bsh 	/* XXXbsh: I couldn't find the way to read ipp_uart_dsr_dte_i signal,
   1123      1.5       bsh 	   although there are bits in UART registers to detect delta of DSR.
   1124      1.5       bsh 	*/
   1125      1.5       bsh 	if (ISSET(imxubits, MSR_DSR))
   1126      1.5       bsh 		SET(ttybits, TIOCM_DSR);
   1127      1.5       bsh #endif
   1128      1.5       bsh 
   1129      1.5       bsh 	if (ISSET(usr[1], IMX_USR2_RIIN))
   1130      1.5       bsh 		SET(ttybits, TIOCM_RI);
   1131      1.5       bsh 
   1132      1.5       bsh 
   1133      1.5       bsh #ifdef	notyet
   1134      1.5       bsh 	if (ISSET(sc->sc_ier, IER_ERXRDY | IER_ETXRDY | IER_ERLS | IER_EMSC))
   1135      1.5       bsh 		SET(ttybits, TIOCM_LE);
   1136      1.5       bsh #endif
   1137      1.5       bsh 
   1138      1.5       bsh 	return (ttybits);
   1139      1.2      matt }
   1140      1.2      matt 
   1141      1.5       bsh static uint32_t
   1142      1.5       bsh cflag_to_ucr2(tcflag_t cflag, uint32_t oldval)
   1143      1.2      matt {
   1144      1.5       bsh 	uint32_t val = oldval;
   1145      1.5       bsh 
   1146      1.5       bsh 	CLR(val,IMX_UCR2_WS|IMX_UCR2_PREN|IMX_UCR2_PROE|IMX_UCR2_STPB);
   1147      1.5       bsh 
   1148      1.5       bsh 	switch (cflag & CSIZE) {
   1149      1.5       bsh 	case CS5:
   1150      1.5       bsh 	case CS6:
   1151      1.5       bsh 		/* not suppreted. use 7-bits */
   1152      1.5       bsh 	case CS7:
   1153      1.5       bsh 		break;
   1154      1.5       bsh 	case CS8:
   1155      1.5       bsh 		SET(val, IMX_UCR2_WS);
   1156      1.5       bsh 		break;
   1157      1.5       bsh 	}
   1158      1.5       bsh 
   1159      1.5       bsh 
   1160      1.5       bsh 	if (ISSET(cflag, PARENB)) {
   1161      1.5       bsh 		SET(val, IMX_UCR2_PREN);
   1162      1.5       bsh 
   1163      1.5       bsh 		/* odd parity */
   1164      1.5       bsh 		if (!ISSET(cflag, PARODD))
   1165      1.5       bsh 			SET(val, IMX_UCR2_PROE);
   1166      1.5       bsh 	}
   1167      1.5       bsh 
   1168      1.5       bsh 	if (ISSET(cflag, CSTOPB))
   1169      1.5       bsh 		SET(val, IMX_UCR2_STPB);
   1170      1.5       bsh 
   1171      1.5       bsh 	val |= IMX_UCR2_TXEN| IMX_UCR2_RXEN|IMX_UCR2_SRST;
   1172      1.5       bsh 
   1173      1.5       bsh 	return val;
   1174      1.2      matt }
   1175      1.5       bsh 
   1176      1.2      matt int
   1177      1.5       bsh imxuparam(struct tty *tp, struct termios *t)
   1178      1.2      matt {
   1179      1.5       bsh 	struct imxuart_softc *sc =
   1180      1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(tp->t_dev));
   1181      1.5       bsh 	struct imxuart_baudrate_ratio ratio;
   1182      1.5       bsh 	uint32_t ucr2;
   1183      1.5       bsh 	bool change_speed = tp->t_ospeed != t->c_ospeed;
   1184      1.5       bsh 
   1185      1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
   1186      1.5       bsh 		return (EIO);
   1187      1.5       bsh 
   1188      1.5       bsh 	/* Check requested parameters. */
   1189      1.5       bsh 	if (t->c_ispeed && t->c_ispeed != t->c_ospeed)
   1190      1.5       bsh 		return (EINVAL);
   1191      1.5       bsh 
   1192      1.5       bsh 	/*
   1193      1.5       bsh 	 * For the console, always force CLOCAL and !HUPCL, so that the port
   1194      1.5       bsh 	 * is always active.
   1195      1.5       bsh 	 */
   1196      1.5       bsh 	if (ISSET(sc->sc_swflags, TIOCFLAG_SOFTCAR) ||
   1197      1.5       bsh 	    ISSET(sc->sc_hwflags, IMXUART_HW_CONSOLE)) {
   1198      1.5       bsh 		SET(t->c_cflag, CLOCAL);
   1199      1.5       bsh 		CLR(t->c_cflag, HUPCL);
   1200      1.5       bsh 	}
   1201      1.5       bsh 
   1202      1.5       bsh 	/*
   1203      1.5       bsh 	 * If there were no changes, don't do anything.  This avoids dropping
   1204      1.5       bsh 	 * input and improves performance when all we did was frob things like
   1205      1.5       bsh 	 * VMIN and VTIME.
   1206      1.5       bsh 	 */
   1207      1.5       bsh 	if ( !change_speed && tp->t_cflag == t->c_cflag)
   1208      1.5       bsh 		return (0);
   1209      1.5       bsh 
   1210      1.5       bsh 	if (change_speed) {
   1211      1.5       bsh 		/* calculate baudrate modulator value */
   1212      1.5       bsh 		if (imxuspeed(t->c_ospeed, &ratio) < 0)
   1213      1.5       bsh 			return (EINVAL);
   1214      1.5       bsh 		sc->sc_ratio = ratio;
   1215      1.5       bsh 	}
   1216      1.5       bsh 
   1217      1.5       bsh 	ucr2 = cflag_to_ucr2(t->c_cflag, sc->sc_ucr2_d);
   1218      1.5       bsh 
   1219      1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1220      1.5       bsh 
   1221      1.5       bsh #if 0	/* flow control stuff.  not yet */
   1222      1.5       bsh 	/*
   1223      1.5       bsh 	 * If we're not in a mode that assumes a connection is present, then
   1224      1.5       bsh 	 * ignore carrier changes.
   1225      1.5       bsh 	 */
   1226      1.5       bsh 	if (ISSET(t->c_cflag, CLOCAL | MDMBUF))
   1227      1.5       bsh 		sc->sc_msr_dcd = 0;
   1228      1.5       bsh 	else
   1229      1.5       bsh 		sc->sc_msr_dcd = MSR_DCD;
   1230      1.5       bsh 	/*
   1231      1.5       bsh 	 * Set the flow control pins depending on the current flow control
   1232      1.5       bsh 	 * mode.
   1233      1.5       bsh 	 */
   1234      1.5       bsh 	if (ISSET(t->c_cflag, CRTSCTS)) {
   1235      1.5       bsh 		sc->sc_mcr_dtr = MCR_DTR;
   1236      1.5       bsh 		sc->sc_mcr_rts = MCR_RTS;
   1237      1.5       bsh 		sc->sc_msr_cts = MSR_CTS;
   1238      1.5       bsh 		sc->sc_efr = EFR_AUTORTS | EFR_AUTOCTS;
   1239      1.5       bsh 	} else if (ISSET(t->c_cflag, MDMBUF)) {
   1240      1.5       bsh 		/*
   1241      1.5       bsh 		 * For DTR/DCD flow control, make sure we don't toggle DTR for
   1242      1.5       bsh 		 * carrier detection.
   1243      1.5       bsh 		 */
   1244      1.5       bsh 		sc->sc_mcr_dtr = 0;
   1245      1.5       bsh 		sc->sc_mcr_rts = MCR_DTR;
   1246      1.5       bsh 		sc->sc_msr_cts = MSR_DCD;
   1247      1.5       bsh 		sc->sc_efr = 0;
   1248      1.5       bsh 	} else {
   1249      1.5       bsh 		/*
   1250      1.5       bsh 		 * If no flow control, then always set RTS.  This will make
   1251      1.5       bsh 		 * the other side happy if it mistakenly thinks we're doing
   1252      1.5       bsh 		 * RTS/CTS flow control.
   1253      1.5       bsh 		 */
   1254      1.5       bsh 		sc->sc_mcr_dtr = MCR_DTR | MCR_RTS;
   1255      1.5       bsh 		sc->sc_mcr_rts = 0;
   1256      1.5       bsh 		sc->sc_msr_cts = 0;
   1257      1.5       bsh 		sc->sc_efr = 0;
   1258      1.5       bsh 		if (ISSET(sc->sc_mcr, MCR_DTR))
   1259      1.5       bsh 			SET(sc->sc_mcr, MCR_RTS);
   1260      1.5       bsh 		else
   1261      1.5       bsh 			CLR(sc->sc_mcr, MCR_RTS);
   1262      1.5       bsh 	}
   1263      1.5       bsh 	sc->sc_msr_mask = sc->sc_msr_cts | sc->sc_msr_dcd;
   1264      1.5       bsh #endif
   1265      1.5       bsh 
   1266      1.5       bsh 	/* And copy to tty. */
   1267      1.5       bsh 	tp->t_ispeed = t->c_ospeed;
   1268      1.5       bsh 	tp->t_ospeed = t->c_ospeed;
   1269      1.5       bsh 	tp->t_cflag = t->c_cflag;
   1270      1.2      matt 
   1271      1.5       bsh 	if (!change_speed && ucr2 == sc->sc_ucr2_d) {
   1272      1.5       bsh 		/* noop */
   1273      1.5       bsh 	}
   1274      1.5       bsh 	else if (!sc->sc_pending && !sc->sc_tx_busy) {
   1275      1.5       bsh 		if (ucr2 != sc->sc_ucr2_d) {
   1276      1.5       bsh 			sc->sc_ucr2_d = ucr2;
   1277      1.5       bsh 			imxuart_load_params(sc);
   1278      1.5       bsh 		}
   1279      1.5       bsh 		if (change_speed)
   1280      1.5       bsh 			imxuart_load_speed(sc);
   1281      1.5       bsh 	}
   1282      1.5       bsh 	else {
   1283      1.5       bsh 		if (!sc->sc_pending) {
   1284      1.5       bsh 			sc->sc_heldtbc = sc->sc_tbc;
   1285      1.5       bsh 			sc->sc_tbc = 0;
   1286      1.5       bsh 		}
   1287      1.5       bsh 		sc->sc_pending |=
   1288      1.5       bsh 		    (ucr2 == sc->sc_ucr2_d ? 0 : IMXUART_PEND_PARAM) |
   1289      1.5       bsh 		    (change_speed ? 0 : IMXUART_PEND_SPEED);
   1290      1.5       bsh 		sc->sc_ucr2_d = ucr2;
   1291      1.5       bsh 	}
   1292      1.5       bsh 
   1293      1.5       bsh 	if (!ISSET(t->c_cflag, CHWFLOW)) {
   1294      1.5       bsh 		/* Disable the high water mark. */
   1295      1.5       bsh 		sc->sc_r_hiwat = 0;
   1296      1.5       bsh 		sc->sc_r_lowat = 0;
   1297      1.5       bsh 		if (ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED)) {
   1298      1.5       bsh 			CLR(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED);
   1299      1.5       bsh 			imxuart_schedrx(sc);
   1300      1.5       bsh 		}
   1301      1.5       bsh 		if (ISSET(sc->sc_rx_flags,
   1302      1.5       bsh 			IMXUART_RX_TTY_BLOCKED|IMXUART_RX_IBUF_BLOCKED)) {
   1303      1.5       bsh 			CLR(sc->sc_rx_flags,
   1304      1.5       bsh 			    IMXUART_RX_TTY_BLOCKED|IMXUART_RX_IBUF_BLOCKED);
   1305      1.5       bsh 			imxuart_hwiflow(sc);
   1306      1.5       bsh 		}
   1307      1.5       bsh 	} else {
   1308      1.5       bsh 		sc->sc_r_hiwat = imxuart_rbuf_hiwat;
   1309      1.5       bsh 		sc->sc_r_lowat = imxuart_rbuf_lowat;
   1310      1.5       bsh 	}
   1311      1.5       bsh 
   1312      1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1313      1.5       bsh 
   1314      1.5       bsh #if 0
   1315      1.5       bsh 	/*
   1316      1.5       bsh 	 * Update the tty layer's idea of the carrier bit, in case we changed
   1317      1.5       bsh 	 * CLOCAL or MDMBUF.  We don't hang up here; we only do that by
   1318      1.5       bsh 	 * explicit request.
   1319      1.5       bsh 	 */
   1320      1.5       bsh 	(void) (*tp->t_linesw->l_modem)(tp, ISSET(sc->sc_msr, MSR_DCD));
   1321      1.5       bsh #else
   1322      1.5       bsh 	/* XXX: always report that we have DCD */
   1323      1.5       bsh 	(void) (*tp->t_linesw->l_modem)(tp, 1);
   1324      1.5       bsh #endif
   1325      1.5       bsh 
   1326      1.5       bsh #ifdef IMXUART_DEBUG
   1327      1.5       bsh 	if (imxuart_debug)
   1328      1.5       bsh 		imxustatus(sc, "imxuparam ");
   1329      1.5       bsh #endif
   1330      1.5       bsh 
   1331      1.5       bsh 	if (!ISSET(t->c_cflag, CHWFLOW)) {
   1332      1.5       bsh 		if (sc->sc_tx_stopped) {
   1333      1.5       bsh 			sc->sc_tx_stopped = 0;
   1334      1.5       bsh 			imxustart(tp);
   1335      1.5       bsh 		}
   1336      1.5       bsh 	}
   1337      1.5       bsh 
   1338      1.5       bsh 	return (0);
   1339      1.5       bsh }
   1340      1.5       bsh 
   1341      1.5       bsh void
   1342      1.5       bsh imxuart_iflush(struct imxuart_softc *sc)
   1343      1.5       bsh {
   1344      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1345      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1346      1.5       bsh #ifdef DIAGNOSTIC
   1347      1.5       bsh 	uint32_t reg = 0xffff;
   1348      1.5       bsh #endif
   1349      1.5       bsh 	int timo;
   1350      1.5       bsh 
   1351      1.5       bsh 	timo = 50000;
   1352      1.5       bsh 	/* flush any pending I/O */
   1353      1.5       bsh 	while (ISSET(bus_space_read_4(iot, ioh, IMX_USR2), IMX_USR2_RDR)
   1354      1.5       bsh 	    && --timo)
   1355      1.5       bsh #ifdef DIAGNOSTIC
   1356      1.5       bsh 		reg =
   1357      1.5       bsh #else
   1358      1.5       bsh 		    (void)
   1359      1.5       bsh #endif
   1360      1.5       bsh 		    bus_space_read_4(iot, ioh, IMX_URXD);
   1361      1.5       bsh #ifdef DIAGNOSTIC
   1362      1.5       bsh 	if (!timo)
   1363      1.5       bsh 		aprint_error_dev(sc->sc_dev, "imxuart_iflush timeout %02x\n", reg);
   1364      1.5       bsh #endif
   1365      1.5       bsh }
   1366      1.5       bsh 
   1367      1.5       bsh int
   1368      1.5       bsh imxuhwiflow(struct tty *tp, int block)
   1369      1.5       bsh {
   1370      1.5       bsh 	struct imxuart_softc *sc =
   1371      1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(tp->t_dev));
   1372      1.5       bsh 
   1373      1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
   1374      1.5       bsh 		return (0);
   1375      1.5       bsh 
   1376      1.5       bsh #ifdef notyet
   1377      1.5       bsh 	if (sc->sc_mcr_rts == 0)
   1378      1.5       bsh 		return (0);
   1379      1.5       bsh #endif
   1380      1.5       bsh 
   1381      1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1382      1.5       bsh 
   1383      1.5       bsh 	if (block) {
   1384      1.5       bsh 		if (!ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED)) {
   1385      1.5       bsh 			SET(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED);
   1386      1.5       bsh 			imxuart_hwiflow(sc);
   1387      1.5       bsh 		}
   1388      1.5       bsh 	} else {
   1389      1.5       bsh 		if (ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED)) {
   1390      1.5       bsh 			CLR(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED);
   1391      1.5       bsh 			imxuart_schedrx(sc);
   1392      1.5       bsh 		}
   1393      1.5       bsh 		if (ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED)) {
   1394      1.5       bsh 			CLR(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED);
   1395      1.5       bsh 			imxuart_hwiflow(sc);
   1396      1.5       bsh 		}
   1397      1.5       bsh 	}
   1398      1.5       bsh 
   1399      1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1400      1.5       bsh 	return (1);
   1401      1.5       bsh }
   1402      1.5       bsh 
   1403      1.5       bsh /*
   1404      1.5       bsh  * (un)block input via hw flowcontrol
   1405      1.5       bsh  */
   1406      1.5       bsh void
   1407      1.5       bsh imxuart_hwiflow(struct imxuart_softc *sc)
   1408      1.5       bsh {
   1409      1.5       bsh #ifdef notyet
   1410      1.5       bsh 	struct imxuart_regs *regsp= &sc->sc_regs;
   1411      1.5       bsh 
   1412      1.5       bsh 	if (sc->sc_mcr_rts == 0)
   1413      1.5       bsh 		return;
   1414      1.5       bsh 
   1415      1.5       bsh 	if (ISSET(sc->sc_rx_flags, RX_ANY_BLOCK)) {
   1416      1.5       bsh 		CLR(sc->sc_mcr, sc->sc_mcr_rts);
   1417      1.5       bsh 		CLR(sc->sc_mcr_active, sc->sc_mcr_rts);
   1418      1.5       bsh 	} else {
   1419      1.5       bsh 		SET(sc->sc_mcr, sc->sc_mcr_rts);
   1420      1.5       bsh 		SET(sc->sc_mcr_active, sc->sc_mcr_rts);
   1421      1.5       bsh 	}
   1422      1.5       bsh 	UR_WRITE_1(regsp, IMXUART_REG_MCR, sc->sc_mcr_active);
   1423      1.5       bsh #endif
   1424      1.5       bsh }
   1425      1.5       bsh 
   1426      1.5       bsh 
   1427      1.5       bsh void
   1428      1.5       bsh imxustart(struct tty *tp)
   1429      1.5       bsh {
   1430      1.5       bsh 	struct imxuart_softc *sc =
   1431      1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(tp->t_dev));
   1432      1.5       bsh 	int s;
   1433      1.5       bsh 	u_char *tba;
   1434      1.5       bsh 	int tbc;
   1435      1.5       bsh 	u_int n;
   1436      1.5       bsh 	u_int space;
   1437      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1438      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1439      1.5       bsh 
   1440      1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
   1441      1.5       bsh 		return;
   1442      1.5       bsh 
   1443      1.5       bsh 	s = spltty();
   1444      1.5       bsh 	if (ISSET(tp->t_state, TS_BUSY | TS_TIMEOUT | TS_TTSTOP))
   1445      1.5       bsh 		goto out;
   1446      1.5       bsh 	if (sc->sc_tx_stopped)
   1447      1.5       bsh 		goto out;
   1448      1.5       bsh 	if (!ttypull(tp))
   1449      1.5       bsh 		goto out;
   1450      1.5       bsh 
   1451      1.5       bsh 	/* Grab the first contiguous region of buffer space. */
   1452      1.5       bsh 	tba = tp->t_outq.c_cf;
   1453      1.5       bsh 	tbc = ndqb(&tp->t_outq, 0);
   1454      1.5       bsh 
   1455      1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1456      1.5       bsh 
   1457      1.5       bsh 	sc->sc_tba = tba;
   1458      1.5       bsh 	sc->sc_tbc = tbc;
   1459      1.5       bsh 
   1460      1.5       bsh 	SET(tp->t_state, TS_BUSY);
   1461      1.5       bsh 	sc->sc_tx_busy = 1;
   1462      1.5       bsh 
   1463      1.5       bsh 	space = imxuart_txfifo_space(sc);
   1464      1.5       bsh 	n = MIN(sc->sc_tbc, space);
   1465      1.5       bsh 
   1466      1.5       bsh 	bus_space_write_multi_1(iot, ioh, IMX_UTXD, sc->sc_tba, n);
   1467      1.5       bsh 	sc->sc_tbc -= n;
   1468      1.5       bsh 	sc->sc_tba += n;
   1469      1.5       bsh 
   1470      1.5       bsh 	/* Enable transmit completion interrupts */
   1471      1.5       bsh 	imxuart_control_txint(sc, true);
   1472      1.5       bsh 
   1473      1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1474      1.5       bsh out:
   1475      1.5       bsh 	splx(s);
   1476      1.5       bsh 	return;
   1477      1.5       bsh }
   1478      1.5       bsh 
   1479      1.5       bsh /*
   1480      1.5       bsh  * Stop output on a line.
   1481      1.5       bsh  */
   1482      1.5       bsh void
   1483      1.5       bsh imxustop(struct tty *tp, int flag)
   1484      1.5       bsh {
   1485      1.5       bsh 	struct imxuart_softc *sc =
   1486      1.5       bsh 	    device_lookup_private(&imxuart_cd, IMXUART_UNIT(tp->t_dev));
   1487      1.5       bsh 
   1488      1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1489      1.5       bsh 	if (ISSET(tp->t_state, TS_BUSY)) {
   1490      1.5       bsh 		/* Stop transmitting at the next chunk. */
   1491      1.5       bsh 		sc->sc_tbc = 0;
   1492      1.5       bsh 		sc->sc_heldtbc = 0;
   1493      1.5       bsh 		if (!ISSET(tp->t_state, TS_TTSTOP))
   1494      1.5       bsh 			SET(tp->t_state, TS_FLUSH);
   1495      1.5       bsh 	}
   1496      1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1497      1.5       bsh }
   1498      1.5       bsh 
   1499      1.5       bsh void
   1500      1.5       bsh imxudiag(void *arg)
   1501      1.5       bsh {
   1502      1.5       bsh #ifdef notyet
   1503      1.5       bsh 	struct imxuart_softc *sc = arg;
   1504      1.5       bsh 	int overflows, floods;
   1505      1.5       bsh 
   1506      1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1507      1.5       bsh 	overflows = sc->sc_overflows;
   1508      1.5       bsh 	sc->sc_overflows = 0;
   1509      1.5       bsh 	floods = sc->sc_floods;
   1510      1.5       bsh 	sc->sc_floods = 0;
   1511      1.5       bsh 	sc->sc_errors = 0;
   1512      1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1513      1.5       bsh 
   1514      1.5       bsh 	log(LOG_WARNING, "%s: %d silo overflow%s, %d ibuf flood%s\n",
   1515      1.5       bsh 	    device_xname(sc->sc_dev),
   1516      1.5       bsh 	    overflows, overflows == 1 ? "" : "s",
   1517      1.5       bsh 	    floods, floods == 1 ? "" : "s");
   1518      1.5       bsh #endif
   1519      1.5       bsh }
   1520      1.5       bsh 
   1521      1.5       bsh integrate void
   1522      1.5       bsh imxuart_rxsoft(struct imxuart_softc *sc, struct tty *tp)
   1523      1.5       bsh {
   1524      1.5       bsh 	int (*rint)(int, struct tty *) = tp->t_linesw->l_rint;
   1525      1.5       bsh 	u_int cc, scc, outp;
   1526      1.5       bsh 	uint16_t data;
   1527      1.5       bsh 	u_int code;
   1528      1.5       bsh 
   1529      1.5       bsh 	scc = cc = IMXUART_RBUF_AVAIL(sc);
   1530      1.5       bsh 
   1531      1.5       bsh #if 0
   1532      1.5       bsh 	if (cc == imxuart_rbuf_size-1) {
   1533      1.5       bsh 		sc->sc_floods++;
   1534      1.5       bsh 		if (sc->sc_errors++ == 0)
   1535      1.5       bsh 			callout_reset(&sc->sc_diag_callout, 60 * hz,
   1536      1.5       bsh 			    imxudiag, sc);
   1537      1.5       bsh 	}
   1538      1.5       bsh #endif
   1539      1.5       bsh 
   1540      1.5       bsh 	/* If not yet open, drop the entire buffer content here */
   1541      1.5       bsh 	if (!ISSET(tp->t_state, TS_ISOPEN)) {
   1542      1.5       bsh 		sc->sc_rbuf_out = sc->sc_rbuf_in;
   1543      1.5       bsh 		cc = 0;
   1544      1.5       bsh 	}
   1545      1.5       bsh 
   1546      1.5       bsh 	outp = sc->sc_rbuf_out;
   1547      1.5       bsh 
   1548      1.5       bsh #define	ERRBITS (IMX_URXD_PRERR|IMX_URXD_BRK|IMX_URXD_FRMERR|IMX_URXD_OVRRUN)
   1549      1.5       bsh 
   1550      1.5       bsh 	while (cc) {
   1551      1.5       bsh 	        data = sc->sc_rbuf[outp];
   1552      1.5       bsh 		code = data & IMX_URXD_RX_DATA;
   1553      1.5       bsh 		if (ISSET(data, ERRBITS)) {
   1554      1.5       bsh 			if (sc->sc_errors.err == 0)
   1555      1.5       bsh 				callout_reset(&sc->sc_diag_callout,
   1556      1.5       bsh 				    60 * hz, imxudiag, sc);
   1557      1.5       bsh 			if (ISSET(data, IMX_URXD_OVRRUN))
   1558      1.5       bsh 				sc->sc_errors.ovrrun++;
   1559      1.5       bsh 			if (ISSET(data, IMX_URXD_BRK)) {
   1560      1.5       bsh 				sc->sc_errors.brk++;
   1561      1.5       bsh 				SET(code, TTY_FE);
   1562      1.5       bsh 			}
   1563      1.5       bsh 			if (ISSET(data, IMX_URXD_FRMERR)) {
   1564      1.5       bsh 				sc->sc_errors.frmerr++;
   1565      1.5       bsh 				SET(code, TTY_FE);
   1566      1.5       bsh 			}
   1567      1.5       bsh 			if (ISSET(data, IMX_URXD_PRERR)) {
   1568      1.5       bsh 				sc->sc_errors.prerr++;
   1569      1.5       bsh 				SET(code, TTY_PE);
   1570      1.5       bsh 			}
   1571      1.5       bsh 		}
   1572      1.5       bsh 		if ((*rint)(code, tp) == -1) {
   1573      1.5       bsh 			/*
   1574      1.5       bsh 			 * The line discipline's buffer is out of space.
   1575      1.5       bsh 			 */
   1576      1.5       bsh 			if (!ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_BLOCKED)) {
   1577      1.5       bsh 				/*
   1578      1.5       bsh 				 * We're either not using flow control, or the
   1579      1.5       bsh 				 * line discipline didn't tell us to block for
   1580      1.5       bsh 				 * some reason.  Either way, we have no way to
   1581      1.5       bsh 				 * know when there's more space available, so
   1582      1.5       bsh 				 * just drop the rest of the data.
   1583      1.5       bsh 				 */
   1584      1.5       bsh 				sc->sc_rbuf_out = sc->sc_rbuf_in;
   1585      1.5       bsh 				cc = 0;
   1586      1.5       bsh 			} else {
   1587      1.5       bsh 				/*
   1588      1.5       bsh 				 * Don't schedule any more receive processing
   1589      1.5       bsh 				 * until the line discipline tells us there's
   1590      1.5       bsh 				 * space available (through imxuhwiflow()).
   1591      1.5       bsh 				 * Leave the rest of the data in the input
   1592      1.5       bsh 				 * buffer.
   1593      1.5       bsh 				 */
   1594      1.5       bsh 				SET(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED);
   1595      1.5       bsh 			}
   1596      1.5       bsh 			break;
   1597      1.5       bsh 		}
   1598      1.5       bsh 		outp = IMXUART_RBUF_INC(sc, outp, 1);
   1599      1.5       bsh 		cc--;
   1600      1.5       bsh 	}
   1601      1.5       bsh 
   1602      1.5       bsh 	if (cc != scc) {
   1603      1.5       bsh 		sc->sc_rbuf_out = outp;
   1604      1.5       bsh 		mutex_spin_enter(&sc->sc_lock);
   1605      1.5       bsh 
   1606      1.5       bsh 		cc = IMXUART_RBUF_SPACE(sc);
   1607      1.5       bsh 
   1608      1.5       bsh 		/* Buffers should be ok again, release possible block. */
   1609      1.5       bsh 		if (cc >= sc->sc_r_lowat) {
   1610      1.5       bsh 			if (ISSET(sc->sc_rx_flags, IMXUART_RX_IBUF_OVERFLOWED)) {
   1611      1.5       bsh 				CLR(sc->sc_rx_flags, IMXUART_RX_IBUF_OVERFLOWED);
   1612      1.5       bsh 				imxuart_control_rxint(sc, true);
   1613      1.5       bsh 			}
   1614      1.5       bsh 			if (ISSET(sc->sc_rx_flags, IMXUART_RX_IBUF_BLOCKED)) {
   1615      1.5       bsh 				CLR(sc->sc_rx_flags, IMXUART_RX_IBUF_BLOCKED);
   1616      1.5       bsh 				imxuart_hwiflow(sc);
   1617      1.5       bsh 			}
   1618      1.5       bsh 		}
   1619      1.5       bsh 		mutex_spin_exit(&sc->sc_lock);
   1620      1.5       bsh 	}
   1621      1.5       bsh }
   1622      1.5       bsh 
   1623      1.5       bsh integrate void
   1624      1.5       bsh imxuart_txsoft(struct imxuart_softc *sc, struct tty *tp)
   1625      1.5       bsh {
   1626      1.5       bsh 
   1627      1.5       bsh 	CLR(tp->t_state, TS_BUSY);
   1628      1.5       bsh 	if (ISSET(tp->t_state, TS_FLUSH))
   1629      1.5       bsh 		CLR(tp->t_state, TS_FLUSH);
   1630      1.5       bsh 	else
   1631      1.5       bsh 		ndflush(&tp->t_outq, (int)(sc->sc_tba - tp->t_outq.c_cf));
   1632      1.5       bsh 	(*tp->t_linesw->l_start)(tp);
   1633      1.5       bsh }
   1634      1.5       bsh 
   1635      1.5       bsh integrate void
   1636      1.5       bsh imxuart_stsoft(struct imxuart_softc *sc, struct tty *tp)
   1637      1.5       bsh {
   1638      1.5       bsh #ifdef notyet
   1639      1.5       bsh 	u_char msr, delta;
   1640      1.5       bsh 
   1641      1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1642      1.5       bsh 	msr = sc->sc_msr;
   1643      1.5       bsh 	delta = sc->sc_msr_delta;
   1644      1.5       bsh 	sc->sc_msr_delta = 0;
   1645      1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1646      1.5       bsh 
   1647      1.5       bsh 	if (ISSET(delta, sc->sc_msr_dcd)) {
   1648      1.5       bsh 		/*
   1649      1.5       bsh 		 * Inform the tty layer that carrier detect changed.
   1650      1.5       bsh 		 */
   1651      1.5       bsh 		(void) (*tp->t_linesw->l_modem)(tp, ISSET(msr, MSR_DCD));
   1652      1.5       bsh 	}
   1653      1.5       bsh 
   1654      1.5       bsh 	if (ISSET(delta, sc->sc_msr_cts)) {
   1655      1.5       bsh 		/* Block or unblock output according to flow control. */
   1656      1.5       bsh 		if (ISSET(msr, sc->sc_msr_cts)) {
   1657      1.5       bsh 			sc->sc_tx_stopped = 0;
   1658      1.5       bsh 			(*tp->t_linesw->l_start)(tp);
   1659      1.5       bsh 		} else {
   1660      1.5       bsh 			sc->sc_tx_stopped = 1;
   1661      1.5       bsh 		}
   1662      1.5       bsh 	}
   1663      1.5       bsh 
   1664      1.5       bsh #endif
   1665      1.5       bsh #ifdef IMXUART_DEBUG
   1666      1.5       bsh 	if (imxuart_debug)
   1667      1.5       bsh 		imxustatus(sc, "imxuart_stsoft");
   1668      1.5       bsh #endif
   1669      1.5       bsh }
   1670      1.5       bsh 
   1671      1.5       bsh void
   1672      1.5       bsh imxusoft(void *arg)
   1673      1.5       bsh {
   1674      1.5       bsh 	struct imxuart_softc *sc = arg;
   1675      1.5       bsh 	struct tty *tp;
   1676      1.5       bsh 
   1677      1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
   1678      1.5       bsh 		return;
   1679      1.5       bsh 
   1680      1.5       bsh 	tp = sc->sc_tty;
   1681      1.5       bsh 
   1682      1.5       bsh 	if (sc->sc_rx_ready) {
   1683      1.5       bsh 		sc->sc_rx_ready = 0;
   1684      1.5       bsh 		imxuart_rxsoft(sc, tp);
   1685      1.5       bsh 	}
   1686      1.5       bsh 
   1687      1.5       bsh 	if (sc->sc_st_check) {
   1688      1.5       bsh 		sc->sc_st_check = 0;
   1689      1.5       bsh 		imxuart_stsoft(sc, tp);
   1690      1.5       bsh 	}
   1691      1.5       bsh 
   1692      1.5       bsh 	if (sc->sc_tx_done) {
   1693      1.5       bsh 		sc->sc_tx_done = 0;
   1694      1.5       bsh 		imxuart_txsoft(sc, tp);
   1695      1.5       bsh 	}
   1696      1.5       bsh }
   1697      1.5       bsh 
   1698      1.5       bsh int
   1699      1.5       bsh imxuintr(void *arg)
   1700      1.5       bsh {
   1701      1.5       bsh 	struct imxuart_softc *sc = arg;
   1702      1.5       bsh 	uint32_t usr1, usr2;
   1703      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1704      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1705      1.5       bsh 
   1706      1.5       bsh 
   1707      1.5       bsh 	if (IMXUART_ISALIVE(sc) == 0)
   1708      1.5       bsh 		return (0);
   1709      1.5       bsh 
   1710      1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   1711      1.5       bsh 
   1712      1.5       bsh 	usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
   1713      1.5       bsh 
   1714      1.5       bsh 
   1715      1.5       bsh 	do {
   1716      1.5       bsh 		bus_space_write_4(iot, ioh, IMX_USR2,
   1717      1.5       bsh 		    usr2 & (IMX_USR2_BRCD|IMX_USR2_ORE));
   1718      1.5       bsh 		if (usr2 & IMX_USR2_BRCD) {
   1719      1.5       bsh 			/* Break signal detected */
   1720      1.5       bsh 			int cn_trapped = 0;
   1721      1.5       bsh 
   1722      1.5       bsh 			cn_check_magic(sc->sc_tty->t_dev,
   1723      1.5       bsh 				       CNC_BREAK, imxuart_cnm_state);
   1724      1.5       bsh 			if (cn_trapped)
   1725      1.5       bsh 				continue;
   1726      1.5       bsh #if defined(KGDB) && !defined(DDB)
   1727      1.5       bsh 			if (ISSET(sc->sc_hwflags, IMXUART_HW_KGDB)) {
   1728      1.5       bsh 				kgdb_connect(1);
   1729      1.5       bsh 				continue;
   1730      1.5       bsh 			}
   1731      1.5       bsh #endif
   1732      1.5       bsh 		}
   1733      1.5       bsh 
   1734      1.5       bsh 		if (usr2 & IMX_USR2_RDR)
   1735      1.5       bsh 			imxuintr_read(sc);
   1736      1.5       bsh 
   1737      1.5       bsh #ifdef	IMXUART_PPS
   1738      1.5       bsh 		{
   1739      1.5       bsh 			u_char	msr, delta;
   1740      1.5       bsh 
   1741      1.5       bsh 			msr = CSR_READ_1(regsp, IMXUART_REG_MSR);
   1742      1.5       bsh 			delta = msr ^ sc->sc_msr;
   1743      1.5       bsh 			sc->sc_msr = msr;
   1744      1.5       bsh 			if ((sc->sc_pps_state.ppsparam.mode & PPS_CAPTUREBOTH) &&
   1745      1.5       bsh 			    (delta & MSR_DCD)) {
   1746      1.5       bsh 				mutex_spin_enter(&timecounter_lock);
   1747      1.5       bsh 				pps_capture(&sc->sc_pps_state);
   1748      1.5       bsh 				pps_event(&sc->sc_pps_state,
   1749      1.5       bsh 				    (msr & MSR_DCD) ?
   1750      1.5       bsh 				    PPS_CAPTUREASSERT :
   1751      1.5       bsh 				    PPS_CAPTURECLEAR);
   1752      1.5       bsh 				mutex_spin_exit(&timecounter_lock);
   1753      1.5       bsh 			}
   1754      1.5       bsh 		}
   1755      1.5       bsh #endif
   1756      1.5       bsh 
   1757      1.5       bsh #ifdef notyet
   1758      1.5       bsh 		/*
   1759      1.5       bsh 		 * Process normal status changes
   1760      1.5       bsh 		 */
   1761      1.5       bsh 		if (ISSET(delta, sc->sc_msr_mask)) {
   1762      1.5       bsh 			SET(sc->sc_msr_delta, delta);
   1763      1.5       bsh 
   1764      1.5       bsh 			/*
   1765      1.5       bsh 			 * Stop output immediately if we lose the output
   1766      1.5       bsh 			 * flow control signal or carrier detect.
   1767      1.5       bsh 			 */
   1768      1.5       bsh 			if (ISSET(~msr, sc->sc_msr_mask)) {
   1769      1.5       bsh 				sc->sc_tbc = 0;
   1770      1.5       bsh 				sc->sc_heldtbc = 0;
   1771      1.5       bsh #ifdef IMXUART_DEBUG
   1772      1.5       bsh 				if (imxuart_debug)
   1773      1.5       bsh 					imxustatus(sc, "imxuintr  ");
   1774      1.5       bsh #endif
   1775      1.5       bsh 			}
   1776      1.5       bsh 
   1777      1.5       bsh 			sc->sc_st_check = 1;
   1778      1.5       bsh 		}
   1779      1.5       bsh #endif
   1780      1.5       bsh 
   1781      1.5       bsh 		usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
   1782      1.5       bsh 	} while (usr2 & (IMX_USR2_RDR|IMX_USR2_BRCD));
   1783      1.5       bsh 
   1784      1.5       bsh 	usr1 = bus_space_read_4(iot, ioh, IMX_USR1);
   1785      1.5       bsh 	if (usr1 & IMX_USR1_TRDY)
   1786      1.5       bsh 		imxuintr_send(sc);
   1787      1.5       bsh 
   1788      1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   1789      1.5       bsh 
   1790      1.5       bsh 	/* Wake up the poller. */
   1791      1.5       bsh 	softint_schedule(sc->sc_si);
   1792      1.5       bsh 
   1793      1.9       tls #ifdef RND_COM
   1794      1.5       bsh 	rnd_add_uint32(&sc->rnd_source, iir | lsr);
   1795      1.5       bsh #endif
   1796      1.5       bsh 
   1797      1.5       bsh 	return (1);
   1798      1.5       bsh }
   1799      1.5       bsh 
   1800      1.5       bsh 
   1801      1.5       bsh /*
   1802      1.5       bsh  * called when there is least one character in rxfifo
   1803      1.5       bsh  *
   1804      1.5       bsh  */
   1805      1.5       bsh 
   1806      1.5       bsh static void
   1807      1.5       bsh imxuintr_read(struct imxuart_softc *sc)
   1808      1.5       bsh {
   1809      1.5       bsh 	int cc;
   1810      1.5       bsh 	uint16_t rd;
   1811      1.5       bsh 	uint32_t usr2;
   1812      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1813      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1814      1.5       bsh 
   1815      1.5       bsh 	cc = IMXUART_RBUF_SPACE(sc);
   1816      1.5       bsh 
   1817      1.5       bsh 	/* clear aging timer interrupt */
   1818      1.5       bsh 	bus_space_write_4(iot, ioh, IMX_USR1, IMX_USR1_AGTIM);
   1819      1.5       bsh 
   1820      1.5       bsh 	while (cc > 0) {
   1821      1.5       bsh 		int cn_trapped = 0;
   1822      1.5       bsh 
   1823      1.5       bsh 
   1824      1.5       bsh 		sc->sc_rbuf[sc->sc_rbuf_in] = rd =
   1825      1.5       bsh 		    bus_space_read_4(iot, ioh, IMX_URXD);
   1826      1.5       bsh 
   1827      1.5       bsh 		cn_check_magic(sc->sc_tty->t_dev,
   1828      1.5       bsh 		    rd & 0xff, imxuart_cnm_state);
   1829      1.5       bsh 
   1830      1.5       bsh 		if (!cn_trapped) {
   1831  1.9.6.3  jdolecek #if defined(DDB) && defined(DDB_KEYCODE)
   1832  1.9.6.3  jdolecek 			/*
   1833  1.9.6.3  jdolecek 			 * Temporary hack so that I can force the kernel into
   1834  1.9.6.3  jdolecek 			 * the debugger via the serial port
   1835  1.9.6.3  jdolecek 			 */
   1836  1.9.6.3  jdolecek 			if ((rd & 0xff) == DDB_KEYCODE)
   1837  1.9.6.3  jdolecek 				Debugger();
   1838  1.9.6.3  jdolecek #endif
   1839      1.5       bsh 			sc->sc_rbuf_in = IMXUART_RBUF_INC(sc, sc->sc_rbuf_in, 1);
   1840      1.5       bsh 			cc--;
   1841      1.5       bsh 		}
   1842      1.5       bsh 
   1843      1.5       bsh 		usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
   1844      1.5       bsh 		if (!(usr2 & IMX_USR2_RDR))
   1845      1.5       bsh 			break;
   1846      1.5       bsh 	}
   1847      1.5       bsh 
   1848      1.5       bsh 	/*
   1849      1.5       bsh 	 * Current string of incoming characters ended because
   1850      1.5       bsh 	 * no more data was available or we ran out of space.
   1851      1.5       bsh 	 * Schedule a receive event if any data was received.
   1852      1.5       bsh 	 * If we're out of space, turn off receive interrupts.
   1853      1.5       bsh 	 */
   1854      1.5       bsh 	if (!ISSET(sc->sc_rx_flags, IMXUART_RX_TTY_OVERFLOWED))
   1855      1.5       bsh 		sc->sc_rx_ready = 1;
   1856      1.5       bsh 	/*
   1857      1.5       bsh 	 * See if we are in danger of overflowing a buffer. If
   1858      1.5       bsh 	 * so, use hardware flow control to ease the pressure.
   1859      1.5       bsh 	 */
   1860      1.5       bsh 	if (!ISSET(sc->sc_rx_flags, IMXUART_RX_IBUF_BLOCKED) &&
   1861      1.5       bsh 	    cc < sc->sc_r_hiwat) {
   1862      1.5       bsh 		sc->sc_rx_flags |= IMXUART_RX_IBUF_BLOCKED;
   1863      1.5       bsh 		imxuart_hwiflow(sc);
   1864      1.5       bsh 	}
   1865      1.5       bsh 
   1866      1.5       bsh 	/*
   1867      1.5       bsh 	 * If we're out of space, disable receive interrupts
   1868      1.5       bsh 	 * until the queue has drained a bit.
   1869      1.5       bsh 	 */
   1870      1.5       bsh 	if (!cc) {
   1871      1.5       bsh 		sc->sc_rx_flags |= IMXUART_RX_IBUF_OVERFLOWED;
   1872      1.5       bsh 		imxuart_control_rxint(sc, false);
   1873      1.5       bsh 	}
   1874      1.5       bsh }
   1875      1.5       bsh 
   1876      1.5       bsh 
   1877      1.5       bsh 
   1878      1.5       bsh /*
   1879      1.5       bsh  * find how many chars we can put into tx-fifo
   1880      1.5       bsh  */
   1881      1.5       bsh static u_int
   1882      1.5       bsh imxuart_txfifo_space(struct imxuart_softc *sc)
   1883      1.5       bsh {
   1884      1.5       bsh 	uint32_t usr1, usr2;
   1885      1.5       bsh 	u_int cc;
   1886      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1887      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1888      1.5       bsh 
   1889      1.5       bsh 	usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
   1890      1.5       bsh 	if (usr2 & IMX_USR2_TXFE)
   1891      1.5       bsh 		cc = sc->sc_txfifo_len;
   1892      1.5       bsh 	else {
   1893      1.5       bsh 		usr1 = bus_space_read_4(iot, ioh, IMX_USR1);
   1894      1.5       bsh 		if (usr1 & IMX_USR1_TRDY)
   1895      1.5       bsh 			cc = sc->sc_txfifo_thresh;
   1896      1.5       bsh 		else
   1897      1.5       bsh 			cc = 0;
   1898      1.5       bsh 	}
   1899      1.5       bsh 
   1900      1.5       bsh 	return cc;
   1901      1.5       bsh }
   1902      1.5       bsh 
   1903      1.5       bsh void
   1904      1.5       bsh imxuintr_send(struct imxuart_softc *sc)
   1905      1.5       bsh {
   1906      1.5       bsh 	uint32_t usr2;
   1907      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1908      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1909      1.5       bsh 	int cc = 0;
   1910      1.5       bsh 
   1911      1.5       bsh 	usr2 = bus_space_read_4(iot, ioh, IMX_USR2);
   1912      1.5       bsh 
   1913      1.5       bsh 	if (sc->sc_pending) {
   1914      1.5       bsh 		if (usr2 & IMX_USR2_TXFE) {
   1915      1.5       bsh 			imxuart_load_pendings(sc);
   1916      1.5       bsh 			sc->sc_tbc = sc->sc_heldtbc;
   1917      1.5       bsh 			sc->sc_heldtbc = 0;
   1918      1.5       bsh 		}
   1919      1.5       bsh 		else {
   1920      1.5       bsh 			/* wait for TX fifo empty */
   1921      1.5       bsh 			imxuart_control_txint(sc, true);
   1922      1.5       bsh 			return;
   1923      1.5       bsh 		}
   1924      1.5       bsh 	}
   1925      1.5       bsh 
   1926      1.5       bsh 	cc = imxuart_txfifo_space(sc);
   1927      1.5       bsh 	cc = MIN(cc, sc->sc_tbc);
   1928      1.5       bsh 
   1929      1.5       bsh 	if (cc > 0) {
   1930      1.5       bsh 		bus_space_write_multi_1(iot, ioh, IMX_UTXD, sc->sc_tba, cc);
   1931      1.5       bsh 		sc->sc_tbc -= cc;
   1932      1.5       bsh 		sc->sc_tba += cc;
   1933      1.5       bsh 	}
   1934      1.5       bsh 
   1935      1.5       bsh 	if (sc->sc_tbc > 0)
   1936      1.5       bsh 		imxuart_control_txint(sc, true);
   1937      1.5       bsh 	else {
   1938      1.5       bsh 		/* no more chars to send.
   1939      1.5       bsh 		   we don't need tx interrupt any more. */
   1940      1.5       bsh 		imxuart_control_txint(sc, false);
   1941      1.5       bsh 		if (sc->sc_tx_busy) {
   1942      1.5       bsh 			sc->sc_tx_busy = 0;
   1943      1.5       bsh 			sc->sc_tx_done = 1;
   1944      1.5       bsh 		}
   1945      1.5       bsh 	}
   1946      1.5       bsh }
   1947      1.5       bsh 
   1948      1.5       bsh static void
   1949      1.5       bsh imxuart_disable_all_interrupts(struct imxuart_softc *sc)
   1950      1.5       bsh {
   1951      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1952      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1953      1.5       bsh 
   1954      1.5       bsh 	sc->sc_ucr1 &= ~IMXUART_INTRS_UCR1;
   1955      1.5       bsh 	sc->sc_ucr2 &= ~IMXUART_INTRS_UCR2;
   1956      1.5       bsh 	sc->sc_ucr3 &= ~IMXUART_INTRS_UCR3;
   1957      1.5       bsh 	sc->sc_ucr4 &= ~IMXUART_INTRS_UCR4;
   1958      1.5       bsh 
   1959      1.5       bsh 
   1960      1.5       bsh 	bus_space_write_region_4(iot, ioh, IMX_UCR1, sc->sc_ucr, 4);
   1961      1.5       bsh }
   1962      1.5       bsh 
   1963      1.5       bsh static void
   1964      1.5       bsh imxuart_control_rxint(struct imxuart_softc *sc, bool enable)
   1965      1.5       bsh {
   1966      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1967      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1968      1.5       bsh 	uint32_t ucr1, ucr2;
   1969      1.5       bsh 
   1970      1.5       bsh 	ucr1 = sc->sc_ucr1;
   1971      1.5       bsh 	ucr2 = sc->sc_ucr2;
   1972      1.5       bsh 
   1973      1.5       bsh 	if (enable) {
   1974      1.5       bsh 		ucr1 |= IMX_UCR1_RRDYEN;
   1975      1.5       bsh 		ucr2 |= IMX_UCR2_ATEN;
   1976      1.5       bsh 	}
   1977      1.5       bsh 	else {
   1978      1.5       bsh 		ucr1 &= ~IMX_UCR1_RRDYEN;
   1979      1.5       bsh 		ucr2 &= ~IMX_UCR2_ATEN;
   1980      1.5       bsh 	}
   1981      1.5       bsh 
   1982      1.5       bsh 	if (ucr1 != sc->sc_ucr1 || ucr2 != sc->sc_ucr2) {
   1983      1.5       bsh 		sc->sc_ucr1 = ucr1;
   1984      1.5       bsh 		sc->sc_ucr2 = ucr2;
   1985      1.5       bsh 		bus_space_write_region_4(iot, ioh, IMX_UCR1, sc->sc_ucr, 2);
   1986      1.5       bsh 	}
   1987      1.5       bsh }
   1988      1.5       bsh 
   1989      1.5       bsh static void
   1990      1.5       bsh imxuart_control_txint(struct imxuart_softc *sc, bool enable)
   1991      1.5       bsh {
   1992      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   1993      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   1994      1.5       bsh 	uint32_t ucr1;
   1995      1.5       bsh 	uint32_t mask;
   1996      1.5       bsh 
   1997      1.5       bsh 	/* if parameter change is pending, get interrupt when Tx fifo
   1998      1.5       bsh 	   is completely empty.  otherwise, get interrupt when txfifo
   1999      1.5       bsh 	   has less characters than threshold */
   2000      1.5       bsh 	mask = sc->sc_pending ? IMX_UCR1_TXMPTYEN : IMX_UCR1_TRDYEN;
   2001      1.5       bsh 
   2002      1.5       bsh 	ucr1 = sc->sc_ucr1;
   2003      1.5       bsh 
   2004      1.5       bsh 	CLR(ucr1, IMX_UCR1_TXMPTYEN|IMX_UCR1_TRDYEN);
   2005      1.5       bsh 	if (enable)
   2006      1.5       bsh 		SET(ucr1, mask);
   2007      1.5       bsh 
   2008      1.5       bsh 	if (ucr1 != sc->sc_ucr1) {
   2009      1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR1, ucr1);
   2010      1.5       bsh 		sc->sc_ucr1 = ucr1;
   2011      1.5       bsh 	}
   2012      1.5       bsh }
   2013      1.5       bsh 
   2014      1.5       bsh 
   2015      1.5       bsh static void
   2016      1.5       bsh imxuart_load_params(struct imxuart_softc *sc)
   2017      1.5       bsh {
   2018      1.5       bsh 	uint32_t ucr2;
   2019      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   2020      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   2021      1.5       bsh 
   2022      1.5       bsh 	ucr2 = (sc->sc_ucr2_d & ~IMX_UCR2_ATEN) |
   2023      1.5       bsh 	    (sc->sc_ucr2 & IMX_UCR2_ATEN);
   2024      1.5       bsh 
   2025      1.5       bsh 	bus_space_write_4(iot, ioh, IMX_UCR2, ucr2);
   2026      1.5       bsh 	sc->sc_ucr2 = ucr2;
   2027      1.5       bsh }
   2028      1.5       bsh 
   2029      1.5       bsh static void
   2030      1.5       bsh imxuart_load_speed(struct imxuart_softc *sc)
   2031      1.5       bsh {
   2032      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   2033      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   2034      1.5       bsh 	int n, rfdiv, ufcr;
   2035      1.5       bsh 
   2036      1.5       bsh #ifdef notyet
   2037      1.5       bsh 	/*
   2038      1.5       bsh 	 * Set the FIFO threshold based on the receive speed.
   2039      1.5       bsh 	 *
   2040      1.5       bsh 	 *  * If it's a low speed, it's probably a mouse or some other
   2041      1.5       bsh 	 *    interactive device, so set the threshold low.
   2042      1.5       bsh 	 *  * If it's a high speed, trim the trigger level down to prevent
   2043      1.5       bsh 	 *    overflows.
   2044      1.5       bsh 	 *  * Otherwise set it a bit higher.
   2045      1.5       bsh 	 */
   2046      1.5       bsh 	if (t->c_ospeed <= 1200)
   2047      1.5       bsh 		sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_1;
   2048      1.5       bsh 	else if (t->c_ospeed <= 38400)
   2049      1.5       bsh 		sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_8;
   2050      1.5       bsh 	else
   2051      1.5       bsh 		sc->sc_fifo = FIFO_ENABLE | FIFO_TRIGGER_4;
   2052      1.5       bsh #endif
   2053      1.5       bsh 
   2054      1.5       bsh 	n = 32 - sc->sc_txfifo_thresh;
   2055      1.5       bsh 	n = MAX(2, n);
   2056      1.5       bsh 
   2057      1.5       bsh 	rfdiv = IMX_UFCR_DIVIDER_TO_RFDIV(imxuart_freqdiv);
   2058      1.5       bsh 
   2059      1.5       bsh 	ufcr = (n << IMX_UFCR_TXTL_SHIFT) |
   2060      1.5       bsh 		(rfdiv << IMX_UFCR_RFDIV_SHIFT) |
   2061      1.5       bsh 		(16 << IMX_UFCR_RXTL_SHIFT);
   2062      1.5       bsh 
   2063      1.5       bsh 	/* keep DCE/DTE bit */
   2064      1.5       bsh 	ufcr |= bus_space_read_4(iot, ioh, IMX_UFCR) & IMX_UFCR_DCEDTE;
   2065      1.5       bsh 
   2066      1.5       bsh 	bus_space_write_4(iot, ioh, IMX_UFCR, ufcr);
   2067      1.5       bsh 
   2068      1.5       bsh 	/* UBIR must updated before UBMR */
   2069      1.5       bsh 	bus_space_write_4(iot, ioh,
   2070      1.5       bsh 	    IMX_UBIR, sc->sc_ratio.numerator);
   2071      1.5       bsh 	bus_space_write_4(iot, ioh,
   2072      1.5       bsh 	    IMX_UBMR, sc->sc_ratio.modulator);
   2073      1.5       bsh 
   2074      1.5       bsh 
   2075      1.5       bsh }
   2076      1.5       bsh 
   2077      1.5       bsh 
   2078      1.5       bsh static void
   2079      1.5       bsh imxuart_load_pendings(struct imxuart_softc *sc)
   2080      1.5       bsh {
   2081      1.5       bsh 	if (sc->sc_pending & IMXUART_PEND_PARAM)
   2082      1.5       bsh 		imxuart_load_params(sc);
   2083      1.5       bsh 	if (sc->sc_pending & IMXUART_PEND_SPEED)
   2084      1.5       bsh 		imxuart_load_speed(sc);
   2085      1.5       bsh 	sc->sc_pending = 0;
   2086      1.5       bsh }
   2087      1.5       bsh 
   2088      1.5       bsh #if defined(IMXUARTCONSOLE) || defined(KGDB)
   2089      1.5       bsh 
   2090      1.5       bsh /*
   2091      1.5       bsh  * The following functions are polled getc and putc routines, shared
   2092      1.5       bsh  * by the console and kgdb glue.
   2093      1.5       bsh  *
   2094      1.5       bsh  * The read-ahead code is so that you can detect pending in-band
   2095      1.5       bsh  * cn_magic in polled mode while doing output rather than having to
   2096      1.5       bsh  * wait until the kernel decides it needs input.
   2097      1.5       bsh  */
   2098      1.5       bsh 
   2099      1.5       bsh #define	READAHEAD_RING_LEN	16
   2100      1.5       bsh static int imxuart_readahead[READAHEAD_RING_LEN];
   2101      1.5       bsh static int imxuart_readahead_in = 0;
   2102      1.5       bsh static int imxuart_readahead_out = 0;
   2103      1.5       bsh #define	READAHEAD_IS_EMPTY()	(imxuart_readahead_in==imxuart_readahead_out)
   2104      1.5       bsh #define	READAHEAD_IS_FULL()	\
   2105      1.5       bsh 	(((imxuart_readahead_in+1) & (READAHEAD_RING_LEN-1)) ==imxuart_readahead_out)
   2106      1.5       bsh 
   2107      1.5       bsh int
   2108      1.5       bsh imxuart_common_getc(dev_t dev, struct imxuart_regs *regsp)
   2109      1.5       bsh {
   2110      1.5       bsh 	int s = splserial();
   2111      1.5       bsh 	u_char c;
   2112      1.5       bsh 	bus_space_tag_t iot = regsp->ur_iot;
   2113      1.5       bsh 	bus_space_handle_t ioh = regsp->ur_ioh;
   2114      1.5       bsh 	uint32_t usr2;
   2115      1.5       bsh 
   2116      1.5       bsh 	/* got a character from reading things earlier */
   2117      1.5       bsh 	if (imxuart_readahead_in != imxuart_readahead_out) {
   2118      1.5       bsh 
   2119      1.5       bsh 		c = imxuart_readahead[imxuart_readahead_out];
   2120      1.5       bsh 		imxuart_readahead_out = (imxuart_readahead_out + 1) &
   2121      1.5       bsh 		    (READAHEAD_RING_LEN-1);
   2122      1.5       bsh 		splx(s);
   2123      1.5       bsh 		return (c);
   2124      1.5       bsh 	}
   2125      1.5       bsh 
   2126      1.5       bsh 	/* block until a character becomes available */
   2127      1.5       bsh 	while (!((usr2 = bus_space_read_4(iot, ioh, IMX_USR2)) & IMX_USR2_RDR))
   2128      1.5       bsh 		;
   2129      1.5       bsh 
   2130      1.5       bsh 	c = 0xff & bus_space_read_4(iot, ioh, IMX_URXD);
   2131      1.5       bsh 
   2132      1.5       bsh 	{
   2133  1.9.6.2       tls 		int __attribute__((__unused__))cn_trapped = 0; /* unused */
   2134      1.5       bsh #ifdef DDB
   2135      1.5       bsh 		extern int db_active;
   2136      1.5       bsh 		if (!db_active)
   2137      1.5       bsh #endif
   2138      1.5       bsh 			cn_check_magic(dev, c, imxuart_cnm_state);
   2139      1.5       bsh 	}
   2140      1.5       bsh 	splx(s);
   2141      1.5       bsh 	return (c);
   2142      1.5       bsh }
   2143      1.5       bsh 
   2144      1.5       bsh void
   2145      1.5       bsh imxuart_common_putc(dev_t dev, struct imxuart_regs *regsp, int c)
   2146      1.5       bsh {
   2147      1.5       bsh 	int s = splserial();
   2148      1.5       bsh 	int cin, timo;
   2149      1.5       bsh 	bus_space_tag_t iot = regsp->ur_iot;
   2150      1.5       bsh 	bus_space_handle_t ioh = regsp->ur_ioh;
   2151      1.5       bsh 	uint32_t usr2;
   2152      1.5       bsh 
   2153      1.5       bsh 	if (!READAHEAD_IS_FULL() &&
   2154      1.5       bsh 	    ((usr2 = bus_space_read_4(iot, ioh, IMX_USR2)) & IMX_USR2_RDR)) {
   2155      1.5       bsh 
   2156  1.9.6.2       tls 		int __attribute__((__unused__))cn_trapped = 0;
   2157      1.5       bsh 		cin = bus_space_read_4(iot, ioh, IMX_URXD);
   2158      1.5       bsh 		cn_check_magic(dev, cin & 0xff, imxuart_cnm_state);
   2159      1.5       bsh 		imxuart_readahead_in = (imxuart_readahead_in + 1) &
   2160      1.5       bsh 		    (READAHEAD_RING_LEN-1);
   2161      1.5       bsh 	}
   2162      1.5       bsh 
   2163      1.5       bsh 	/* wait for any pending transmission to finish */
   2164      1.5       bsh 	timo = 150000;
   2165      1.5       bsh 	do {
   2166      1.5       bsh 		if (bus_space_read_4(iot, ioh, IMX_USR1) & IMX_USR1_TRDY) {
   2167      1.5       bsh 			bus_space_write_4(iot, ioh, IMX_UTXD, c);
   2168      1.5       bsh 			break;
   2169      1.5       bsh 		}
   2170      1.5       bsh 	} while(--timo > 0);
   2171      1.5       bsh 
   2172      1.5       bsh 	IMXUART_BARRIER(regsp, BR | BW);
   2173      1.5       bsh 
   2174      1.5       bsh 	splx(s);
   2175      1.5       bsh }
   2176  1.9.6.3  jdolecek #endif /* defined(IMXUARTCONSOLE) || defined(KGDB) */
   2177      1.5       bsh 
   2178      1.5       bsh /*
   2179  1.9.6.3  jdolecek  * Initialize UART
   2180      1.5       bsh  */
   2181      1.5       bsh int
   2182  1.9.6.3  jdolecek imxuart_init(struct imxuart_regs *regsp, int rate, tcflag_t cflag, int domap)
   2183      1.5       bsh {
   2184      1.5       bsh 	struct imxuart_baudrate_ratio ratio;
   2185      1.5       bsh 	int rfdiv = IMX_UFCR_DIVIDER_TO_RFDIV(imxuart_freqdiv);
   2186      1.5       bsh 	uint32_t ufcr;
   2187  1.9.6.3  jdolecek 	int error;
   2188      1.5       bsh 
   2189  1.9.6.3  jdolecek 	if (domap && (error = bus_space_map(regsp->ur_iot, regsp->ur_iobase,
   2190  1.9.6.3  jdolecek 	     IMX_UART_SIZE, 0, &regsp->ur_ioh)) != 0)
   2191  1.9.6.3  jdolecek 		return error;
   2192      1.5       bsh 
   2193      1.5       bsh 	if (imxuspeed(rate, &ratio) < 0)
   2194      1.5       bsh 		return EINVAL;
   2195      1.5       bsh 
   2196      1.5       bsh 	/* UBIR must updated before UBMR */
   2197      1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh,
   2198      1.5       bsh 	    IMX_UBIR, ratio.numerator);
   2199      1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh,
   2200      1.5       bsh 	    IMX_UBMR, ratio.modulator);
   2201      1.5       bsh 
   2202      1.5       bsh 
   2203      1.5       bsh 	/* XXX: DTREN, DPEC */
   2204      1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_UCR3,
   2205      1.5       bsh 	    IMX_UCR3_DSR|IMX_UCR3_RXDMUXSEL);
   2206      1.5       bsh 
   2207      1.5       bsh 	ufcr = (8 << IMX_UFCR_TXTL_SHIFT) | (rfdiv << IMX_UFCR_RFDIV_SHIFT) |
   2208      1.5       bsh 		(1 << IMX_UFCR_RXTL_SHIFT);
   2209      1.5       bsh 	/* XXX: keep DCE/DTE bit */
   2210      1.5       bsh 	ufcr |= bus_space_read_4(regsp->ur_iot, regsp->ur_ioh, IMX_UFCR) &
   2211      1.5       bsh 		IMX_UFCR_DCEDTE;
   2212      1.5       bsh 
   2213      1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_UFCR, ufcr);
   2214      1.5       bsh 
   2215      1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_ONEMS,
   2216      1.5       bsh 	    imxuart_freq / imxuart_freqdiv / 1000);
   2217      1.5       bsh 
   2218      1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_UCR2,
   2219      1.5       bsh 			  IMX_UCR2_IRTS|
   2220      1.5       bsh 			  IMX_UCR2_CTSC|
   2221      1.5       bsh 			  IMX_UCR2_WS|IMX_UCR2_TXEN|
   2222      1.5       bsh 			  IMX_UCR2_RXEN|IMX_UCR2_SRST);
   2223      1.5       bsh 	/* clear status registers */
   2224      1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_USR1, 0xffff);
   2225      1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_USR2, 0xffff);
   2226      1.5       bsh 
   2227      1.5       bsh 
   2228      1.5       bsh 	bus_space_write_4(regsp->ur_iot, regsp->ur_ioh, IMX_UCR1,
   2229      1.5       bsh 	    IMX_UCR1_UARTEN);
   2230      1.5       bsh 
   2231      1.5       bsh 	return (0);
   2232      1.5       bsh }
   2233      1.5       bsh 
   2234      1.5       bsh 
   2235      1.5       bsh #ifdef	IMXUARTCONSOLE
   2236      1.5       bsh /*
   2237      1.5       bsh  * Following are all routines needed for UART to act as console
   2238      1.5       bsh  */
   2239      1.5       bsh struct consdev imxucons = {
   2240      1.5       bsh 	NULL, NULL, imxucngetc, imxucnputc, imxucnpollc, NULL, NULL, NULL,
   2241      1.5       bsh 	NODEV, CN_NORMAL
   2242      1.5       bsh };
   2243      1.5       bsh 
   2244      1.5       bsh 
   2245      1.5       bsh int
   2246  1.9.6.3  jdolecek imxuart_cnattach(bus_space_tag_t iot, paddr_t iobase, u_int rate,
   2247  1.9.6.3  jdolecek     tcflag_t cflag)
   2248      1.5       bsh {
   2249      1.5       bsh 	struct imxuart_regs regs;
   2250      1.5       bsh 	int res;
   2251      1.5       bsh 
   2252      1.5       bsh 	regs.ur_iot = iot;
   2253      1.5       bsh 	regs.ur_iobase = iobase;
   2254      1.5       bsh 
   2255  1.9.6.3  jdolecek 	res = imxuart_init(&regs, rate, cflag, true);
   2256      1.5       bsh 	if (res)
   2257      1.5       bsh 		return (res);
   2258      1.5       bsh 
   2259      1.5       bsh 	cn_tab = &imxucons;
   2260      1.5       bsh 	cn_init_magic(&imxuart_cnm_state);
   2261      1.5       bsh 	cn_set_magic("\047\001"); /* default magic is BREAK */
   2262      1.5       bsh 
   2263      1.5       bsh 	imxuconsrate = rate;
   2264      1.5       bsh 	imxuconscflag = cflag;
   2265      1.5       bsh 
   2266      1.5       bsh 	imxuconsregs = regs;
   2267      1.5       bsh 
   2268      1.5       bsh 	return 0;
   2269      1.5       bsh }
   2270      1.5       bsh 
   2271      1.5       bsh int
   2272      1.5       bsh imxucngetc(dev_t dev)
   2273      1.5       bsh {
   2274      1.5       bsh 	return (imxuart_common_getc(dev, &imxuconsregs));
   2275      1.5       bsh }
   2276      1.5       bsh 
   2277      1.5       bsh /*
   2278      1.5       bsh  * Console kernel output character routine.
   2279      1.5       bsh  */
   2280      1.5       bsh void
   2281      1.5       bsh imxucnputc(dev_t dev, int c)
   2282      1.5       bsh {
   2283      1.5       bsh 	imxuart_common_putc(dev, &imxuconsregs, c);
   2284      1.5       bsh }
   2285      1.5       bsh 
   2286      1.5       bsh void
   2287      1.5       bsh imxucnpollc(dev_t dev, int on)
   2288      1.5       bsh {
   2289      1.5       bsh 
   2290  1.9.6.1       tls 	imxuart_readahead_in = 0;
   2291  1.9.6.1       tls 	imxuart_readahead_out = 0;
   2292      1.5       bsh }
   2293      1.5       bsh 
   2294      1.5       bsh #endif	/* IMXUARTCONSOLE */
   2295      1.5       bsh 
   2296      1.5       bsh #ifdef KGDB
   2297      1.5       bsh int
   2298      1.5       bsh imxuart_kgdb_attach(bus_space_tag_t iot, paddr_t iobase, u_int rate,
   2299      1.5       bsh     tcflag_t cflag)
   2300      1.5       bsh {
   2301      1.5       bsh 	int res;
   2302      1.5       bsh 
   2303      1.5       bsh 	if (iot == imxuconsregs.ur_iot &&
   2304      1.5       bsh 	    iobase == imxuconsregs.ur_iobase) {
   2305      1.5       bsh #if !defined(DDB)
   2306      1.5       bsh 		return (EBUSY); /* cannot share with console */
   2307      1.5       bsh #else
   2308      1.5       bsh 		imxu_kgdb_regs.ur_iot = iot;
   2309      1.5       bsh 		imxu_kgdb_regs.ur_ioh = imxuconsregs.ur_ioh;
   2310      1.5       bsh 		imxu_kgdb_regs.ur_iobase = iobase;
   2311      1.5       bsh #endif
   2312      1.5       bsh 	} else {
   2313      1.5       bsh 		imxu_kgdb_regs.ur_iot = iot;
   2314      1.5       bsh 		imxu_kgdb_regs.ur_iobase = iobase;
   2315      1.5       bsh 
   2316  1.9.6.3  jdolecek 		res = imxuart_init(&imxu_kgdb_regs, rate, cflag, true);
   2317      1.5       bsh 		if (res)
   2318      1.5       bsh 			return (res);
   2319      1.5       bsh 
   2320      1.5       bsh 		/*
   2321      1.5       bsh 		 * XXXfvdl this shouldn't be needed, but the cn_magic goo
   2322      1.5       bsh 		 * expects this to be initialized
   2323      1.5       bsh 		 */
   2324      1.5       bsh 		cn_init_magic(&imxuart_cnm_state);
   2325      1.5       bsh 		cn_set_magic("\047\001");
   2326      1.5       bsh 	}
   2327      1.5       bsh 
   2328      1.5       bsh 	kgdb_attach(imxuart_kgdb_getc, imxuart_kgdb_putc, &imxu_kgdb_regs);
   2329      1.5       bsh 	kgdb_dev = 123; /* unneeded, only to satisfy some tests */
   2330      1.5       bsh 
   2331      1.5       bsh 	return (0);
   2332      1.5       bsh }
   2333      1.5       bsh 
   2334      1.5       bsh /* ARGSUSED */
   2335      1.5       bsh int
   2336      1.5       bsh imxuart_kgdb_getc(void *arg)
   2337      1.5       bsh {
   2338      1.5       bsh 	struct imxuart_regs *regs = arg;
   2339      1.5       bsh 
   2340      1.5       bsh 	return (imxuart_common_getc(NODEV, regs));
   2341      1.5       bsh }
   2342      1.5       bsh 
   2343      1.5       bsh /* ARGSUSED */
   2344      1.5       bsh void
   2345      1.5       bsh imxuart_kgdb_putc(void *arg, int c)
   2346      1.5       bsh {
   2347      1.5       bsh 	struct imxuart_regs *regs = arg;
   2348      1.5       bsh 
   2349      1.5       bsh 	imxuart_common_putc(NODEV, regs, c);
   2350      1.5       bsh }
   2351      1.5       bsh #endif /* KGDB */
   2352      1.5       bsh 
   2353      1.5       bsh /* helper function to identify the imxu ports used by
   2354      1.5       bsh  console or KGDB (and not yet autoconf attached) */
   2355      1.5       bsh int
   2356      1.5       bsh imxuart_is_console(bus_space_tag_t iot, bus_addr_t iobase, bus_space_handle_t *ioh)
   2357      1.5       bsh {
   2358      1.5       bsh 	bus_space_handle_t help;
   2359      1.5       bsh 
   2360      1.5       bsh 	if (!imxuconsattached &&
   2361      1.5       bsh 	    iot == imxuconsregs.ur_iot && iobase == imxuconsregs.ur_iobase)
   2362      1.5       bsh 		help = imxuconsregs.ur_ioh;
   2363      1.5       bsh #ifdef KGDB
   2364      1.5       bsh 	else if (!imxu_kgdb_attached &&
   2365      1.5       bsh 	    iot == imxu_kgdb_regs.ur_iot && iobase == imxu_kgdb_regs.ur_iobase)
   2366      1.5       bsh 		help = imxu_kgdb_regs.ur_ioh;
   2367      1.5       bsh #endif
   2368      1.5       bsh 	else
   2369      1.5       bsh 		return (0);
   2370      1.5       bsh 
   2371      1.5       bsh 	if (ioh)
   2372      1.5       bsh 		*ioh = help;
   2373      1.5       bsh 	return (1);
   2374      1.5       bsh }
   2375      1.5       bsh 
   2376      1.5       bsh #ifdef notyet
   2377      1.5       bsh 
   2378      1.5       bsh bool
   2379      1.5       bsh imxuart_cleanup(device_t self, int how)
   2380      1.5       bsh {
   2381      1.5       bsh /*
   2382      1.5       bsh  * this routine exists to serve as a shutdown hook for systems that
   2383      1.5       bsh  * have firmware which doesn't interact properly with a imxuart device in
   2384      1.5       bsh  * FIFO mode.
   2385      1.5       bsh  */
   2386      1.5       bsh 	struct imxuart_softc *sc = device_private(self);
   2387      1.5       bsh 
   2388      1.5       bsh 	if (ISSET(sc->sc_hwflags, IMXUART_HW_FIFO))
   2389      1.5       bsh 		UR_WRITE_1(&sc->sc_regs, IMXUART_REG_FIFO, 0);
   2390      1.5       bsh 
   2391      1.5       bsh 	return true;
   2392      1.5       bsh }
   2393      1.5       bsh #endif
   2394      1.5       bsh 
   2395      1.5       bsh #ifdef notyet
   2396      1.5       bsh bool
   2397      1.5       bsh imxuart_suspend(device_t self PMF_FN_ARGS)
   2398      1.5       bsh {
   2399      1.5       bsh 	struct imxuart_softc *sc = device_private(self);
   2400      1.5       bsh 
   2401      1.5       bsh 	UR_WRITE_1(&sc->sc_regs, IMXUART_REG_IER, 0);
   2402      1.5       bsh 	(void)CSR_READ_1(&sc->sc_regs, IMXUART_REG_IIR);
   2403      1.5       bsh 
   2404      1.5       bsh 	return true;
   2405      1.5       bsh }
   2406      1.5       bsh #endif
   2407      1.5       bsh 
   2408      1.5       bsh #ifdef notyet
   2409      1.5       bsh bool
   2410      1.5       bsh imxuart_resume(device_t self PMF_FN_ARGS)
   2411      1.5       bsh {
   2412      1.5       bsh 	struct imxuart_softc *sc = device_private(self);
   2413      1.5       bsh 
   2414      1.5       bsh 	mutex_spin_enter(&sc->sc_lock);
   2415      1.5       bsh 	imxuart_loadchannelregs(sc);
   2416      1.5       bsh 	mutex_spin_exit(&sc->sc_lock);
   2417      1.5       bsh 
   2418      1.5       bsh 	return true;
   2419      1.5       bsh }
   2420      1.5       bsh #endif
   2421      1.5       bsh 
   2422      1.5       bsh static void
   2423      1.5       bsh imxuart_enable_debugport(struct imxuart_softc *sc)
   2424      1.5       bsh {
   2425      1.5       bsh 	bus_space_tag_t iot = sc->sc_regs.ur_iot;
   2426      1.5       bsh 	bus_space_handle_t ioh = sc->sc_regs.ur_ioh;
   2427      1.5       bsh 
   2428      1.5       bsh 	if (sc->sc_hwflags & (IMXUART_HW_CONSOLE|IMXUART_HW_KGDB)) {
   2429      1.5       bsh 
   2430      1.5       bsh 		/* Turn on line break interrupt, set carrier. */
   2431      1.5       bsh 
   2432      1.5       bsh 		sc->sc_ucr3 |= IMX_UCR3_DSR;
   2433      1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR3, sc->sc_ucr3);
   2434      1.5       bsh 
   2435      1.5       bsh 		sc->sc_ucr4 |= IMX_UCR4_BKEN;
   2436      1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR4, sc->sc_ucr4);
   2437      1.5       bsh 
   2438      1.5       bsh 		sc->sc_ucr2 |= IMX_UCR2_TXEN|IMX_UCR2_RXEN|
   2439      1.5       bsh 		    IMX_UCR2_CTS;
   2440      1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR2, sc->sc_ucr2);
   2441      1.5       bsh 
   2442      1.5       bsh 		sc->sc_ucr1 |= IMX_UCR1_UARTEN;
   2443      1.5       bsh 		bus_space_write_4(iot, ioh, IMX_UCR1, sc->sc_ucr1);
   2444      1.5       bsh 	}
   2445      1.5       bsh }
   2446      1.5       bsh 
   2447      1.5       bsh 
   2448      1.5       bsh void
   2449      1.5       bsh imxuart_set_frequency(u_int freq, u_int div)
   2450      1.5       bsh {
   2451      1.5       bsh 	imxuart_freq = freq;
   2452      1.5       bsh 	imxuart_freqdiv = div;
   2453      1.5       bsh }
   2454