imxusbreg.h revision 1.1.6.2
11.1.6.2Srmind/*	$NetBSD: imxusbreg.h,v 1.1.6.2 2011/03/05 20:49:35 rmind Exp $	*/
21.1.6.2Srmind/*
31.1.6.2Srmind * Copyright (c) 2009, 2010  Genetec Corporation.  All rights reserved.
41.1.6.2Srmind * Written by Hashimoto Kenichi for Genetec Corporation.
51.1.6.2Srmind *
61.1.6.2Srmind * Redistribution and use in source and binary forms, with or without
71.1.6.2Srmind * modification, are permitted provided that the following conditions
81.1.6.2Srmind * are met:
91.1.6.2Srmind * 1. Redistributions of source code must retain the above copyright
101.1.6.2Srmind *    notice, this list of conditions and the following disclaimer.
111.1.6.2Srmind * 2. Redistributions in binary form must reproduce the above copyright
121.1.6.2Srmind *    notice, this list of conditions and the following disclaimer in the
131.1.6.2Srmind *    documentation and/or other materials provided with the distribution.
141.1.6.2Srmind *
151.1.6.2Srmind * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
161.1.6.2Srmind * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
171.1.6.2Srmind * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
181.1.6.2Srmind * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL GENETEC CORPORATION
191.1.6.2Srmind * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
201.1.6.2Srmind * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
211.1.6.2Srmind * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
221.1.6.2Srmind * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
231.1.6.2Srmind * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
241.1.6.2Srmind * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
251.1.6.2Srmind * POSSIBILITY OF SUCH DAMAGE.
261.1.6.2Srmind */
271.1.6.2Srmind
281.1.6.2Srmind#ifndef _ARM_IMX_IMXUSBREG_H
291.1.6.2Srmind#define _ARM_IMX_IMXUSBREG_H
301.1.6.2Srmind
311.1.6.2Srmind#define	IMXUSB_ID		0x0000
321.1.6.2Srmind#define	 IMXUSB_ID_ID_MASK		__BITS(5,0)
331.1.6.2Srmind#define	 IMXUSB_ID_REVISION_SHIFT	16
341.1.6.2Srmind#define	 IMXUSB_ID_REVISION_MASK	__BITS(IMXUSB_ID_REVISION_SHIFT,23)
351.1.6.2Srmind#define	IMXUSB_HWGENERAL	0x0004
361.1.6.2Srmind#define	IMXUSB_HWHOST		0x0008
371.1.6.2Srmind#define	 HWHOST_HC			__BIT(0)
381.1.6.2Srmind#define	 HWHOST_NPORT_SHIFT		1
391.1.6.2Srmind#define	 HWHOST_NPORT_MASK		__BITS(HWHOST_NPORT_SHIFT,3)
401.1.6.2Srmind#define	IMXUSB_HWDEVICE		0x000c
411.1.6.2Srmind#define	 HWDEVICE_DC			__BIT(0)
421.1.6.2Srmind#define	 HWDEVICE_DEVEP_SHIFT		1
431.1.6.2Srmind#define	 HWDEVICE_DEVEP_MASK		__BITS(HWDEVICE_DEVEP_SHIFT,5)
441.1.6.2Srmind#define	IMXUSB_HWTXBUF		0x0010
451.1.6.2Srmind#define	IMXUSB_HWRXBUF		0x0014
461.1.6.2Srmind
471.1.6.2Srmind#define	IMXUSB_EHCIREGS	0x0100
481.1.6.2Srmind
491.1.6.2Srmind#define	IMXUSB_ULPIVIEW	0x0170
501.1.6.2Srmind#define	 ULPI_WU	__BIT(31)
511.1.6.2Srmind#define	 ULPI_RUN	__BIT(30)
521.1.6.2Srmind#define	 ULPI_RW	__BIT(29)
531.1.6.2Srmind#define	 ULPI_SS	__BIT(27)
541.1.6.2Srmind#define	 ULPI_PORT_SHIFT	24
551.1.6.2Srmind#define	 ULPI_PORT_MASK		(0x7 << ULPI_PORT_SHIFT)
561.1.6.2Srmind#define	 ULPI_ADDR_SHIFT	16
571.1.6.2Srmind#define	 ULPI_ADDR_MASK		(0xff << ULPI_ADDR_SHIFT)
581.1.6.2Srmind#define	 ULPI_DATRD_SHIFT	8
591.1.6.2Srmind#define	 ULPI_DATRD_MASK	(0xff << ULPI_DATRD_SHIFT)
601.1.6.2Srmind#define	 ULPI_DATWR_SHIFT	0
611.1.6.2Srmind#define	 ULPI_DATWR_MASK	(0xff << ULPI_DATWR_SHIFT)
621.1.6.2Srmind
631.1.6.2Srmind#define	IMXUSB_OTGSC	0x01A4
641.1.6.2Srmind#define	 OTGSC_DPIE	__BIT(30)
651.1.6.2Srmind#define	 OTGSC_1MSE	__BIT(29)
661.1.6.2Srmind#define	 OTGSC_BSEIE	__BIT(28)
671.1.6.2Srmind#define	 OTGSC_BSVIE	__BIT(27)
681.1.6.2Srmind#define	 OTGSC_ASVIE	__BIT(26)
691.1.6.2Srmind#define	 OTGSC_AVVIE	__BIT(25)
701.1.6.2Srmind#define	 OTGSC_IDIE	__BIT(24)
711.1.6.2Srmind#define	 OTGSC_DPIS	__BIT(22)
721.1.6.2Srmind#define	 OTGSC_1MSS	__BIT(21)
731.1.6.2Srmind#define	 OTGSC_BSEIS	__BIT(20)
741.1.6.2Srmind#define	 OTGSC_BSVIS	__BIT(19)
751.1.6.2Srmind#define	 OTGSC_ASVIS	__BIT(18)
761.1.6.2Srmind#define	 OTGSC_AVVIS	__BIT(17)
771.1.6.2Srmind#define	 OTGSC_IDIS	__BIT(16)
781.1.6.2Srmind#define	 OTGSC_DPS	__BIT(14)
791.1.6.2Srmind#define	 OTGSC_1MST	__BIT(13)
801.1.6.2Srmind#define	 OTGSC_BSE	__BIT(12)
811.1.6.2Srmind#define	 OTGSC_BSV	__BIT(11)
821.1.6.2Srmind#define	 OTGSC_ASV	__BIT(10)
831.1.6.2Srmind#define	 OTGSC_AVV	__BIT( 9)
841.1.6.2Srmind#define	 OTGSC_ID	__BIT( 8)
851.1.6.2Srmind#define	 OTGSC_IDPU	__BIT( 5)
861.1.6.2Srmind#define	 OTGSC_DP	__BIT( 4)
871.1.6.2Srmind#define	 OTGSC_OT	__BIT( 3)
881.1.6.2Srmind#define	 OTGSC_VC	__BIT( 1)
891.1.6.2Srmind#define	 OTGSC_VD	__BIT( 0)
901.1.6.2Srmind#define	IMXUSB_OTGMODE	0x01A8
911.1.6.2Srmind#define	 USBMODE_DEVICE	(0x2 << 0)
921.1.6.2Srmind#define	 USBMODE_HOST	(0x3 << 0)
931.1.6.2Srmind
941.1.6.2Srmind#define	IMXUSB_EHCI_SIZE	0x200
951.1.6.2Srmind
961.1.6.2Srmind
971.1.6.2Srmind/* extension to PORTSCx register of EHCI. */
981.1.6.2Srmind#define	PORTSC_PTS_SHIFT	30
991.1.6.2Srmind#define	PORTSC_PTS_MASK 	__BITS(PORTSC_PTS_SHIFT,31)
1001.1.6.2Srmind#define	PORTSC_PTS_UTMI		(0 << PORTSC_PTS_SHIFT)
1011.1.6.2Srmind#define	PORTSC_PTS_PHILIPS	(1 << PORTSC_PTS_SHIFT) /* not in i.MX51*/
1021.1.6.2Srmind#define	PORTSC_PTS_ULPI		(2 << PORTSC_PTS_SHIFT)
1031.1.6.2Srmind#define	PORTSC_PTS_SERIAL	(3 << PORTSC_PTS_SHIFT)
1041.1.6.2Srmind
1051.1.6.2Srmind#define	PORTSC_STS	__BIT(29)	/* serial transeiver select */
1061.1.6.2Srmind#define	PORTSC_PTW	__BIT(28)	/* parallel transceiver width */
1071.1.6.2Srmind#define	PORTSC_PTW_8	0
1081.1.6.2Srmind#define	PORTSC_PTW_16	PORT_SC_PTW
1091.1.6.2Srmind#define	PORTSC_PSPD	__BITS(26,27)	/* port speed (RO) */
1101.1.6.2Srmind#define	PORTSC_PFSC	__BIT(24)	/* port force full speed */
1111.1.6.2Srmind#define	PORTSC_PHCD	__BIT(23)	/* PHY low power suspend */
1121.1.6.2Srmind
1131.1.6.2Srmind#endif	/* _ARM_IMX_IMXUSBREG_H */
114