Home | History | Annotate | Line # | Download | only in arm32
frame.h revision 1.20.2.1
      1  1.20.2.1    skrll /*	$NetBSD: frame.h,v 1.20.2.1 2009/01/19 13:15:59 skrll Exp $	*/
      2       1.1  reinoud 
      3       1.1  reinoud /*
      4       1.1  reinoud  * Copyright (c) 1994-1997 Mark Brinicombe.
      5       1.1  reinoud  * Copyright (c) 1994 Brini.
      6       1.1  reinoud  * All rights reserved.
      7       1.1  reinoud  *
      8       1.1  reinoud  * This code is derived from software written for Brini by Mark Brinicombe
      9       1.1  reinoud  *
     10       1.1  reinoud  * Redistribution and use in source and binary forms, with or without
     11       1.1  reinoud  * modification, are permitted provided that the following conditions
     12       1.1  reinoud  * are met:
     13       1.1  reinoud  * 1. Redistributions of source code must retain the above copyright
     14       1.1  reinoud  *    notice, this list of conditions and the following disclaimer.
     15       1.1  reinoud  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1  reinoud  *    notice, this list of conditions and the following disclaimer in the
     17       1.1  reinoud  *    documentation and/or other materials provided with the distribution.
     18       1.1  reinoud  * 3. All advertising materials mentioning features or use of this software
     19       1.1  reinoud  *    must display the following acknowledgement:
     20       1.1  reinoud  *	This product includes software developed by Brini.
     21       1.1  reinoud  * 4. The name of the company nor the name of the author may be used to
     22       1.1  reinoud  *    endorse or promote products derived from this software without specific
     23       1.1  reinoud  *    prior written permission.
     24       1.1  reinoud  *
     25       1.1  reinoud  * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
     26       1.1  reinoud  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     27       1.1  reinoud  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     28       1.1  reinoud  * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     29       1.1  reinoud  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     30       1.1  reinoud  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     31       1.1  reinoud  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     32       1.1  reinoud  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     33       1.1  reinoud  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     34       1.1  reinoud  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     35       1.1  reinoud  * SUCH DAMAGE.
     36       1.1  reinoud  *
     37       1.1  reinoud  * RiscBSD kernel project
     38       1.1  reinoud  *
     39       1.1  reinoud  * frame.h
     40       1.1  reinoud  *
     41       1.1  reinoud  * Stack frames structures
     42       1.1  reinoud  *
     43       1.1  reinoud  * Created      : 30/09/94
     44       1.1  reinoud  */
     45       1.1  reinoud 
     46       1.1  reinoud #ifndef _ARM32_FRAME_H_
     47       1.1  reinoud #define _ARM32_FRAME_H_
     48       1.1  reinoud 
     49       1.1  reinoud #include <arm/frame.h>		/* Common ARM stack frames */
     50       1.1  reinoud 
     51       1.1  reinoud #ifndef _LOCORE
     52       1.1  reinoud 
     53       1.1  reinoud /*
     54       1.1  reinoud  * System stack frames.
     55       1.1  reinoud  */
     56       1.1  reinoud 
     57       1.1  reinoud typedef struct irqframe {
     58       1.1  reinoud 	unsigned int if_spsr;
     59       1.1  reinoud 	unsigned int if_r0;
     60       1.1  reinoud 	unsigned int if_r1;
     61       1.1  reinoud 	unsigned int if_r2;
     62       1.1  reinoud 	unsigned int if_r3;
     63       1.1  reinoud 	unsigned int if_r4;
     64       1.1  reinoud 	unsigned int if_r5;
     65       1.1  reinoud 	unsigned int if_r6;
     66       1.1  reinoud 	unsigned int if_r7;
     67       1.1  reinoud 	unsigned int if_r8;
     68       1.1  reinoud 	unsigned int if_r9;
     69       1.1  reinoud 	unsigned int if_r10;
     70       1.1  reinoud 	unsigned int if_r11;
     71       1.1  reinoud 	unsigned int if_r12;
     72       1.1  reinoud 	unsigned int if_usr_sp;
     73       1.1  reinoud 	unsigned int if_usr_lr;
     74       1.1  reinoud 	unsigned int if_svc_sp;
     75       1.1  reinoud 	unsigned int if_svc_lr;
     76       1.1  reinoud 	unsigned int if_pc;
     77       1.1  reinoud } irqframe_t;
     78       1.1  reinoud 
     79      1.12     cube struct clockframe {
     80      1.12     cube 	struct irqframe cf_if;
     81      1.12     cube };
     82       1.1  reinoud 
     83       1.1  reinoud /*
     84      1.16    skrll  * Switch frame.
     85      1.16    skrll  *
     86      1.16    skrll  * Should be a multiple of 8 bytes for dumpsys.
     87       1.1  reinoud  */
     88       1.1  reinoud 
     89       1.1  reinoud struct switchframe {
     90       1.1  reinoud 	u_int	sf_r4;
     91       1.1  reinoud 	u_int	sf_r5;
     92       1.1  reinoud 	u_int	sf_r6;
     93       1.1  reinoud 	u_int	sf_r7;
     94      1.16    skrll 	u_int	sf_sp;
     95       1.5    bjh21 	u_int	sf_pc;
     96       1.1  reinoud };
     97       1.1  reinoud 
     98       1.1  reinoud /*
     99       1.1  reinoud  * Stack frame. Used during stack traces (db_trace.c)
    100       1.1  reinoud  */
    101       1.1  reinoud struct frame {
    102       1.1  reinoud 	u_int	fr_fp;
    103       1.1  reinoud 	u_int	fr_sp;
    104       1.1  reinoud 	u_int	fr_lr;
    105       1.1  reinoud 	u_int	fr_pc;
    106       1.1  reinoud };
    107       1.1  reinoud 
    108       1.1  reinoud #ifdef _KERNEL
    109  1.20.2.1    skrll void validate_trapframe(trapframe_t *, int);
    110       1.1  reinoud #endif /* _KERNEL */
    111       1.1  reinoud 
    112       1.1  reinoud #else /* _LOCORE */
    113       1.1  reinoud 
    114       1.7      scw #include "opt_compat_netbsd.h"
    115       1.7      scw #include "opt_execfmt.h"
    116       1.7      scw #include "opt_multiprocessor.h"
    117      1.17     matt #include "opt_cpuoptions.h"
    118      1.15  thorpej #include "opt_arm_debug.h"
    119       1.7      scw 
    120      1.17     matt #include <machine/cpu.h>
    121      1.17     matt 
    122       1.7      scw /*
    123      1.18     matt  * This macro is used by DO_AST_AND_RESTORE_ALIGNMENT_FAULTS to process
    124      1.18     matt  * any pending softints.
    125      1.18     matt  */
    126      1.18     matt #ifdef __HAVE_FAST_SOFTINTS
    127      1.18     matt #define	DO_PENDING_SOFTINTS						\
    128      1.19     matt 	ldr	r0, [r4, #CI_INTR_DEPTH]/* Get current intr depth */	;\
    129      1.19     matt 	teq	r0, #0			/* Test for 0. */		;\
    130  1.20.2.1    skrll 	bne	10f			/*   skip softints if != 0 */	;\
    131      1.19     matt 	ldr	r0, [r4, #CI_CPL]	/* Get current priority level */;\
    132      1.18     matt 	ldr	r1, [r4, #CI_SOFTINTS]	/* Get pending softint mask */	;\
    133      1.20     matt 	movs	r0, r1, lsr r0		/* shift mask by cpl */		;\
    134      1.20     matt 	blne	_C_LABEL(dosoftints)	/* dosoftints(void) */		;\
    135      1.18     matt 10:
    136      1.18     matt #else
    137      1.18     matt #define	DO_PENDING_SOFTINTS		/* nothing */
    138      1.18     matt #endif
    139      1.18     matt 
    140      1.18     matt /*
    141       1.7      scw  * AST_ALIGNMENT_FAULT_LOCALS and ENABLE_ALIGNMENT_FAULTS
    142       1.7      scw  * These are used in order to support dynamic enabling/disabling of
    143       1.7      scw  * alignment faults when executing old a.out ARM binaries.
    144      1.17     matt  *
    145      1.17     matt  * Note that when ENABLE_ALIGNMENTS_FAULTS finishes r4 will contain
    146      1.17     matt  * pointer to the cpu's cpu_info.  DO_AST_AND_RESTORE_ALIGNMENT_FAULTS
    147      1.17     matt  * relies on r4 being preserved.
    148       1.7      scw  */
    149      1.14     manu #ifdef EXEC_AOUT
    150      1.17     matt #define	AST_ALIGNMENT_FAULT_LOCALS					\
    151      1.17     matt .Laflt_cpufuncs:							;\
    152      1.17     matt 	.word	_C_LABEL(cpufuncs)
    153      1.17     matt 
    154       1.7      scw /*
    155       1.7      scw  * This macro must be invoked following PUSHFRAMEINSVC or PUSHFRAME at
    156       1.7      scw  * the top of interrupt/exception handlers.
    157       1.7      scw  *
    158       1.7      scw  * When invoked, r0 *must* contain the value of SPSR on the current
    159       1.7      scw  * trap/interrupt frame. This is always the case if ENABLE_ALIGNMENT_FAULTS
    160       1.7      scw  * is invoked immediately after PUSHFRAMEINSVC or PUSHFRAME.
    161       1.7      scw  */
    162       1.7      scw #define	ENABLE_ALIGNMENT_FAULTS						\
    163       1.7      scw 	and	r0, r0, #(PSR_MODE)	/* Test for USR32 mode */	;\
    164       1.7      scw 	teq	r0, #(PSR_USR32_MODE)					;\
    165      1.17     matt 	GET_CURCPU(r4)			/* r4 = cpuinfo */		;\
    166       1.7      scw 	bne	1f			/* Not USR mode skip AFLT */	;\
    167      1.17     matt 	ldr	r1, [r4, #CI_CURPCB]	/* get curpcb from cpu_info */	;\
    168      1.17     matt 	ldr	r1, [r1, #PCB_FLAGS]	/* Fetch curpcb->pcb_flags */	;\
    169      1.17     matt 	tst	r1, #PCB_NOALIGNFLT					;\
    170       1.7      scw 	beq	1f			/* AFLTs already enabled */	;\
    171       1.7      scw 	ldr	r2, .Laflt_cpufuncs					;\
    172      1.17     matt 	ldr	r1, [r4, #CI_CTRL]	/* Fetch control register */	;\
    173       1.7      scw 	mov	r0, #-1							;\
    174       1.7      scw 	mov	lr, pc							;\
    175       1.7      scw 	ldr	pc, [r2, #CF_CONTROL]	/* Enable alignment faults */	;\
    176       1.7      scw 1:
    177       1.7      scw 
    178       1.7      scw /*
    179       1.7      scw  * This macro must be invoked just before PULLFRAMEFROMSVCANDEXIT or
    180      1.17     matt  * PULLFRAME at the end of interrupt/exception handlers.  We know that
    181      1.17     matt  * r4 points to cpu_info since that is what ENABLE_ALIGNMENT_FAULTS did
    182      1.17     matt  * for use.
    183       1.7      scw  */
    184       1.7      scw #define	DO_AST_AND_RESTORE_ALIGNMENT_FAULTS				\
    185      1.18     matt 	DO_PENDING_SOFTINTS						;\
    186       1.8      scw 	ldr	r0, [sp]		/* Get the SPSR from stack */	;\
    187      1.17     matt 	mrs	r5, cpsr		/* save CPSR */			;\
    188      1.18     matt 	orr	r1, r5, #(IF32_bits)					;\
    189      1.11      scw 	msr	cpsr_c, r1		/* Disable interrupts */	;\
    190       1.7      scw 	and	r0, r0, #(PSR_MODE)	/* Returning to USR mode? */	;\
    191       1.7      scw 	teq	r0, #(PSR_USR32_MODE)					;\
    192       1.7      scw 	bne	3f			/* Nope, get out now */		;\
    193      1.18     matt 1:	ldr	r1, [r4, #CI_ASTPENDING] /* Pending AST? */		;\
    194      1.18     matt 	teq	r1, #0x00000000						;\
    195       1.7      scw 	bne	2f			/* Yup. Go deal with it */	;\
    196      1.17     matt 	ldr	r1, [r4, #CI_CURPCB]	/* Get current PCB */		;\
    197      1.17     matt 	ldr	r0, [r1, #PCB_FLAGS]	/* Fetch curpcb->pcb_flags */	;\
    198      1.17     matt 	tst	r0, #PCB_NOALIGNFLT					;\
    199       1.7      scw 	beq	3f			/* Keep AFLTs enabled */	;\
    200      1.17     matt 	ldr	r1, [r4, #CI_CTRL]	/* Fetch control register */	;\
    201       1.7      scw 	ldr	r2, .Laflt_cpufuncs					;\
    202       1.7      scw 	mov	r0, #-1							;\
    203       1.7      scw 	bic	r1, r1, #CPU_CONTROL_AFLT_ENABLE  /* Disable AFLTs */	;\
    204       1.7      scw 	adr	lr, 3f							;\
    205       1.7      scw 	ldr	pc, [r2, #CF_CONTROL]	/* Set new CTRL reg value */	;\
    206      1.17     matt 	/* NOTREACHED */						\
    207       1.7      scw 2:	mov	r1, #0x00000000						;\
    208      1.17     matt 	str	r1, [r4, #CI_ASTPENDING] /* Clear astpending */		;\
    209      1.18     matt 	bic	r5, r5, #(IF32_bits)				;\
    210      1.17     matt 	msr	cpsr_c, r5		/* Restore interrupts */	;\
    211       1.7      scw 	mov	r0, sp							;\
    212      1.11      scw 	bl	_C_LABEL(ast)		/* ast(frame) */		;\
    213      1.18     matt 	orr	r0, r5, #(IF32_bits)	/* Disable IRQs */		;\
    214      1.11      scw 	msr	cpsr_c, r0						;\
    215      1.11      scw 	b	1b			/* Back around again */		;\
    216       1.7      scw 3:
    217       1.7      scw 
    218      1.14     manu #else	/* !EXEC_AOUT */
    219       1.7      scw 
    220      1.17     matt #define	AST_ALIGNMENT_FAULT_LOCALS
    221      1.17     matt 
    222      1.17     matt #define	ENABLE_ALIGNMENT_FAULTS		GET_CURCPU(r4)
    223       1.7      scw 
    224       1.7      scw #define	DO_AST_AND_RESTORE_ALIGNMENT_FAULTS				\
    225      1.18     matt 	DO_PENDING_SOFTINTS						;\
    226       1.8      scw 	ldr	r0, [sp]		/* Get the SPSR from stack */	;\
    227      1.17     matt 	mrs	r5, cpsr		/* save CPSR */			;\
    228      1.18     matt 	orr	r1, r5, #(IF32_bits)					;\
    229      1.11      scw 	msr	cpsr_c, r1		/* Disable interrupts */	;\
    230       1.7      scw 	and	r0, r0, #(PSR_MODE)	/* Returning to USR mode? */	;\
    231       1.7      scw 	teq	r0, #(PSR_USR32_MODE)					;\
    232       1.7      scw 	bne	2f			/* Nope, get out now */		;\
    233      1.17     matt 1:	ldr	r1, [r4, #CI_ASTPENDING] /* Pending AST? */		;\
    234       1.7      scw 	teq	r1, #0x00000000						;\
    235       1.7      scw 	beq	2f			/* Nope. Just bail */		;\
    236      1.17     matt 	mov	r1, #0x00000000						;\
    237      1.17     matt 	str	r1, [r4, #CI_ASTPENDING] /* Clear astpending */		;\
    238      1.18     matt 	bic	r5, r5, #(IF32_bits)					;\
    239      1.17     matt 	msr	cpsr_c, r5		/* Restore interrupts */	;\
    240       1.7      scw 	mov	r0, sp							;\
    241      1.11      scw 	bl	_C_LABEL(ast)		/* ast(frame) */		;\
    242      1.18     matt 	orr	r0, r5, #(IF32_bits)	/* Disable IRQs */		;\
    243      1.11      scw 	msr	cpsr_c, r0						;\
    244      1.17     matt 	b	1b							;\
    245       1.7      scw 2:
    246      1.14     manu #endif /* EXEC_AOUT */
    247       1.7      scw 
    248      1.15  thorpej #ifdef ARM_LOCK_CAS_DEBUG
    249      1.15  thorpej #define	LOCK_CAS_DEBUG_LOCALS						 \
    250      1.15  thorpej .L_lock_cas_restart:							;\
    251      1.15  thorpej 	.word	_C_LABEL(_lock_cas_restart)
    252      1.15  thorpej 
    253      1.15  thorpej #if defined(__ARMEB__)
    254      1.15  thorpej #define	LOCK_CAS_DEBUG_COUNT_RESTART					 \
    255      1.15  thorpej 	ble	99f							;\
    256      1.15  thorpej 	ldr	r0, .L_lock_cas_restart					;\
    257      1.15  thorpej 	ldmia	r0, {r1-r2}		/* load ev_count */		;\
    258      1.15  thorpej 	adds	r2, r2, #1		/* 64-bit incr (lo) */		;\
    259      1.15  thorpej 	adc	r1, r1, #0		/* 64-bit incr (hi) */		;\
    260      1.15  thorpej 	stmia	r0, {r1-r2}		/* store ev_count */
    261      1.15  thorpej #else /* __ARMEB__ */
    262      1.15  thorpej #define	LOCK_CAS_DEBUG_COUNT_RESTART					 \
    263      1.15  thorpej 	ble	99f							;\
    264      1.15  thorpej 	ldr	r0, .L_lock_cas_restart					;\
    265      1.15  thorpej 	ldmia	r0, {r1-r2}		/* load ev_count */		;\
    266      1.15  thorpej 	adds	r1, r1, #1		/* 64-bit incr (lo) */		;\
    267      1.15  thorpej 	adc	r2, r2, #0		/* 64-bit incr (hi) */		;\
    268      1.15  thorpej 	stmia	r0, {r1-r2}		/* store ev_count */
    269      1.15  thorpej #endif /* __ARMEB__ */
    270      1.15  thorpej #else /* ARM_LOCK_CAS_DEBUG */
    271      1.15  thorpej #define	LOCK_CAS_DEBUG_LOCALS		/* nothing */
    272      1.15  thorpej #define	LOCK_CAS_DEBUG_COUNT_RESTART	/* nothing */
    273      1.15  thorpej #endif /* ARM_LOCK_CAS_DEBUG */
    274      1.15  thorpej 
    275      1.15  thorpej #define	LOCK_CAS_CHECK_LOCALS						 \
    276      1.15  thorpej .L_lock_cas:								;\
    277      1.15  thorpej 	.word	_C_LABEL(_lock_cas)					;\
    278      1.15  thorpej .L_lock_cas_end:							;\
    279      1.15  thorpej 	.word	_C_LABEL(_lock_cas_end)					;\
    280      1.15  thorpej LOCK_CAS_DEBUG_LOCALS
    281      1.15  thorpej 
    282      1.15  thorpej #define	LOCK_CAS_CHECK							 \
    283      1.15  thorpej 	ldr	r0, [sp]		/* get saved PSR */		;\
    284      1.15  thorpej 	and	r0, r0, #(PSR_MODE)	/* check for SVC32 mode */	;\
    285      1.15  thorpej 	teq	r0, #(PSR_SVC32_MODE)					;\
    286      1.15  thorpej 	bne	99f			/* nope, get out now */		;\
    287      1.15  thorpej 	ldr	r0, [sp, #(IF_PC)]					;\
    288      1.15  thorpej 	ldr	r1, .L_lock_cas_end					;\
    289      1.15  thorpej 	cmp	r0, r1							;\
    290      1.15  thorpej 	bge	99f							;\
    291      1.15  thorpej 	ldr	r1, .L_lock_cas						;\
    292      1.15  thorpej 	cmp	r0, r1							;\
    293      1.15  thorpej 	strgt	r1, [sp, #(IF_PC)]					;\
    294      1.15  thorpej 	LOCK_CAS_DEBUG_COUNT_RESTART					;\
    295      1.15  thorpej 99:
    296      1.15  thorpej 
    297       1.1  reinoud /*
    298       1.1  reinoud  * ASM macros for pushing and pulling trapframes from the stack
    299       1.1  reinoud  *
    300       1.1  reinoud  * These macros are used to handle the irqframe and trapframe structures
    301       1.1  reinoud  * defined above.
    302       1.1  reinoud  */
    303       1.1  reinoud 
    304       1.1  reinoud /*
    305       1.1  reinoud  * PUSHFRAME - macro to push a trap frame on the stack in the current mode
    306       1.1  reinoud  * Since the current mode is used, the SVC lr field is not defined.
    307       1.1  reinoud  *
    308       1.1  reinoud  * NOTE: r13 and r14 are stored separately as a work around for the
    309       1.1  reinoud  * SA110 rev 2 STM^ bug
    310       1.1  reinoud  */
    311       1.1  reinoud 
    312       1.1  reinoud #define PUSHFRAME							   \
    313       1.1  reinoud 	str	lr, [sp, #-4]!;		/* Push the return address */	   \
    314       1.1  reinoud 	sub	sp, sp, #(4*17);	/* Adjust the stack pointer */	   \
    315       1.1  reinoud 	stmia	sp, {r0-r12};		/* Push the user mode registers */ \
    316       1.1  reinoud 	add	r0, sp, #(4*13);	/* Adjust the stack pointer */	   \
    317       1.1  reinoud 	stmia	r0, {r13-r14}^;		/* Push the user mode registers */ \
    318       1.1  reinoud         mov     r0, r0;                 /* NOP for previous instruction */ \
    319       1.1  reinoud 	mrs	r0, spsr_all;		/* Put the SPSR on the stack */	   \
    320       1.7      scw 	str	r0, [sp, #-4]!
    321       1.1  reinoud 
    322       1.1  reinoud /*
    323       1.1  reinoud  * PULLFRAME - macro to pull a trap frame from the stack in the current mode
    324       1.1  reinoud  * Since the current mode is used, the SVC lr field is ignored.
    325       1.1  reinoud  */
    326       1.1  reinoud 
    327       1.1  reinoud #define PULLFRAME							   \
    328       1.1  reinoud         ldr     r0, [sp], #0x0004;      /* Get the SPSR from stack */	   \
    329       1.1  reinoud         msr     spsr_all, r0;						   \
    330       1.1  reinoud         ldmia   sp, {r0-r14}^;		/* Restore registers (usr mode) */ \
    331       1.1  reinoud         mov     r0, r0;                 /* NOP for previous instruction */ \
    332       1.1  reinoud 	add	sp, sp, #(4*17);	/* Adjust the stack pointer */	   \
    333       1.7      scw  	ldr	lr, [sp], #0x0004	/* Pull the return address */
    334       1.1  reinoud 
    335       1.1  reinoud /*
    336       1.1  reinoud  * PUSHFRAMEINSVC - macro to push a trap frame on the stack in SVC32 mode
    337       1.1  reinoud  * This should only be used if the processor is not currently in SVC32
    338       1.1  reinoud  * mode. The processor mode is switched to SVC mode and the trap frame is
    339       1.1  reinoud  * stored. The SVC lr field is used to store the previous value of
    340       1.1  reinoud  * lr in SVC mode.
    341       1.1  reinoud  *
    342       1.1  reinoud  * NOTE: r13 and r14 are stored separately as a work around for the
    343       1.1  reinoud  * SA110 rev 2 STM^ bug
    344       1.1  reinoud  */
    345       1.1  reinoud 
    346       1.1  reinoud #define PUSHFRAMEINSVC							   \
    347       1.1  reinoud 	stmdb	sp, {r0-r3};		/* Save 4 registers */		   \
    348       1.1  reinoud 	mov	r0, lr;			/* Save xxx32 r14 */		   \
    349       1.1  reinoud 	mov	r1, sp;			/* Save xxx32 sp */		   \
    350       1.3  thorpej 	mrs	r3, spsr;		/* Save xxx32 spsr */		   \
    351       1.3  thorpej 	mrs     r2, cpsr; 		/* Get the CPSR */		   \
    352       1.1  reinoud 	bic     r2, r2, #(PSR_MODE);	/* Fix for SVC mode */		   \
    353       1.1  reinoud 	orr     r2, r2, #(PSR_SVC32_MODE);				   \
    354       1.3  thorpej 	msr     cpsr_c, r2;		/* Punch into SVC mode */	   \
    355       1.1  reinoud 	mov	r2, sp;			/* Save	SVC sp */		   \
    356       1.1  reinoud 	str	r0, [sp, #-4]!;		/* Push return address */	   \
    357       1.1  reinoud 	str	lr, [sp, #-4]!;		/* Push SVC lr */		   \
    358       1.1  reinoud 	str	r2, [sp, #-4]!;		/* Push SVC sp */		   \
    359       1.1  reinoud 	msr     spsr_all, r3;		/* Restore correct spsr */	   \
    360       1.1  reinoud 	ldmdb	r1, {r0-r3};		/* Restore 4 regs from xxx mode */ \
    361       1.1  reinoud 	sub	sp, sp, #(4*15);	/* Adjust the stack pointer */	   \
    362       1.1  reinoud 	stmia	sp, {r0-r12};		/* Push the user mode registers */ \
    363       1.1  reinoud 	add	r0, sp, #(4*13);	/* Adjust the stack pointer */	   \
    364       1.1  reinoud 	stmia	r0, {r13-r14}^;		/* Push the user mode registers */ \
    365       1.1  reinoud         mov     r0, r0;                 /* NOP for previous instruction */ \
    366       1.1  reinoud 	mrs	r0, spsr_all;		/* Put the SPSR on the stack */	   \
    367       1.1  reinoud 	str	r0, [sp, #-4]!
    368       1.1  reinoud 
    369       1.1  reinoud /*
    370       1.1  reinoud  * PULLFRAMEFROMSVCANDEXIT - macro to pull a trap frame from the stack
    371       1.1  reinoud  * in SVC32 mode and restore the saved processor mode and PC.
    372       1.1  reinoud  * This should be used when the SVC lr register needs to be restored on
    373       1.1  reinoud  * exit.
    374       1.1  reinoud  */
    375       1.1  reinoud 
    376       1.1  reinoud #define PULLFRAMEFROMSVCANDEXIT						   \
    377       1.1  reinoud         ldr     r0, [sp], #0x0004;	/* Get the SPSR from stack */	   \
    378       1.1  reinoud         msr     spsr_all, r0;		/* restore SPSR */		   \
    379       1.1  reinoud         ldmia   sp, {r0-r14}^;		/* Restore registers (usr mode) */ \
    380       1.1  reinoud         mov     r0, r0;	  		/* NOP for previous instruction */ \
    381       1.1  reinoud 	add	sp, sp, #(4*15);	/* Adjust the stack pointer */	   \
    382       1.1  reinoud 	ldmia	sp, {sp, lr, pc}^	/* Restore lr and exit */
    383       1.1  reinoud 
    384       1.2   simonb #endif /* _LOCORE */
    385       1.1  reinoud 
    386       1.1  reinoud #endif /* _ARM32_FRAME_H_ */
    387