Home | History | Annotate | Line # | Download | only in arm32
frame.h revision 1.23.14.1
      1  1.23.14.1     yamt /*	$NetBSD: frame.h,v 1.23.14.1 2012/10/30 17:19:04 yamt Exp $	*/
      2        1.1  reinoud 
      3        1.1  reinoud /*
      4        1.1  reinoud  * Copyright (c) 1994-1997 Mark Brinicombe.
      5        1.1  reinoud  * Copyright (c) 1994 Brini.
      6        1.1  reinoud  * All rights reserved.
      7        1.1  reinoud  *
      8        1.1  reinoud  * This code is derived from software written for Brini by Mark Brinicombe
      9        1.1  reinoud  *
     10        1.1  reinoud  * Redistribution and use in source and binary forms, with or without
     11        1.1  reinoud  * modification, are permitted provided that the following conditions
     12        1.1  reinoud  * are met:
     13        1.1  reinoud  * 1. Redistributions of source code must retain the above copyright
     14        1.1  reinoud  *    notice, this list of conditions and the following disclaimer.
     15        1.1  reinoud  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1  reinoud  *    notice, this list of conditions and the following disclaimer in the
     17        1.1  reinoud  *    documentation and/or other materials provided with the distribution.
     18        1.1  reinoud  * 3. All advertising materials mentioning features or use of this software
     19        1.1  reinoud  *    must display the following acknowledgement:
     20        1.1  reinoud  *	This product includes software developed by Brini.
     21        1.1  reinoud  * 4. The name of the company nor the name of the author may be used to
     22        1.1  reinoud  *    endorse or promote products derived from this software without specific
     23        1.1  reinoud  *    prior written permission.
     24        1.1  reinoud  *
     25        1.1  reinoud  * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
     26        1.1  reinoud  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     27        1.1  reinoud  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     28        1.1  reinoud  * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     29        1.1  reinoud  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     30        1.1  reinoud  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     31        1.1  reinoud  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     32        1.1  reinoud  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     33        1.1  reinoud  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     34        1.1  reinoud  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     35        1.1  reinoud  * SUCH DAMAGE.
     36        1.1  reinoud  *
     37        1.1  reinoud  * RiscBSD kernel project
     38        1.1  reinoud  *
     39        1.1  reinoud  * frame.h
     40        1.1  reinoud  *
     41        1.1  reinoud  * Stack frames structures
     42        1.1  reinoud  *
     43        1.1  reinoud  * Created      : 30/09/94
     44        1.1  reinoud  */
     45        1.1  reinoud 
     46        1.1  reinoud #ifndef _ARM32_FRAME_H_
     47        1.1  reinoud #define _ARM32_FRAME_H_
     48        1.1  reinoud 
     49        1.1  reinoud #include <arm/frame.h>		/* Common ARM stack frames */
     50        1.1  reinoud 
     51        1.1  reinoud #ifndef _LOCORE
     52        1.1  reinoud 
     53        1.1  reinoud /*
     54        1.1  reinoud  * System stack frames.
     55        1.1  reinoud  */
     56        1.1  reinoud 
     57       1.12     cube struct clockframe {
     58  1.23.14.1     yamt 	struct trapframe cf_tf;
     59       1.12     cube };
     60        1.1  reinoud 
     61        1.1  reinoud /*
     62       1.16    skrll  * Switch frame.
     63       1.16    skrll  *
     64       1.16    skrll  * Should be a multiple of 8 bytes for dumpsys.
     65        1.1  reinoud  */
     66        1.1  reinoud 
     67        1.1  reinoud struct switchframe {
     68        1.1  reinoud 	u_int	sf_r4;
     69        1.1  reinoud 	u_int	sf_r5;
     70        1.1  reinoud 	u_int	sf_r6;
     71        1.1  reinoud 	u_int	sf_r7;
     72       1.16    skrll 	u_int	sf_sp;
     73        1.5    bjh21 	u_int	sf_pc;
     74        1.1  reinoud };
     75        1.1  reinoud 
     76        1.1  reinoud /*
     77        1.1  reinoud  * Stack frame. Used during stack traces (db_trace.c)
     78        1.1  reinoud  */
     79        1.1  reinoud struct frame {
     80        1.1  reinoud 	u_int	fr_fp;
     81        1.1  reinoud 	u_int	fr_sp;
     82        1.1  reinoud 	u_int	fr_lr;
     83        1.1  reinoud 	u_int	fr_pc;
     84        1.1  reinoud };
     85        1.1  reinoud 
     86        1.1  reinoud #ifdef _KERNEL
     87       1.21     matt void validate_trapframe(trapframe_t *, int);
     88        1.1  reinoud #endif /* _KERNEL */
     89        1.1  reinoud 
     90        1.1  reinoud #else /* _LOCORE */
     91        1.1  reinoud 
     92        1.7      scw #include "opt_compat_netbsd.h"
     93        1.7      scw #include "opt_execfmt.h"
     94        1.7      scw #include "opt_multiprocessor.h"
     95       1.17     matt #include "opt_cpuoptions.h"
     96       1.15  thorpej #include "opt_arm_debug.h"
     97  1.23.14.1     yamt #include "opt_cputypes.h"
     98        1.7      scw 
     99       1.17     matt #include <machine/cpu.h>
    100       1.17     matt 
    101        1.7      scw /*
    102       1.18     matt  * This macro is used by DO_AST_AND_RESTORE_ALIGNMENT_FAULTS to process
    103       1.18     matt  * any pending softints.
    104       1.18     matt  */
    105  1.23.14.1     yamt #if defined(__HAVE_FAST_SOFTINTS) && !defined(__HAVE_PIC_FAST_SOFTINTS)
    106       1.18     matt #define	DO_PENDING_SOFTINTS						\
    107       1.19     matt 	ldr	r0, [r4, #CI_INTR_DEPTH]/* Get current intr depth */	;\
    108       1.19     matt 	teq	r0, #0			/* Test for 0. */		;\
    109       1.21     matt 	bne	10f			/*   skip softints if != 0 */	;\
    110       1.19     matt 	ldr	r0, [r4, #CI_CPL]	/* Get current priority level */;\
    111       1.18     matt 	ldr	r1, [r4, #CI_SOFTINTS]	/* Get pending softint mask */	;\
    112  1.23.14.1     yamt 	lsrs	r0, r1, r0		/* shift mask by cpl */		;\
    113       1.20     matt 	blne	_C_LABEL(dosoftints)	/* dosoftints(void) */		;\
    114       1.18     matt 10:
    115       1.18     matt #else
    116       1.18     matt #define	DO_PENDING_SOFTINTS		/* nothing */
    117       1.18     matt #endif
    118       1.18     matt 
    119  1.23.14.1     yamt #ifdef MULTIPROCESSOR
    120  1.23.14.1     yamt #define	KERNEL_LOCK							\
    121  1.23.14.1     yamt 	mov	r0, #1							;\
    122  1.23.14.1     yamt 	mov	r1, #0							;\
    123  1.23.14.1     yamt 	bl	_C_LABEL(_kernel_lock)
    124  1.23.14.1     yamt 
    125  1.23.14.1     yamt #define	KERNEL_UNLOCK							\
    126  1.23.14.1     yamt 	mov	r0, #1							;\
    127  1.23.14.1     yamt 	mov	r1, #0							;\
    128  1.23.14.1     yamt 	mov	r2, #0							;\
    129  1.23.14.1     yamt 	bl	_C_LABEL(_kernel_unlock)
    130  1.23.14.1     yamt #else
    131  1.23.14.1     yamt #define	KERNEL_LOCK			/* nothing */
    132  1.23.14.1     yamt #define	KERNEL_UNLOCK			/* nothing */
    133  1.23.14.1     yamt #endif
    134  1.23.14.1     yamt 
    135  1.23.14.1     yamt #ifdef _ARM_ARCH_6
    136  1.23.14.1     yamt #define	GET_CPSR(rb)			/* nothing */
    137  1.23.14.1     yamt #define	CPSID_I(ra,rb)			cpsid	i
    138  1.23.14.1     yamt #define	CPSIE_I(ra,rb)			cpsie	i
    139  1.23.14.1     yamt #else
    140  1.23.14.1     yamt #define	GET_CPSR(rb)							\
    141  1.23.14.1     yamt 	mrs	rb, cpsr		/* fetch CPSR */
    142  1.23.14.1     yamt 
    143  1.23.14.1     yamt #define	CPSID_I(ra,rb)							\
    144  1.23.14.1     yamt 	orr	ra, rb, #(IF32_bits)					;\
    145  1.23.14.1     yamt 	msr	cpsr_c, ra		/* Disable interrupts */
    146  1.23.14.1     yamt 
    147  1.23.14.1     yamt #define	CPSIE_I(ra,rb)							\
    148  1.23.14.1     yamt 	bic	ra, rb, #(IF32_bits)					;\
    149  1.23.14.1     yamt 	msr	cpsr_c, ra		/* Restore interrupts */
    150  1.23.14.1     yamt #endif
    151  1.23.14.1     yamt 
    152       1.18     matt /*
    153        1.7      scw  * AST_ALIGNMENT_FAULT_LOCALS and ENABLE_ALIGNMENT_FAULTS
    154        1.7      scw  * These are used in order to support dynamic enabling/disabling of
    155        1.7      scw  * alignment faults when executing old a.out ARM binaries.
    156       1.17     matt  *
    157       1.17     matt  * Note that when ENABLE_ALIGNMENTS_FAULTS finishes r4 will contain
    158       1.17     matt  * pointer to the cpu's cpu_info.  DO_AST_AND_RESTORE_ALIGNMENT_FAULTS
    159       1.17     matt  * relies on r4 being preserved.
    160        1.7      scw  */
    161       1.14     manu #ifdef EXEC_AOUT
    162       1.17     matt #define	AST_ALIGNMENT_FAULT_LOCALS					\
    163       1.17     matt .Laflt_cpufuncs:							;\
    164       1.17     matt 	.word	_C_LABEL(cpufuncs)
    165       1.17     matt 
    166        1.7      scw /*
    167        1.7      scw  * This macro must be invoked following PUSHFRAMEINSVC or PUSHFRAME at
    168        1.7      scw  * the top of interrupt/exception handlers.
    169        1.7      scw  *
    170        1.7      scw  * When invoked, r0 *must* contain the value of SPSR on the current
    171        1.7      scw  * trap/interrupt frame. This is always the case if ENABLE_ALIGNMENT_FAULTS
    172        1.7      scw  * is invoked immediately after PUSHFRAMEINSVC or PUSHFRAME.
    173        1.7      scw  */
    174        1.7      scw #define	ENABLE_ALIGNMENT_FAULTS						\
    175  1.23.14.1     yamt 	and	r7, r0, #(PSR_MODE)	/* Test for USR32 mode */	;\
    176  1.23.14.1     yamt 	teq	r7, #(PSR_USR32_MODE)					;\
    177       1.17     matt 	GET_CURCPU(r4)			/* r4 = cpuinfo */		;\
    178        1.7      scw 	bne	1f			/* Not USR mode skip AFLT */	;\
    179  1.23.14.1     yamt 	ldr	r1, [r4, #CI_CURLWP]	/* get curlwp from cpu_info */	;\
    180  1.23.14.1     yamt 	ldr	r1, [r1, #L_MD_FLAGS]	/* Fetch l_md.md_flags */	;\
    181  1.23.14.1     yamt 	tst	r1, #MDLWP_NOALIGNFLT					;\
    182        1.7      scw 	beq	1f			/* AFLTs already enabled */	;\
    183        1.7      scw 	ldr	r2, .Laflt_cpufuncs					;\
    184       1.17     matt 	ldr	r1, [r4, #CI_CTRL]	/* Fetch control register */	;\
    185        1.7      scw 	mov	r0, #-1							;\
    186        1.7      scw 	mov	lr, pc							;\
    187        1.7      scw 	ldr	pc, [r2, #CF_CONTROL]	/* Enable alignment faults */	;\
    188  1.23.14.1     yamt 1:	KERNEL_LOCK
    189        1.7      scw 
    190        1.7      scw /*
    191        1.7      scw  * This macro must be invoked just before PULLFRAMEFROMSVCANDEXIT or
    192       1.17     matt  * PULLFRAME at the end of interrupt/exception handlers.  We know that
    193       1.17     matt  * r4 points to cpu_info since that is what ENABLE_ALIGNMENT_FAULTS did
    194       1.17     matt  * for use.
    195        1.7      scw  */
    196        1.7      scw #define	DO_AST_AND_RESTORE_ALIGNMENT_FAULTS				\
    197       1.18     matt 	DO_PENDING_SOFTINTS						;\
    198  1.23.14.1     yamt 	GET_CPSR(r5)			/* save CPSR */			;\
    199  1.23.14.1     yamt 	CPSID_I(r1, r5)			/* Disable interrupts */	;\
    200  1.23.14.1     yamt 	teq	r7, #(PSR_USR32_MODE)	/* Returning to USR mode? */	;\
    201        1.7      scw 	bne	3f			/* Nope, get out now */		;\
    202       1.18     matt 1:	ldr	r1, [r4, #CI_ASTPENDING] /* Pending AST? */		;\
    203       1.18     matt 	teq	r1, #0x00000000						;\
    204        1.7      scw 	bne	2f			/* Yup. Go deal with it */	;\
    205  1.23.14.1     yamt 	ldr	r1, [r4, #CI_CURLWP]	/* get curlwp from cpu_info */	;\
    206  1.23.14.1     yamt 	ldr	r0, [r1, #L_MD_FLAGS]	/* get md_flags from lwp */	;\
    207  1.23.14.1     yamt 	tst	r0, #MDLWP_NOALIGNFLT					;\
    208        1.7      scw 	beq	3f			/* Keep AFLTs enabled */	;\
    209       1.17     matt 	ldr	r1, [r4, #CI_CTRL]	/* Fetch control register */	;\
    210        1.7      scw 	ldr	r2, .Laflt_cpufuncs					;\
    211        1.7      scw 	mov	r0, #-1							;\
    212        1.7      scw 	bic	r1, r1, #CPU_CONTROL_AFLT_ENABLE  /* Disable AFLTs */	;\
    213        1.7      scw 	adr	lr, 3f							;\
    214        1.7      scw 	ldr	pc, [r2, #CF_CONTROL]	/* Set new CTRL reg value */	;\
    215       1.17     matt 	/* NOTREACHED */						\
    216        1.7      scw 2:	mov	r1, #0x00000000						;\
    217       1.17     matt 	str	r1, [r4, #CI_ASTPENDING] /* Clear astpending */		;\
    218  1.23.14.1     yamt 	CPSIE_I(r5, r5)			/* Restore interrupts */	;\
    219        1.7      scw 	mov	r0, sp							;\
    220       1.11      scw 	bl	_C_LABEL(ast)		/* ast(frame) */		;\
    221  1.23.14.1     yamt 	CPSID_I(r0, r5)			/* Disable interrupts */	;\
    222       1.11      scw 	b	1b			/* Back around again */		;\
    223  1.23.14.1     yamt 3:	KERNEL_UNLOCK
    224        1.7      scw 
    225       1.14     manu #else	/* !EXEC_AOUT */
    226        1.7      scw 
    227       1.17     matt #define	AST_ALIGNMENT_FAULT_LOCALS
    228       1.17     matt 
    229  1.23.14.1     yamt #define	ENABLE_ALIGNMENT_FAULTS						\
    230  1.23.14.1     yamt 	and	r7, r0, #(PSR_MODE)	/* Test for USR32 mode */	;\
    231  1.23.14.1     yamt 	GET_CURCPU(r4)			/* r4 = cpuinfo */		;\
    232  1.23.14.1     yamt 	KERNEL_LOCK
    233        1.7      scw 
    234        1.7      scw #define	DO_AST_AND_RESTORE_ALIGNMENT_FAULTS				\
    235       1.18     matt 	DO_PENDING_SOFTINTS						;\
    236  1.23.14.1     yamt 	GET_CPSR(r5)			/* save CPSR */			;\
    237  1.23.14.1     yamt 	CPSID_I(r1, r5)			/* Disable interrupts */	;\
    238  1.23.14.1     yamt 	teq	r7, #(PSR_USR32_MODE)					;\
    239        1.7      scw 	bne	2f			/* Nope, get out now */		;\
    240       1.17     matt 1:	ldr	r1, [r4, #CI_ASTPENDING] /* Pending AST? */		;\
    241        1.7      scw 	teq	r1, #0x00000000						;\
    242        1.7      scw 	beq	2f			/* Nope. Just bail */		;\
    243       1.17     matt 	mov	r1, #0x00000000						;\
    244       1.17     matt 	str	r1, [r4, #CI_ASTPENDING] /* Clear astpending */		;\
    245  1.23.14.1     yamt 	CPSIE_I(r5, r5)			/* Restore interrupts */	;\
    246        1.7      scw 	mov	r0, sp							;\
    247       1.11      scw 	bl	_C_LABEL(ast)		/* ast(frame) */		;\
    248  1.23.14.1     yamt 	CPSID_I(r0, r5)			/* Disable interrupts */	;\
    249       1.17     matt 	b	1b							;\
    250  1.23.14.1     yamt 2:	KERNEL_UNLOCK			/* unlock the kernel */
    251       1.14     manu #endif /* EXEC_AOUT */
    252        1.7      scw 
    253  1.23.14.1     yamt #ifndef _ARM_ARCH_6
    254       1.15  thorpej #ifdef ARM_LOCK_CAS_DEBUG
    255       1.15  thorpej #define	LOCK_CAS_DEBUG_LOCALS						 \
    256       1.15  thorpej .L_lock_cas_restart:							;\
    257       1.15  thorpej 	.word	_C_LABEL(_lock_cas_restart)
    258       1.15  thorpej 
    259       1.15  thorpej #if defined(__ARMEB__)
    260       1.15  thorpej #define	LOCK_CAS_DEBUG_COUNT_RESTART					 \
    261       1.15  thorpej 	ble	99f							;\
    262       1.15  thorpej 	ldr	r0, .L_lock_cas_restart					;\
    263       1.15  thorpej 	ldmia	r0, {r1-r2}		/* load ev_count */		;\
    264       1.15  thorpej 	adds	r2, r2, #1		/* 64-bit incr (lo) */		;\
    265       1.15  thorpej 	adc	r1, r1, #0		/* 64-bit incr (hi) */		;\
    266       1.15  thorpej 	stmia	r0, {r1-r2}		/* store ev_count */
    267       1.15  thorpej #else /* __ARMEB__ */
    268       1.15  thorpej #define	LOCK_CAS_DEBUG_COUNT_RESTART					 \
    269       1.15  thorpej 	ble	99f							;\
    270       1.15  thorpej 	ldr	r0, .L_lock_cas_restart					;\
    271       1.15  thorpej 	ldmia	r0, {r1-r2}		/* load ev_count */		;\
    272       1.15  thorpej 	adds	r1, r1, #1		/* 64-bit incr (lo) */		;\
    273       1.15  thorpej 	adc	r2, r2, #0		/* 64-bit incr (hi) */		;\
    274       1.15  thorpej 	stmia	r0, {r1-r2}		/* store ev_count */
    275       1.15  thorpej #endif /* __ARMEB__ */
    276       1.15  thorpej #else /* ARM_LOCK_CAS_DEBUG */
    277       1.15  thorpej #define	LOCK_CAS_DEBUG_LOCALS		/* nothing */
    278       1.15  thorpej #define	LOCK_CAS_DEBUG_COUNT_RESTART	/* nothing */
    279       1.15  thorpej #endif /* ARM_LOCK_CAS_DEBUG */
    280       1.15  thorpej 
    281       1.15  thorpej #define	LOCK_CAS_CHECK_LOCALS						 \
    282       1.15  thorpej .L_lock_cas:								;\
    283       1.15  thorpej 	.word	_C_LABEL(_lock_cas)					;\
    284       1.15  thorpej .L_lock_cas_end:							;\
    285       1.15  thorpej 	.word	_C_LABEL(_lock_cas_end)					;\
    286       1.15  thorpej LOCK_CAS_DEBUG_LOCALS
    287       1.15  thorpej 
    288       1.15  thorpej #define	LOCK_CAS_CHECK							 \
    289       1.15  thorpej 	ldr	r0, [sp]		/* get saved PSR */		;\
    290       1.15  thorpej 	and	r0, r0, #(PSR_MODE)	/* check for SVC32 mode */	;\
    291       1.15  thorpej 	teq	r0, #(PSR_SVC32_MODE)					;\
    292       1.15  thorpej 	bne	99f			/* nope, get out now */		;\
    293  1.23.14.1     yamt 	ldr	r0, [sp, #(TF_PC)]					;\
    294       1.15  thorpej 	ldr	r1, .L_lock_cas_end					;\
    295       1.15  thorpej 	cmp	r0, r1							;\
    296       1.15  thorpej 	bge	99f							;\
    297       1.15  thorpej 	ldr	r1, .L_lock_cas						;\
    298       1.15  thorpej 	cmp	r0, r1							;\
    299  1.23.14.1     yamt 	strgt	r1, [sp, #(TF_PC)]					;\
    300       1.15  thorpej 	LOCK_CAS_DEBUG_COUNT_RESTART					;\
    301       1.15  thorpej 99:
    302       1.15  thorpej 
    303  1.23.14.1     yamt #else
    304  1.23.14.1     yamt #define	LOCK_CAS_CHECK			/* nothing */
    305  1.23.14.1     yamt #define	LOCK_CAS_CHECK_LOCALS		/* nothing */
    306  1.23.14.1     yamt #endif
    307  1.23.14.1     yamt 
    308        1.1  reinoud /*
    309        1.1  reinoud  * ASM macros for pushing and pulling trapframes from the stack
    310        1.1  reinoud  *
    311  1.23.14.1     yamt  * These macros are used to handle the trapframe structure defined above.
    312        1.1  reinoud  */
    313        1.1  reinoud 
    314        1.1  reinoud /*
    315        1.1  reinoud  * PUSHFRAME - macro to push a trap frame on the stack in the current mode
    316        1.1  reinoud  * Since the current mode is used, the SVC lr field is not defined.
    317  1.23.14.1     yamt  */
    318  1.23.14.1     yamt 
    319  1.23.14.1     yamt #ifdef CPU_SA110
    320  1.23.14.1     yamt /*
    321        1.1  reinoud  * NOTE: r13 and r14 are stored separately as a work around for the
    322        1.1  reinoud  * SA110 rev 2 STM^ bug
    323        1.1  reinoud  */
    324  1.23.14.1     yamt #define	PUSHUSERREGS							   \
    325  1.23.14.1     yamt 	stmia	sp, {r0-r12};		/* Push the user mode registers */ \
    326  1.23.14.1     yamt 	add	r0, sp, #(TF_USR_SP-TF_R0); /* Adjust the stack pointer */ \
    327  1.23.14.1     yamt 	stmia	r0, {r13-r14}^		/* Push the user mode registers */
    328  1.23.14.1     yamt #else
    329  1.23.14.1     yamt #define	PUSHUSERREGS							   \
    330  1.23.14.1     yamt 	stmia	sp, {r0-r14}^		/* Push the user mode registers */
    331  1.23.14.1     yamt #endif
    332        1.1  reinoud 
    333        1.1  reinoud #define PUSHFRAME							   \
    334        1.1  reinoud 	str	lr, [sp, #-4]!;		/* Push the return address */	   \
    335  1.23.14.1     yamt 	sub	sp, sp, #(TF_PC-TF_R0);	/* Adjust the stack pointer */	   \
    336  1.23.14.1     yamt 	PUSHUSERREGS;			/* Push the user mode registers */ \
    337  1.23.14.1     yamt 	mov     r0, r0;                 /* NOP for previous instruction */ \
    338  1.23.14.1     yamt 	mrs	r0, spsr_all;		/* Get the SPSR */		   \
    339  1.23.14.1     yamt 	str	r0, [sp, #-TF_R0]!	/* Push the SPSR on the stack */
    340  1.23.14.1     yamt 
    341  1.23.14.1     yamt /*
    342  1.23.14.1     yamt  * Push a minimal trapframe so we can dispatch an interrupt from the
    343  1.23.14.1     yamt  * idle loop.  The only reason the idle loop wakes up is to dispatch
    344  1.23.14.1     yamt  * interrupts so why take the avoid of a full exception when we can do
    345  1.23.14.1     yamt  * something minimal.
    346  1.23.14.1     yamt  */
    347  1.23.14.1     yamt #define PUSHIDLEFRAME							   \
    348  1.23.14.1     yamt 	str	lr, [sp, #-4]!;		/* save SVC32 lr */		   \
    349  1.23.14.1     yamt 	str	r6, [sp, #(TF_R6-TF_PC)]!; /* save callee-saved r6 */	   \
    350  1.23.14.1     yamt 	str	r4, [sp, #(TF_R4-TF_R6)]!; /* save callee-saved r4 */	   \
    351  1.23.14.1     yamt 	mrs	r0, cpsr_all;		/* Get the CPSR */		   \
    352  1.23.14.1     yamt 	str	r0, [sp, #(-TF_R4)]!	/* Push the CPSR on the stack */
    353        1.1  reinoud 
    354        1.1  reinoud /*
    355        1.1  reinoud  * PULLFRAME - macro to pull a trap frame from the stack in the current mode
    356        1.1  reinoud  * Since the current mode is used, the SVC lr field is ignored.
    357        1.1  reinoud  */
    358        1.1  reinoud 
    359        1.1  reinoud #define PULLFRAME							   \
    360  1.23.14.1     yamt 	ldr     r0, [sp], #TF_R0;	/* Pop the SPSR from stack */	   \
    361  1.23.14.1     yamt 	msr     spsr_all, r0;						   \
    362  1.23.14.1     yamt 	ldmia   sp, {r0-r14}^;		/* Restore registers (usr mode) */ \
    363  1.23.14.1     yamt 	mov     r0, r0;                 /* NOP for previous instruction */ \
    364  1.23.14.1     yamt 	add	sp, sp, #(TF_PC-TF_R0);	/* Adjust the stack pointer */	   \
    365  1.23.14.1     yamt  	ldr	lr, [sp], #0x0004	/* Pop the return address */
    366  1.23.14.1     yamt 
    367  1.23.14.1     yamt #define PULLIDLEFRAME							   \
    368  1.23.14.1     yamt 	add	sp, sp, #TF_R4;		/* Adjust the stack pointer */	   \
    369  1.23.14.1     yamt 	ldr	r4, [sp], #(TF_R6-TF_R4); /* restore callee-saved r4 */	   \
    370  1.23.14.1     yamt 	ldr	r6, [sp], #(TF_PC-TF_R6); /* restore callee-saved r6 */	   \
    371  1.23.14.1     yamt  	ldr	lr, [sp], #4		/* Pop the return address */
    372        1.1  reinoud 
    373        1.1  reinoud /*
    374        1.1  reinoud  * PUSHFRAMEINSVC - macro to push a trap frame on the stack in SVC32 mode
    375        1.1  reinoud  * This should only be used if the processor is not currently in SVC32
    376        1.1  reinoud  * mode. The processor mode is switched to SVC mode and the trap frame is
    377        1.1  reinoud  * stored. The SVC lr field is used to store the previous value of
    378        1.1  reinoud  * lr in SVC mode.
    379        1.1  reinoud  *
    380        1.1  reinoud  * NOTE: r13 and r14 are stored separately as a work around for the
    381        1.1  reinoud  * SA110 rev 2 STM^ bug
    382        1.1  reinoud  */
    383        1.1  reinoud 
    384  1.23.14.1     yamt #ifdef _ARM_ARCH_6
    385  1.23.14.1     yamt #define	SET_CPSR_MODE(tmp, mode)	\
    386  1.23.14.1     yamt 	cps	#(mode)
    387  1.23.14.1     yamt #else
    388  1.23.14.1     yamt #define	SET_CPSR_MODE(tmp, mode)	\
    389  1.23.14.1     yamt 	mrs     tmp, cpsr; 		/* Get the CPSR */		   \
    390  1.23.14.1     yamt 	bic     tmp, tmp, #(PSR_MODE);	/* Fix for SVC mode */		   \
    391  1.23.14.1     yamt 	orr     tmp, tmp, #(mode);					   \
    392  1.23.14.1     yamt 	msr     cpsr_c, tmp		/* Punch into SVC mode */
    393  1.23.14.1     yamt #endif
    394  1.23.14.1     yamt 
    395        1.1  reinoud #define PUSHFRAMEINSVC							   \
    396        1.1  reinoud 	stmdb	sp, {r0-r3};		/* Save 4 registers */		   \
    397        1.1  reinoud 	mov	r0, lr;			/* Save xxx32 r14 */		   \
    398        1.1  reinoud 	mov	r1, sp;			/* Save xxx32 sp */		   \
    399        1.3  thorpej 	mrs	r3, spsr;		/* Save xxx32 spsr */		   \
    400  1.23.14.1     yamt 	SET_CPSR_MODE(r2, PSR_SVC32_MODE);				   \
    401  1.23.14.1     yamt 	bic	r2, sp, #7;		/* Align new SVC sp */		   \
    402  1.23.14.1     yamt 	str	r0, [r2, #-4]!;		/* Push return address */	   \
    403  1.23.14.1     yamt 	stmdb	r2!, {sp, lr};		/* Push SVC sp, lr */		   \
    404  1.23.14.1     yamt 	mov	sp, r2;			/* Keep stack aligned */	   \
    405        1.1  reinoud 	msr     spsr_all, r3;		/* Restore correct spsr */	   \
    406        1.1  reinoud 	ldmdb	r1, {r0-r3};		/* Restore 4 regs from xxx mode */ \
    407  1.23.14.1     yamt 	sub	sp, sp, #(TF_SVC_SP-TF_R0); /* Adjust the stack pointer */ \
    408  1.23.14.1     yamt 	PUSHUSERREGS;			/* Push the user mode registers */ \
    409  1.23.14.1     yamt 	mov     r0, r0;                 /* NOP for previous instruction */ \
    410  1.23.14.1     yamt 	mrs	r0, spsr_all;		/* Get the SPSR */		   \
    411  1.23.14.1     yamt 	str	r0, [sp, #-TF_R0]!	/* Push the SPSR onto the stack */
    412        1.1  reinoud 
    413        1.1  reinoud /*
    414        1.1  reinoud  * PULLFRAMEFROMSVCANDEXIT - macro to pull a trap frame from the stack
    415        1.1  reinoud  * in SVC32 mode and restore the saved processor mode and PC.
    416        1.1  reinoud  * This should be used when the SVC lr register needs to be restored on
    417        1.1  reinoud  * exit.
    418        1.1  reinoud  */
    419        1.1  reinoud 
    420        1.1  reinoud #define PULLFRAMEFROMSVCANDEXIT						   \
    421  1.23.14.1     yamt 	ldr     r0, [sp], #0x0008;	/* Pop the SPSR from stack */	   \
    422  1.23.14.1     yamt 	msr     spsr_all, r0;		/* restore SPSR */		   \
    423  1.23.14.1     yamt 	ldmia   sp, {r0-r14}^;		/* Restore registers (usr mode) */ \
    424  1.23.14.1     yamt 	mov     r0, r0;	  		/* NOP for previous instruction */ \
    425  1.23.14.1     yamt 	add	sp, sp, #(TF_SVC_SP-TF_R0); /* Adjust the stack pointer */ \
    426        1.1  reinoud 	ldmia	sp, {sp, lr, pc}^	/* Restore lr and exit */
    427        1.1  reinoud 
    428        1.2   simonb #endif /* _LOCORE */
    429        1.1  reinoud 
    430        1.1  reinoud #endif /* _ARM32_FRAME_H_ */
    431