cpu.h revision 1.27 1 1.27 thorpej /* $NetBSD: cpu.h,v 1.27 2002/05/08 22:22:46 thorpej Exp $ */
2 1.1 reinoud
3 1.1 reinoud /*
4 1.1 reinoud * Copyright (c) 1994-1996 Mark Brinicombe.
5 1.1 reinoud * Copyright (c) 1994 Brini.
6 1.1 reinoud * All rights reserved.
7 1.1 reinoud *
8 1.1 reinoud * This code is derived from software written for Brini by Mark Brinicombe
9 1.1 reinoud *
10 1.1 reinoud * Redistribution and use in source and binary forms, with or without
11 1.1 reinoud * modification, are permitted provided that the following conditions
12 1.1 reinoud * are met:
13 1.1 reinoud * 1. Redistributions of source code must retain the above copyright
14 1.1 reinoud * notice, this list of conditions and the following disclaimer.
15 1.1 reinoud * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 reinoud * notice, this list of conditions and the following disclaimer in the
17 1.1 reinoud * documentation and/or other materials provided with the distribution.
18 1.1 reinoud * 3. All advertising materials mentioning features or use of this software
19 1.1 reinoud * must display the following acknowledgement:
20 1.1 reinoud * This product includes software developed by Brini.
21 1.1 reinoud * 4. The name of the company nor the name of the author may be used to
22 1.1 reinoud * endorse or promote products derived from this software without specific
23 1.1 reinoud * prior written permission.
24 1.1 reinoud *
25 1.1 reinoud * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
26 1.1 reinoud * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
27 1.1 reinoud * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
28 1.1 reinoud * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
29 1.1 reinoud * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
30 1.1 reinoud * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
31 1.1 reinoud * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
32 1.1 reinoud * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
33 1.1 reinoud * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
34 1.1 reinoud * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
35 1.1 reinoud * SUCH DAMAGE.
36 1.1 reinoud *
37 1.1 reinoud * RiscBSD kernel project
38 1.1 reinoud *
39 1.1 reinoud * cpu.h
40 1.1 reinoud *
41 1.1 reinoud * CPU specific symbols
42 1.1 reinoud *
43 1.1 reinoud * Created : 18/09/94
44 1.1 reinoud *
45 1.1 reinoud * Based on kate/katelib/arm6.h
46 1.1 reinoud */
47 1.1 reinoud
48 1.11 bjh21 #ifndef _ARM_CPU_H_
49 1.11 bjh21 #define _ARM_CPU_H_
50 1.1 reinoud
51 1.8 bjh21 /*
52 1.8 bjh21 * User-visible definitions
53 1.8 bjh21 */
54 1.8 bjh21
55 1.8 bjh21 /* CTL_MACHDEP definitions. */
56 1.8 bjh21 #define CPU_DEBUG 1 /* int: misc kernel debug control */
57 1.8 bjh21 #define CPU_BOOTED_DEVICE 2 /* string: device we booted from */
58 1.8 bjh21 #define CPU_BOOTED_KERNEL 3 /* string: kernel we booted */
59 1.8 bjh21 #define CPU_CONSDEV 4 /* struct: dev_t of our console */
60 1.8 bjh21 #define CPU_MAXID 5 /* number of valid machdep ids */
61 1.8 bjh21
62 1.8 bjh21 #define CTL_MACHDEP_NAMES { \
63 1.8 bjh21 { 0, 0 }, \
64 1.8 bjh21 { "debug", CTLTYPE_INT }, \
65 1.8 bjh21 { "booted_device", CTLTYPE_STRING }, \
66 1.8 bjh21 { "booted_kernel", CTLTYPE_STRING }, \
67 1.8 bjh21 { "console_device", CTLTYPE_STRUCT }, \
68 1.8 bjh21 }
69 1.8 bjh21
70 1.8 bjh21 #ifdef _KERNEL
71 1.8 bjh21
72 1.8 bjh21 /*
73 1.8 bjh21 * Kernel-only definitions
74 1.8 bjh21 */
75 1.8 bjh21
76 1.8 bjh21 #ifndef _LKM
77 1.1 reinoud #include "opt_lockdebug.h"
78 1.8 bjh21 #endif /* !_LKM */
79 1.8 bjh21
80 1.26 thorpej #include <arm/cpuconf.h>
81 1.8 bjh21
82 1.11 bjh21 #include <machine/intr.h>
83 1.8 bjh21 #ifndef _LOCORE
84 1.9 bjh21 #include <sys/user.h>
85 1.8 bjh21 #include <machine/frame.h>
86 1.9 bjh21 #include <machine/pcb.h>
87 1.8 bjh21 #endif /* !_LOCORE */
88 1.8 bjh21
89 1.7 bjh21 #include <arm/armreg.h>
90 1.1 reinoud
91 1.17 thorpej #ifdef __PROG32
92 1.1 reinoud #ifdef _LOCORE
93 1.1 reinoud #define IRQdisable \
94 1.1 reinoud stmfd sp!, {r0} ; \
95 1.1 reinoud mrs r0, cpsr_all ; \
96 1.1 reinoud orr r0, r0, #(I32_bit) ; \
97 1.1 reinoud msr cpsr_all, r0 ; \
98 1.1 reinoud ldmfd sp!, {r0}
99 1.1 reinoud
100 1.1 reinoud #define IRQenable \
101 1.1 reinoud stmfd sp!, {r0} ; \
102 1.1 reinoud mrs r0, cpsr_all ; \
103 1.1 reinoud bic r0, r0, #(I32_bit) ; \
104 1.1 reinoud msr cpsr_all, r0 ; \
105 1.1 reinoud ldmfd sp!, {r0}
106 1.1 reinoud
107 1.1 reinoud #else
108 1.1 reinoud #define IRQdisable SetCPSR(I32_bit, I32_bit);
109 1.1 reinoud #define IRQenable SetCPSR(I32_bit, 0);
110 1.1 reinoud #endif /* _LOCORE */
111 1.8 bjh21 #endif
112 1.1 reinoud
113 1.11 bjh21 #ifndef _LOCORE
114 1.11 bjh21
115 1.8 bjh21 /* All the CLKF_* macros take a struct clockframe * as an argument. */
116 1.8 bjh21
117 1.1 reinoud /*
118 1.11 bjh21 * CLKF_USERMODE: Return TRUE/FALSE (1/0) depending on whether the
119 1.11 bjh21 * frame came from USR mode or not.
120 1.1 reinoud */
121 1.17 thorpej #ifdef __PROG32
122 1.11 bjh21 #define CLKF_USERMODE(frame) ((frame->if_spsr & PSR_MODE) == PSR_USR32_MODE)
123 1.11 bjh21 #else
124 1.11 bjh21 #define CLKF_USERMODE(frame) ((frame->if_r15 & R15_MODE) == R15_MODE_USR)
125 1.11 bjh21 #endif
126 1.1 reinoud
127 1.1 reinoud /*
128 1.27 thorpej * CLKF_BASEPRI: True if we were at spl0 before the interrupt.
129 1.11 bjh21 *
130 1.27 thorpej * This is hard-wired to 0 on the ARM, since spllowersoftclock() might
131 1.27 thorpej * not actually be able to unblock the interrupt, which would cause us
132 1.27 thorpej * to run the softclock interrupts with hardclock blocked.
133 1.1 reinoud */
134 1.27 thorpej #define CLKF_BASEPRI(frame) 0
135 1.1 reinoud
136 1.11 bjh21 /*
137 1.11 bjh21 * CLKF_INTR: True if we took the interrupt from inside another
138 1.11 bjh21 * interrupt handler.
139 1.11 bjh21 */
140 1.11 bjh21 extern int current_intr_depth;
141 1.17 thorpej #ifdef __PROG32
142 1.1 reinoud /* Hack to treat FPE time as interrupt time so we can measure it */
143 1.11 bjh21 #define CLKF_INTR(frame) \
144 1.11 bjh21 ((current_intr_depth > 1) || \
145 1.11 bjh21 (frame->if_spsr & PSR_MODE) == PSR_UND32_MODE)
146 1.11 bjh21 #else
147 1.11 bjh21 #define CLKF_INTR(frame) (current_intr_depth > 1)
148 1.11 bjh21 #endif
149 1.1 reinoud
150 1.11 bjh21 /*
151 1.11 bjh21 * CLKF_PC: Extract the program counter from a clockframe
152 1.11 bjh21 */
153 1.17 thorpej #ifdef __PROG32
154 1.11 bjh21 #define CLKF_PC(frame) (frame->if_pc)
155 1.11 bjh21 #else
156 1.8 bjh21 #define CLKF_PC(frame) (frame->if_r15 & R15_PC)
157 1.11 bjh21 #endif
158 1.8 bjh21
159 1.11 bjh21 /*
160 1.11 bjh21 * PROC_PC: Find out the program counter for the given process.
161 1.11 bjh21 */
162 1.17 thorpej #ifdef __PROG32
163 1.11 bjh21 #define PROC_PC(p) ((p)->p_addr->u_pcb.pcb_tf->tf_pc)
164 1.11 bjh21 #else
165 1.11 bjh21 #define PROC_PC(p) ((p)->p_addr->u_pcb.pcb_tf->tf_r15 & R15_PC)
166 1.11 bjh21 #endif
167 1.8 bjh21
168 1.25 thorpej /* The address of the vector page. */
169 1.25 thorpej extern vaddr_t vector_page;
170 1.25 thorpej #ifdef __PROG32
171 1.25 thorpej void arm32_vector_init(vaddr_t, int);
172 1.25 thorpej
173 1.25 thorpej #define ARM_VEC_RESET (1 << 0)
174 1.25 thorpej #define ARM_VEC_UNDEFINED (1 << 1)
175 1.25 thorpej #define ARM_VEC_SWI (1 << 2)
176 1.25 thorpej #define ARM_VEC_PREFETCH_ABORT (1 << 3)
177 1.25 thorpej #define ARM_VEC_DATA_ABORT (1 << 4)
178 1.25 thorpej #define ARM_VEC_ADDRESS_EXCEPTION (1 << 5)
179 1.25 thorpej #define ARM_VEC_IRQ (1 << 6)
180 1.25 thorpej #define ARM_VEC_FIQ (1 << 7)
181 1.25 thorpej
182 1.25 thorpej #define ARM_NVEC 8
183 1.25 thorpej #define ARM_VEC_ALL 0xffffffff
184 1.25 thorpej #endif
185 1.8 bjh21
186 1.1 reinoud /*
187 1.11 bjh21 * Per-CPU information. For now we assume one CPU.
188 1.1 reinoud */
189 1.1 reinoud
190 1.20 bjh21 #include <sys/device.h>
191 1.1 reinoud #include <sys/sched.h>
192 1.1 reinoud struct cpu_info {
193 1.1 reinoud struct schedstate_percpu ci_schedstate; /* scheduler state */
194 1.1 reinoud #if defined(DIAGNOSTIC) || defined(LOCKDEBUG)
195 1.1 reinoud u_long ci_spin_locks; /* # of spin locks held */
196 1.1 reinoud u_long ci_simple_locks; /* # of simple locks held */
197 1.1 reinoud #endif
198 1.22 bjh21 struct device *ci_dev; /* Device corresponding to this CPU */
199 1.24 thorpej u_int32_t ci_cpuid; /* aggregate CPU id */
200 1.24 thorpej u_int32_t ci_cputype; /* CPU type */
201 1.24 thorpej u_int32_t ci_cpurev; /* CPU revision */
202 1.21 bjh21 u_int32_t ci_ctrl; /* The CPU control register */
203 1.20 bjh21 struct evcnt ci_arm700bugcount;
204 1.1 reinoud };
205 1.11 bjh21
206 1.1 reinoud extern struct cpu_info cpu_info_store;
207 1.1 reinoud #define curcpu() (&cpu_info_store)
208 1.11 bjh21 #define cpu_number() 0
209 1.11 bjh21
210 1.11 bjh21
211 1.11 bjh21 /*
212 1.11 bjh21 * Scheduling glue
213 1.11 bjh21 */
214 1.11 bjh21
215 1.11 bjh21 extern int astpending;
216 1.11 bjh21 #define setsoftast() (astpending = 1)
217 1.1 reinoud
218 1.1 reinoud /*
219 1.1 reinoud * Notify the current process (p) that it has a signal pending,
220 1.1 reinoud * process as soon as possible.
221 1.1 reinoud */
222 1.1 reinoud
223 1.1 reinoud #define signotify(p) setsoftast()
224 1.1 reinoud
225 1.5 reinoud #define cpu_wait(p) /* nothing */
226 1.1 reinoud
227 1.1 reinoud /*
228 1.1 reinoud * Preempt the current process if in interrupt from user mode,
229 1.1 reinoud * or after the current trap/syscall if in system mode.
230 1.1 reinoud */
231 1.1 reinoud int want_resched; /* resched() was called */
232 1.1 reinoud #define need_resched(ci) (want_resched = 1, setsoftast())
233 1.1 reinoud
234 1.1 reinoud /*
235 1.1 reinoud * Give a profiling tick to the current process when the user profiling
236 1.1 reinoud * buffer pages are invalid. On the i386, request an ast to send us
237 1.1 reinoud * through trap(), marking the proc as needing a profiling tick.
238 1.1 reinoud */
239 1.1 reinoud #define need_proftick(p) ((p)->p_flag |= P_OWEUPC, setsoftast())
240 1.1 reinoud
241 1.23 bjh21 #ifndef acorn26
242 1.11 bjh21 /*
243 1.11 bjh21 * cpu device glue (belongs in cpuvar.h)
244 1.11 bjh21 */
245 1.11 bjh21
246 1.11 bjh21 struct device;
247 1.11 bjh21 void cpu_attach __P((struct device *));
248 1.11 bjh21 #endif
249 1.11 bjh21
250 1.11 bjh21
251 1.11 bjh21 /*
252 1.11 bjh21 * Random cruft
253 1.11 bjh21 */
254 1.11 bjh21
255 1.1 reinoud /* locore.S */
256 1.1 reinoud void atomic_set_bit __P((u_int *address, u_int setmask));
257 1.1 reinoud void atomic_clear_bit __P((u_int *address, u_int clearmask));
258 1.1 reinoud
259 1.1 reinoud /* cpuswitch.S */
260 1.1 reinoud struct pcb;
261 1.1 reinoud void savectx __P((struct pcb *pcb));
262 1.1 reinoud
263 1.1 reinoud /* ast.c */
264 1.1 reinoud void userret __P((register struct proc *p));
265 1.1 reinoud
266 1.1 reinoud /* machdep.h */
267 1.1 reinoud void bootsync __P((void));
268 1.16 thorpej
269 1.16 thorpej /* fault.c */
270 1.16 thorpej int badaddr_read __P((void *, size_t, void *));
271 1.19 thorpej
272 1.19 thorpej /* syscall.c */
273 1.19 thorpej void swi_handler __P((trapframe_t *));
274 1.1 reinoud
275 1.8 bjh21 #endif /* !_LOCORE */
276 1.1 reinoud
277 1.8 bjh21 #endif /* _KERNEL */
278 1.1 reinoud
279 1.11 bjh21 #endif /* !_ARM_CPU_H_ */
280 1.1 reinoud
281 1.1 reinoud /* End of cpu.h */
282