cpu.h revision 1.70 1 /* cpu.h,v 1.45.4.7 2008/01/28 18:20:39 matt Exp */
2
3 /*
4 * Copyright (c) 1994-1996 Mark Brinicombe.
5 * Copyright (c) 1994 Brini.
6 * All rights reserved.
7 *
8 * This code is derived from software written for Brini by Mark Brinicombe
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by Brini.
21 * 4. The name of the company nor the name of the author may be used to
22 * endorse or promote products derived from this software without specific
23 * prior written permission.
24 *
25 * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED
26 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
27 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
28 * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
29 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
30 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
31 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
32 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
33 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
34 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
35 * SUCH DAMAGE.
36 *
37 * RiscBSD kernel project
38 *
39 * cpu.h
40 *
41 * CPU specific symbols
42 *
43 * Created : 18/09/94
44 *
45 * Based on kate/katelib/arm6.h
46 */
47
48 #ifndef _ARM_CPU_H_
49 #define _ARM_CPU_H_
50
51 /*
52 * User-visible definitions
53 */
54
55 /* CTL_MACHDEP definitions. */
56 #define CPU_DEBUG 1 /* int: misc kernel debug control */
57 #define CPU_BOOTED_DEVICE 2 /* string: device we booted from */
58 #define CPU_BOOTED_KERNEL 3 /* string: kernel we booted */
59 #define CPU_CONSDEV 4 /* struct: dev_t of our console */
60 #define CPU_POWERSAVE 5 /* int: use CPU powersave mode */
61 #define CPU_MAXID 6 /* number of valid machdep ids */
62
63 #if defined(_KERNEL) || defined(_KMEMUSER)
64
65 /*
66 * Kernel-only definitions
67 */
68
69 #if !defined(_LKM) && defined(_KERNEL_OPT)
70 #include "opt_multiprocessor.h"
71 #include "opt_cpuoptions.h"
72 #include "opt_lockdebug.h"
73 #include "opt_cputypes.h"
74 #endif /* !_LKM && _KERNEL_OPT */
75
76 #include <arm/cpuconf.h>
77
78 #ifndef _LOCORE
79 #include <machine/frame.h>
80 #endif /* !_LOCORE */
81
82 #include <arm/armreg.h>
83
84
85 #ifndef _LOCORE
86 /* 1 == use cpu_sleep(), 0 == don't */
87 extern int cpu_do_powersave;
88 #endif
89
90 #ifdef _LOCORE
91
92 #if defined(_ARM_ARCH_6)
93 #define IRQdisable cprid i
94 #define IRQenable cpsie i
95 #elif defined(__PROG32)
96 #define IRQdisable \
97 stmfd sp!, {r0} ; \
98 mrs r0, cpsr ; \
99 orr r0, r0, #(I32_bit) ; \
100 msr cpsr_c, r0 ; \
101 ldmfd sp!, {r0}
102
103 #define IRQenable \
104 stmfd sp!, {r0} ; \
105 mrs r0, cpsr ; \
106 bic r0, r0, #(I32_bit) ; \
107 msr cpsr_c, r0 ; \
108 ldmfd sp!, {r0}
109 #else
110 /* Not yet used in 26-bit code */
111 #endif
112
113 #if defined (TPIDRPRW_IS_CURCPU)
114 #define GET_CURCPU(rX) mrc p15, 0, rX, c13, c0, 4
115 #define GET_CURLWP(rX) GET_CURCPU(rX); ldr rX, [rX, #CI_CURLWP]
116 #elif defined (TPIDRPRW_IS_CURLWP)
117 #define GET_CURLWP(rX) mrc p15, 0, rX, c13, c0, 4
118 #define GET_CURCPU(rX) GET_CURLWP(rX); ldr rX, [rX, #L_CPU]
119 #elif !defined(MULTIPROCESSOR)
120 #define GET_CURCPU(rX) ldr rX, =_C_LABEL(cpu_info_store)
121 #define GET_CURLWP(rX) GET_CURCPU(rX); ldr rX, [rX, #CI_CURLWP]
122 #endif
123 #define GET_CURPCB(rX) GET_CURLWP(rX); ldr rX, [rX, #L_PCB]
124
125 #else /* !_LOCORE */
126
127 #ifdef __PROG32
128 #define IRQdisable __set_cpsr_c(I32_bit, I32_bit);
129 #define IRQenable __set_cpsr_c(I32_bit, 0);
130 #else
131 #define IRQdisable set_r15(R15_IRQ_DISABLE, R15_IRQ_DISABLE);
132 #define IRQenable set_r15(R15_IRQ_DISABLE, 0);
133 #endif
134
135 #endif /* !_LOCORE */
136
137 #ifndef _LOCORE
138
139 /* All the CLKF_* macros take a struct clockframe * as an argument. */
140
141 /*
142 * CLKF_USERMODE: Return TRUE/FALSE (1/0) depending on whether the
143 * frame came from USR mode or not.
144 */
145 #ifdef __PROG32
146 #define CLKF_USERMODE(frame) ((frame->cf_tf.tf_spsr & PSR_MODE) == PSR_USR32_MODE)
147 #else
148 #define CLKF_USERMODE(frame) ((frame->cf_if.if_r15 & R15_MODE) == R15_MODE_USR)
149 #endif
150
151 /*
152 * CLKF_INTR: True if we took the interrupt from inside another
153 * interrupt handler.
154 */
155 #ifdef __PROG32
156 /* Hack to treat FPE time as interrupt time so we can measure it */
157 #define CLKF_INTR(frame) \
158 ((curcpu()->ci_intr_depth > 1) || \
159 (frame->cf_tf.tf_spsr & PSR_MODE) == PSR_UND32_MODE)
160 #else
161 #define CLKF_INTR(frame) (curcpu()->ci_intr_depth > 1)
162 #endif
163
164 /*
165 * CLKF_PC: Extract the program counter from a clockframe
166 */
167 #ifdef __PROG32
168 #define CLKF_PC(frame) (frame->cf_tf.tf_pc)
169 #else
170 #define CLKF_PC(frame) (frame->cf_if.if_r15 & R15_PC)
171 #endif
172
173 /*
174 * LWP_PC: Find out the program counter for the given lwp.
175 */
176 #ifdef __PROG32
177 #define LWP_PC(l) (lwp_trapframe(l)->tf_pc)
178 #else
179 #define LWP_PC(l) (lwp_trapframe(l)->tf_r15 & R15_PC)
180 #endif
181
182 /*
183 * Validate a PC or PSR for a user process. Used by various system calls
184 * that take a context passed by the user and restore it.
185 */
186
187 #ifdef __PROG32
188 #define VALID_R15_PSR(r15,psr) \
189 (((psr) & PSR_MODE) == PSR_USR32_MODE && \
190 ((psr) & (I32_bit | F32_bit)) == 0)
191 #else
192 #define VALID_R15_PSR(r15,psr) \
193 (((r15) & R15_MODE) == R15_MODE_USR && \
194 ((r15) & (R15_IRQ_DISABLE | R15_FIQ_DISABLE)) == 0)
195 #endif
196
197
198
199 /* The address of the vector page. */
200 extern vaddr_t vector_page;
201 #ifdef __PROG32
202 void arm32_vector_init(vaddr_t, int);
203
204 #define ARM_VEC_RESET (1 << 0)
205 #define ARM_VEC_UNDEFINED (1 << 1)
206 #define ARM_VEC_SWI (1 << 2)
207 #define ARM_VEC_PREFETCH_ABORT (1 << 3)
208 #define ARM_VEC_DATA_ABORT (1 << 4)
209 #define ARM_VEC_ADDRESS_EXCEPTION (1 << 5)
210 #define ARM_VEC_IRQ (1 << 6)
211 #define ARM_VEC_FIQ (1 << 7)
212
213 #define ARM_NVEC 8
214 #define ARM_VEC_ALL 0xffffffff
215 #endif
216
217 /*
218 * Per-CPU information. For now we assume one CPU.
219 */
220 static inline int curcpl(void);
221 static inline void set_curcpl(int);
222 #ifdef __HAVE_FAST_SOFTINTS
223 static inline void cpu_dosoftints(void);
224 #endif
225
226 #include <sys/device_if.h>
227 #include <sys/evcnt.h>
228 #include <sys/cpu_data.h>
229 struct cpu_info {
230 struct cpu_data ci_data; /* MI per-cpu data */
231 device_t ci_dev; /* Device corresponding to this CPU */
232 cpuid_t ci_cpuid;
233 uint32_t ci_arm_cpuid; /* aggregate CPU id */
234 uint32_t ci_arm_cputype; /* CPU type */
235 uint32_t ci_arm_cpurev; /* CPU revision */
236 uint32_t ci_ctrl; /* The CPU control register */
237 int ci_cpl; /* current processor level (spl) */
238 int ci_astpending; /* */
239 int ci_want_resched; /* resched() was called */
240 int ci_intr_depth; /* */
241 struct cpu_softc *ci_softc; /* platform softc */
242 #ifdef __HAVE_FAST_SOFTINTS
243 lwp_t *ci_softlwps[SOFTINT_COUNT];
244 volatile uint32_t ci_softints;
245 #endif
246 lwp_t *ci_curlwp; /* current lwp */
247 #ifdef _ARM_ARCH_6
248 uint32_t ci_ccnt_freq; /* cycle count frequency */
249 #endif
250 struct evcnt ci_arm700bugcount;
251 int32_t ci_mtx_count;
252 int ci_mtx_oldspl;
253 uint32_t ci_vfp_id;
254 #ifdef MULTIPROCESSOR
255 MP_CPU_INFO_MEMBERS
256 #endif
257 };
258
259 #ifndef MULTIPROCESSOR
260 extern struct cpu_info cpu_info_store;
261 #if defined(TPIDRPRW_IS_CURLWP)
262 static inline struct lwp *
263 _curlwp(void)
264 {
265 struct lwp *l;
266 __asm("mrc\tp15, 0, %0, c13, c0, 4" : "=r"(l));
267 return l;
268 }
269
270 static inline void
271 _curlwp_set(struct lwp *l)
272 {
273 __asm("mcr\tp15, 0, %0, c13, c0, 4" : "=r"(l));
274 }
275
276 #define curlwp (_curlwp())
277 static inline struct cpu_info *
278 curcpu(void)
279 {
280 return curlwp->l_cpu;
281 }
282 #elif defined(TPIDRPRW_IS_CURCPU)
283 static inline struct cpu_info *
284 curcpu(void)
285 {
286 struct cpu_info *ci;
287 __asm("mrc\tp15, 0, %0, c13, c0, 4" : "=r"(ci));
288 return ci;
289 }
290 #else
291 #define curcpu() (&cpu_info_store)
292 #endif /* !TPIDRPRW_IS_CURCPU && !TPIDRPRW_IS_CURLWP */
293 #ifndef curlwp
294 #define curlwp (curcpu()->ci_curlwp)
295 #endif
296 #define cpu_number() 0
297 #define LWP0_CPU_INFO (&cpu_info_store)
298 #endif /* !MULTIPROCESSOR */
299
300 static inline int
301 curcpl(void)
302 {
303 return curcpu()->ci_cpl;
304 }
305
306 static inline void
307 set_curcpl(int pri)
308 {
309 curcpu()->ci_cpl = pri;
310 }
311
312 #ifdef __HAVE_FAST_SOFTINTS
313 void dosoftints(void);
314 static inline void
315 cpu_dosoftints(void)
316 {
317 struct cpu_info * const ci = curcpu();
318 if (ci->ci_intr_depth == 0 && (ci->ci_softints >> ci->ci_cpl) > 0)
319 dosoftints();
320 }
321 #endif
322
323 #ifdef __PROG32
324 void cpu_proc_fork(struct proc *, struct proc *);
325 #else
326 #define cpu_proc_fork(p1, p2)
327 #endif
328
329 /*
330 * Scheduling glue
331 */
332
333 #define setsoftast() (curcpu()->ci_astpending = 1)
334
335 /*
336 * Notify the current process (p) that it has a signal pending,
337 * process as soon as possible.
338 */
339
340 #define cpu_signotify(l) setsoftast()
341
342 /*
343 * Give a profiling tick to the current process when the user profiling
344 * buffer pages are invalid. On the i386, request an ast to send us
345 * through trap(), marking the proc as needing a profiling tick.
346 */
347 #define cpu_need_proftick(l) ((l)->l_pflag |= LP_OWEUPC, setsoftast())
348
349 #ifndef acorn26
350 /*
351 * cpu device glue (belongs in cpuvar.h)
352 */
353
354 struct device;
355 void cpu_attach(device_t, cpuid_t);
356 #endif
357
358 /*
359 * Random cruft
360 */
361
362 struct lwp;
363
364 /* locore.S */
365 void atomic_set_bit(u_int *, u_int);
366 void atomic_clear_bit(u_int *, u_int);
367
368 /* cpuswitch.S */
369 struct pcb;
370 void savectx(struct pcb *);
371
372 /* ast.c */
373 void userret(register struct lwp *);
374
375 /* *_machdep.c */
376 void bootsync(void);
377
378 /* fault.c */
379 int badaddr_read(void *, size_t, void *);
380
381 /* syscall.c */
382 void swi_handler(trapframe_t *);
383
384 /* arm_machdep.c */
385 void ucas_ras_check(trapframe_t *);
386
387 /* vfp_init.c */
388 void vfp_attach(void);
389 void vfp_discardcontext(void);
390 void vfp_savecontext(void);
391 extern const pcu_ops_t arm_vfp_ops;
392
393 #endif /* !_LOCORE */
394
395 #endif /* _KERNEL */
396
397 #endif /* !_ARM_CPU_H_ */
398