Home | History | Annotate | Line # | Download | only in iomd
vidc20config.c revision 1.27
      1 /*	$NetBSD: vidc20config.c,v 1.27 2006/08/19 16:57:06 bjh21 Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 2001 Reinoud Zandijk
      5  * Copyright (c) 1996 Mark Brinicombe
      6  * Copyright (c) 1996 Robert Black
      7  * Copyright (c) 1994-1995 Melvyn Tang-Richardson
      8  * Copyright (c) 1994-1995 RiscBSD kernel team
      9  * All rights reserved.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  * 3. All advertising materials mentioning features or use of this software
     20  *    must display the following acknowledgement:
     21  *	This product includes software developed by the RiscBSD kernel team
     22  * 4. The name of the company nor the name of the author may be used to
     23  *    endorse or promote products derived from this software without specific
     24  *    prior written permission.
     25  *
     26  * THIS SOFTWARE IS PROVIDED BY THE RISCBSD TEAM ``AS IS'' AND ANY EXPRESS
     27  * OR IMPLIED  WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     28  * WARRANTIES OF  MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     29  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHORS OR CONTRIBUTORS BE
     30  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     36  * THE POSSIBILITY OF SUCH DAMAGE.
     37  *
     38  * NetBSD kernel project
     39  *
     40  * vidcvideo.c
     41  *
     42  * This file is the lower basis of the wscons driver for VIDC based ARM machines.
     43  * It features the initialisation and all VIDC writing and keeps in internal state
     44  * copy.
     45  * Its currenly set up as a library file and not as a device; it could be named
     46  * vidcvideo0 eventually.
     47  */
     48 
     49 #include <sys/cdefs.h>
     50 
     51 __KERNEL_RCSID(0, "$NetBSD: vidc20config.c,v 1.27 2006/08/19 16:57:06 bjh21 Exp $");
     52 
     53 #include <sys/types.h>
     54 #include <sys/param.h>
     55 #include <arm/iomd/vidc.h>
     56 #include <arm/arm32/katelib.h>
     57 #include <machine/bootconfig.h>
     58 #include <machine/intr.h>
     59 
     60 #include <sys/systm.h>
     61 #include <sys/device.h>
     62 #include <uvm/uvm_extern.h>
     63 
     64 #include <arm/iomd/iomdreg.h>
     65 #include <arm/iomd/iomdvar.h>
     66 #include <arm/iomd/vidc20config.h>
     67 
     68 
     69 /*
     70  * A structure containing ALL the information required to restore
     71  * the VIDC20 to any given state.  ALL vidc transactions should
     72  * go through these procedures, which record the vidc's state.
     73  * it may be an idea to set the permissions of the vidc base address
     74  * so we get a fault, so the fault routine can record the state but
     75  * I guess that's not really necessary for the time being, since we
     76  * can make the kernel more secure later on.  Also, it is possible
     77  * to write a routine to allow 'reading' of the vidc registers.
     78  */
     79 
     80 static struct vidc_state vidc_lookup = {
     81 	{ 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,
     82           0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,
     83           0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,
     84           0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,
     85           0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,
     86           0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,
     87           0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,
     88           0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0
     89 	},
     90 
     91 	VIDC_PALREG,
     92 	VIDC_BCOL,
     93 	VIDC_CP1 ,
     94 	VIDC_CP2,
     95 	VIDC_CP3,
     96 	VIDC_HCR,
     97 	VIDC_HSWR,
     98 	VIDC_HBSR,
     99 	VIDC_HDSR,
    100 	VIDC_HDER,
    101 	VIDC_HBER,
    102 	VIDC_HCSR,
    103 	VIDC_HIR,
    104 	VIDC_VCR,
    105 	VIDC_VSWR,
    106 	VIDC_VBSR,
    107 	VIDC_VDSR,
    108 	VIDC_VDER,
    109 	VIDC_VBER,
    110 	VIDC_VCSR,
    111 	VIDC_VCER,
    112 	VIDC_EREG,
    113 	VIDC_FSYNREG,
    114 	VIDC_CONREG,
    115 	VIDC_DCTL
    116 };
    117 
    118 struct vidc_state vidc_current[1];
    119 
    120 
    121 /*
    122  * XXX global display variables XXX ... should be a structure
    123  */
    124 static int cold_init = 0;		/* flags initialisation */
    125 extern videomemory_t videomemory;
    126 
    127 static struct vidc_mode vidc_currentmode;
    128 
    129 unsigned int dispstart;
    130 unsigned int dispsize;
    131 unsigned int dispbase;
    132 unsigned int dispend;
    133 unsigned int ptov;
    134 unsigned int vmem_base;
    135 unsigned int phys_base;
    136 unsigned int transfersize;
    137 
    138 
    139 /* cursor stuff */
    140 char *cursor_normal;
    141 char *cursor_transparent;
    142 int   p_cursor_normal;
    143 int   p_cursor_transparent;
    144 int   cursor_width;
    145 int   cursor_height;
    146 
    147 
    148 /*
    149  * VIDC mode definitions
    150  * generated from RISC OS mode definition file by an `awk' script
    151  */
    152 extern const struct videomode vidc_videomode_list[];
    153 extern const int vidc_videomode_count;
    154 
    155 
    156 /*
    157  * configuration printing
    158  *
    159  */
    160 
    161 void
    162 vidcvideo_printdetails(void)
    163 {
    164         printf(": refclk=%dMHz %dKB %s ", (vidc_fref / 1000000),
    165             videomemory.vidm_size / 1024,
    166             (videomemory.vidm_type == VIDEOMEM_TYPE_VRAM) ? "VRAM" : "DRAM");
    167 }
    168 
    169 
    170 /*
    171  * Common functions to directly access VIDC registers
    172  */
    173 int
    174 vidcvideo_write(u_int reg, int value)
    175 {
    176 	int counter;
    177 
    178 	int *current;
    179 	int *tab;
    180 
    181 	tab 	= (int *)&vidc_lookup;
    182 	current = (int *)vidc_current;
    183 
    184 
    185 	/*
    186 	 * OK, the VIDC_PALETTE register is handled differently
    187 	 * to the others on the VIDC, so take that into account here
    188 	 */
    189 	if (reg == VIDC_PALREG) {
    190 		vidc_current->palreg = 0;
    191 		WriteWord(vidc_base, reg | value);
    192 		return 0;
    193 	}
    194 
    195 	if (reg == VIDC_PALETTE) {
    196 		WriteWord(vidc_base, reg | value);
    197 		vidc_current->palette[vidc_current->palreg] = value;
    198 		vidc_current->palreg++;
    199 		vidc_current->palreg = vidc_current->palreg & 0xff;
    200 		return 0;
    201 	}
    202 
    203 	/*
    204 	 * Undefine SAFER if you wish to speed things up (a little)
    205 	 * although this means the function will assume things abou
    206 	 * the structure of vidc_state. i.e. the first 256 words are
    207 	 * the palette array
    208 	 */
    209 
    210 #define SAFER
    211 
    212 #ifdef 	SAFER
    213 #define INITVALUE 0
    214 #else
    215 #define INITVALUE 256
    216 #endif
    217 
    218 	for (counter = INITVALUE;
    219 	     counter <= sizeof(struct vidc_state);
    220 	     counter++) {
    221 		if (reg == tab[counter]) {
    222 			WriteWord ( vidc_base, reg | value );
    223 			current[counter] = value;
    224 			return 0;
    225 		}
    226 	}
    227 	return -1;
    228 }
    229 
    230 
    231 void
    232 vidcvideo_setpalette(struct vidc_state *vidc)
    233 {
    234 	int counter = 0;
    235 
    236 	vidcvideo_write(VIDC_PALREG, 0x00000000);
    237 	for (counter = 0; counter <= 255; counter++)
    238 		vidcvideo_write(VIDC_PALETTE, vidc->palette[counter]);
    239 }
    240 
    241 
    242 void
    243 vidcvideo_setstate(struct vidc_state *vidc)
    244 {
    245 	vidcvideo_write ( VIDC_PALREG,		vidc->palreg 	);
    246 	vidcvideo_write ( VIDC_BCOL,		vidc->bcol	);
    247 	vidcvideo_write ( VIDC_CP1,		vidc->cp1	);
    248 	vidcvideo_write ( VIDC_CP2,		vidc->cp2	);
    249 	vidcvideo_write ( VIDC_CP3,		vidc->cp3	);
    250 	vidcvideo_write ( VIDC_HCR,		vidc->hcr	);
    251 	vidcvideo_write ( VIDC_HSWR,		vidc->hswr	);
    252 	vidcvideo_write ( VIDC_HBSR,		vidc->hbsr	);
    253 	vidcvideo_write ( VIDC_HDSR,		vidc->hdsr	);
    254 	vidcvideo_write ( VIDC_HDER,		vidc->hder	);
    255 	vidcvideo_write ( VIDC_HBER,		vidc->hber	);
    256 	vidcvideo_write ( VIDC_HCSR,		vidc->hcsr	);
    257 	vidcvideo_write ( VIDC_HIR,		vidc->hir	);
    258 	vidcvideo_write ( VIDC_VCR,		vidc->vcr	);
    259 	vidcvideo_write ( VIDC_VSWR,		vidc->vswr	);
    260 	vidcvideo_write ( VIDC_VBSR,		vidc->vbsr	);
    261 	vidcvideo_write ( VIDC_VDSR,		vidc->vdsr	);
    262 	vidcvideo_write ( VIDC_VDER,		vidc->vder	);
    263 	vidcvideo_write ( VIDC_VBER,		vidc->vber	);
    264 	vidcvideo_write ( VIDC_VCSR,		vidc->vcsr	);
    265 	vidcvideo_write ( VIDC_VCER,		vidc->vcer	);
    266 /*
    267  * Right, dunno what to set these to yet, but let's keep RiscOS's
    268  * ones for now, until the time is right to finish this code
    269  */
    270 
    271 /*	vidcvideo_write ( VIDC_EREG,		vidc->ereg	);	*/
    272 /*	vidcvideo_write ( VIDC_FSYNREG,	vidc->fsynreg	);	*/
    273 /*	vidcvideo_write ( VIDC_CONREG,	vidc->conreg	);	*/
    274 /*	vidcvideo_write ( VIDC_DCTL,		vidc->dctl	);	*/
    275 
    276 	vidcvideo_setpalette(vidc);
    277 }
    278 
    279 
    280 void
    281 vidcvideo_getstate(struct vidc_state *vidc)
    282 {
    283 
    284 	*vidc = *vidc_current;
    285 }
    286 
    287 
    288 void
    289 vidcvideo_getmode(struct vidc_mode *mode)
    290 {
    291 
    292 	*mode = vidc_currentmode;
    293 }
    294 
    295 
    296 static int
    297 vidcvideo_coldinit(void)
    298 {
    299 	struct videomode const *modes;
    300 	unsigned besterror;
    301 	int count;
    302 	int i;
    303 	unsigned framerate;
    304 
    305 	/* Blank out the cursor */
    306 
    307 	vidcvideo_write(VIDC_CP1, 0x0);
    308 	vidcvideo_write(VIDC_CP2, 0x0);
    309 	vidcvideo_write(VIDC_CP3, 0x0);
    310 
    311 	dispbase = vmem_base = dispstart = videomemory.vidm_vbase;
    312 	phys_base = videomemory.vidm_pbase;
    313 
    314 	/* Nut - should be using videomemory.vidm_size - mark */
    315 	if (videomemory.vidm_type == VIDEOMEM_TYPE_DRAM) {
    316 		dispsize = videomemory.vidm_size;
    317 		transfersize = 16;
    318 	} else {
    319 		dispsize = bootconfig.vram[0].pages * PAGE_SIZE;
    320 		transfersize = dispsize >> 10;
    321 	}
    322 
    323 	ptov = dispbase - phys_base;
    324 
    325 	dispend = dispstart+dispsize;
    326 
    327 	if (vidc_videomode_count > 0) {
    328 		modes = vidc_videomode_list;
    329 		count = vidc_videomode_count;
    330 	} else {
    331 		modes = videomode_list;
    332 		count = videomode_count;
    333 	}
    334 
    335 	/* try to find the current mode from the bootloader in my table */
    336 	vidc_currentmode.timings = modes[0];
    337 	besterror = 1000000;
    338 	for (i = 0; i < count; i++) {
    339 		/*
    340 		 * We jump through a few hoops here to ensure that we
    341 		 * round roughly to the nearest integer without too
    342 		 * much danger of overflow.
    343 		 */
    344 		framerate = (modes[i].dot_clock * 1000 /
    345 		    modes[i].htotal * 2 / modes[i].vtotal + 1) / 2;
    346   		if (modes[i].hdisplay == bootconfig.width + 1
    347   		    && modes[i].vdisplay == bootconfig.height + 1
    348 		    && abs(framerate - bootconfig.framerate) < besterror) {
    349 			vidc_currentmode.timings = modes[i];
    350 			besterror = abs(framerate - bootconfig.framerate);
    351 		}
    352 	}
    353 
    354 	vidc_currentmode.log2_bpp = bootconfig.log2_bpp;
    355 
    356 	dispstart = dispbase;
    357 	dispend = dispstart+dispsize;
    358 
    359 	IOMD_WRITE_WORD(IOMD_VIDINIT, dispstart-ptov);
    360 	IOMD_WRITE_WORD(IOMD_VIDSTART, dispstart-ptov);
    361 	IOMD_WRITE_WORD(IOMD_VIDEND, (dispend-transfersize)-ptov);
    362 	return 0;
    363 }
    364 
    365 
    366 /* simple function to abstract vidc variables ; returns virt start address of screen */
    367 /* XXX asumption that video memory is mapped in twice */
    368 void *vidcvideo_hwscroll(int bytes)
    369 {
    370 
    371 	dispstart += bytes;
    372 	if (dispstart >= dispbase + dispsize) dispstart -= dispsize;
    373 	if (dispstart <  dispbase)            dispstart += dispsize;
    374 	dispend = dispstart+dispsize;
    375 
    376 	/* return the start of the bit map of the screen (left top) */
    377 	return (void *)dispstart;
    378 }
    379 
    380 
    381 /* reset the HW scroll to be at the start for the benefit of f.e. X */
    382 void *vidcvideo_hwscroll_reset(void)
    383 {
    384 	void *cookie = (void *)dispstart;
    385 
    386 	dispstart = dispbase;
    387 	dispend = dispstart + dispsize;
    388 	return cookie;
    389 }
    390 
    391 
    392 /* put HW scroll back to where it was */
    393 void *vidcvideo_hwscroll_back(void *cookie)
    394 {
    395 
    396 	dispstart = (int)cookie;
    397 	dispend = dispstart + dispsize;
    398 	return cookie;
    399 }
    400 
    401 
    402 /* this function is to be called perferably at vsync */
    403 void vidcvideo_progr_scroll(void)
    404 {
    405 
    406 	IOMD_WRITE_WORD(IOMD_VIDINIT, dispstart-ptov);
    407 	IOMD_WRITE_WORD(IOMD_VIDSTART, dispstart-ptov);
    408 	IOMD_WRITE_WORD(IOMD_VIDEND, (dispend-transfersize)-ptov);
    409 }
    410 
    411 
    412 /*
    413  * Select a new mode by reprogramming the VIDC chip
    414  * XXX this part is known not to work for 32bpp
    415  */
    416 
    417 struct vidc_mode newmode;
    418 
    419 static const int bpp_mask_table[] = {
    420 	0,  /* 1bpp */
    421 	1,  /* 2bpp */
    422 	2,  /* 4bpp */
    423 	3,  /* 8bpp */
    424 	4,  /* 16bpp */
    425 	6   /* 32bpp */
    426 };
    427 
    428 
    429 void
    430 vidcvideo_setmode(struct vidc_mode *mode)
    431 {
    432 	struct videomode *vm;
    433 	int bpp_mask;
    434         int ereg;
    435 	int best_r, best_v;
    436 	int least_error;
    437 	int r, v, f;
    438 
    439 	/*
    440 	 * Find out what bit mask we need to or with the vidc20
    441 	 * control register in order to generate the desired number of
    442 	 * bits per pixel.  log_bpp is log base 2 of the number of
    443 	 * bits per pixel.
    444 	 */
    445 
    446 	bpp_mask = bpp_mask_table[mode->log2_bpp];
    447 
    448 	vidc_currentmode = *mode;
    449 	vm = &vidc_currentmode.timings;
    450 
    451 	least_error = INT_MAX;
    452 	best_r = 0; best_v = 0;
    453 
    454 	for (v = 63; v > 0; v--) {
    455 		for (r = 63; r > 0; r--) {
    456 			f = ((v * vidc_fref) /1000) / r;
    457 			if (least_error >= abs(f - vm->dot_clock)) {
    458 				least_error =  abs(f - vm->dot_clock);
    459 				best_r = r;
    460 				best_v = v;
    461 			}
    462 		}
    463 	}
    464 
    465 	if (best_r > 63) best_r=63;
    466 	if (best_v > 63) best_v=63;
    467 	if (best_r < 1)  best_r= 1;
    468 	if (best_v < 1)  best_v= 1;
    469 
    470 	vidcvideo_write(VIDC_FSYNREG, (best_v-1)<<8 | (best_r-1)<<0);
    471 
    472 	/*
    473 	 * The translation from struct videomode to VIDC timings is made
    474 	 * fun by the fact that the VIDC counts from the start of the sync
    475 	 * pulse while struct videomode counts from the start of the display.
    476 	 */
    477 	vidcvideo_write(VIDC_HSWR, (vm->hsync_end - vm->hsync_start - 8) & ~1);
    478 	vidcvideo_write(VIDC_HBSR, (vm->htotal - vm->hsync_start - 12) & ~1);
    479 	vidcvideo_write(VIDC_HDSR, (vm->htotal - vm->hsync_start - 18) & ~1);
    480 	vidcvideo_write(VIDC_HDER,
    481 	    (vm->htotal - vm->hsync_start + vm->hdisplay - 18) & ~1);
    482 	vidcvideo_write(VIDC_HBER,
    483 	    (vm->htotal - vm->hsync_start + vm->hdisplay - 12) & ~1);
    484 	vidcvideo_write(VIDC_HCR, (vm->htotal - 8) & ~3);
    485 
    486 	vidcvideo_write(VIDC_VSWR, vm->vsync_end - vm->vsync_start - 1);
    487 	vidcvideo_write(VIDC_VBSR, vm->vtotal - vm->vsync_start - 1);
    488 	vidcvideo_write(VIDC_VDSR, vm->vtotal - vm->vsync_start - 1);
    489 	vidcvideo_write(VIDC_VDER,
    490 	    vm->vtotal - vm->vsync_start + vm->vdisplay - 1);
    491 	vidcvideo_write(VIDC_VBER,
    492 	    vm->vtotal - vm->vsync_start + vm->vdisplay - 1);
    493 	/* XXX VIDC20 data sheet say to subtract 2 */
    494 	vidcvideo_write(VIDC_VCR, vm->vtotal - 1);
    495 
    496 	IOMD_WRITE_WORD(IOMD_FSIZE, vm->vdisplay - 1);
    497 
    498 	if (dispsize <= 1024*1024)
    499 		vidcvideo_write(VIDC_DCTL, vm->hdisplay>>2 | 1<<16 | 1<<12);
    500 	else
    501 		vidcvideo_write(VIDC_DCTL, vm->hdisplay>>2 | 3<<16 | 1<<12);
    502 
    503 	ereg = 1<<12;
    504 	if (vm->flags & VID_NHSYNC)
    505 		ereg |= 1<<16;
    506 	if (vm->flags & VID_NVSYNC)
    507 		ereg |= 1<<18;
    508 	vidcvideo_write(VIDC_EREG, ereg);
    509 	if (dispsize > 1024*1024) {
    510 		if (vm->hdisplay >= 800)
    511  			vidcvideo_write(VIDC_CONREG, 7<<8 | bpp_mask<<5);
    512 		else
    513 			vidcvideo_write(VIDC_CONREG, 6<<8 | bpp_mask<<5);
    514 	} else {
    515 		vidcvideo_write(VIDC_CONREG, 7<<8 | bpp_mask<<5);
    516 	}
    517 }
    518 
    519 
    520 #if 0
    521 /* not used for now */
    522 void
    523 vidcvideo_set_display_base(base)
    524 	u_int base;
    525 {
    526 	dispstart = dispstart-dispbase + base;
    527 	dispbase = vmem_base = base;
    528 	dispend = base + dispsize;
    529 	ptov = dispbase - phys_base;
    530 }
    531 #endif
    532 
    533 
    534 /*
    535  * Main initialisation routine for now
    536  */
    537 
    538 static int cursor_init = 0;
    539 
    540 int
    541 vidcvideo_init(void)
    542 {
    543 	vidcvideo_coldinit();
    544 	if (cold_init && (cursor_init == 0))
    545 		/*	vidcvideo_flash_go() */;
    546 
    547 	/* setting a mode goes wrong in 32 bpp ... 8 and 16 seem OK */
    548 	vidcvideo_setmode(&vidc_currentmode);
    549 	vidcvideo_blank(0);			/* display on */
    550 
    551 	vidcvideo_stdpalette();
    552 
    553 	if (cold_init == 0) {
    554 		vidcvideo_write(VIDC_CP1, 0x0);
    555 		vidcvideo_write(VIDC_CP2, 0x0);
    556 		vidcvideo_write(VIDC_CP3, 0x0);
    557 	} else
    558 		vidcvideo_cursor_init(CURSOR_MAX_WIDTH, CURSOR_MAX_HEIGHT);
    559 
    560 	cold_init = 1;
    561 	return 0;
    562 }
    563 
    564 
    565 /* reinitialise the vidcvideo */
    566 void
    567 vidcvideo_reinit()
    568 {
    569 
    570 	vidcvideo_coldinit();
    571 	vidcvideo_setmode(&vidc_currentmode);
    572 }
    573 
    574 
    575 int
    576 vidcvideo_cursor_init(int width, int height)
    577 {
    578 	static char *cursor_data = NULL;
    579 	int counter;
    580 	int line;
    581 	paddr_t pa;
    582 
    583 	cursor_width  = width;
    584 	cursor_height = height;
    585 
    586 	if (!cursor_data) {
    587 		/* Allocate cursor memory first time round */
    588 		cursor_data = (char *)uvm_km_alloc(kernel_map, PAGE_SIZE, 0,
    589 		    UVM_KMF_WIRED | UVM_KMF_ZERO);
    590 		if (!cursor_data)
    591 			panic("Cannot allocate memory for hardware cursor");
    592 		(void) pmap_extract(pmap_kernel(), (vaddr_t)cursor_data, &pa);
    593 		IOMD_WRITE_WORD(IOMD_CURSINIT, pa);
    594 	}
    595 
    596 	/* Blank the cursor while initialising it's sprite */
    597 
    598 	vidcvideo_write ( VIDC_CP1, 0x0 );
    599 	vidcvideo_write ( VIDC_CP2, 0x0 );
    600 	vidcvideo_write ( VIDC_CP3, 0x0 );
    601 
    602  	cursor_normal       = cursor_data;
    603 	cursor_transparent  = cursor_data + (height * width);
    604 
    605  	cursor_transparent += 32;					/* ALIGN */
    606 	cursor_transparent = (char *)((int)cursor_transparent & (~31) );
    607 
    608 	for ( line = 0; line<height; ++line ) {
    609 		for ( counter=0; counter<width/4;counter++ )
    610 			cursor_normal[line * width + counter]=0x55;		/* why 0x55 ? */
    611 		for ( ; counter<8; counter++ )
    612 			cursor_normal[line * width + counter]=0;
    613 	}
    614 
    615 	for ( line = 0; line<height; ++line ) {
    616 		for ( counter=0; counter<width/4;counter++ )
    617 			cursor_transparent[line * width + counter]=0x00;
    618 		for ( ; counter<8; counter++ )
    619 			cursor_transparent[line * width + counter]=0;
    620 	}
    621 
    622 
    623 	(void) pmap_extract(pmap_kernel(), (vaddr_t)cursor_normal,
    624 	    (void *)&p_cursor_normal);
    625 	(void) pmap_extract(pmap_kernel(), (vaddr_t)cursor_transparent,
    626 	    (void *)&p_cursor_transparent);
    627 
    628 	memset(cursor_normal, 0x55, width*height);		/* white? */
    629 	memset(cursor_transparent, 0x00, width*height);/* to see the diffence */
    630 
    631 	/* Ok, now program the cursor; should be blank */
    632 	vidcvideo_enablecursor(0);
    633 
    634         return 0;
    635 }
    636 
    637 
    638 void
    639 vidcvideo_updatecursor(int xcur, int ycur)
    640 {
    641 	int frontporch = vidc_currentmode.timings.htotal -
    642 	    vidc_currentmode.timings.hsync_start;
    643 	int topporch   =  vidc_currentmode.timings.vtotal -
    644 	    vidc_currentmode.timings.vsync_start;
    645 
    646 	vidcvideo_write(VIDC_HCSR, frontporch -17 + xcur);
    647 	vidcvideo_write(VIDC_VCSR, topporch   -2  + (ycur+1)-2 + 3 -
    648 	    cursor_height);
    649 	vidcvideo_write(VIDC_VCER, topporch   -2  + (ycur+3)+2 + 3 );
    650 }
    651 
    652 
    653 void
    654 vidcvideo_enablecursor(int on)
    655 {
    656 
    657 	if (on)
    658 		IOMD_WRITE_WORD(IOMD_CURSINIT,p_cursor_normal);
    659 	else
    660 		IOMD_WRITE_WORD(IOMD_CURSINIT,p_cursor_transparent);
    661 	vidcvideo_write ( VIDC_CP1, 0xffffff );		/* enable */
    662 }
    663 
    664 
    665 void
    666 vidcvideo_stdpalette()
    667 {
    668 	int i;
    669 
    670 	switch (vidc_currentmode.log2_bpp) {
    671 	case 0: /* 1 bpp */
    672 	case 1: /* 2 bpp */
    673 	case 2: /* 4 bpp */
    674 	case 3: /* 8 bpp */
    675 		vidcvideo_write(VIDC_PALREG, 0x00000000);
    676 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(  0,   0,   0));
    677 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(255,   0,   0));
    678 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(  0, 255,   0));
    679 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(255, 255,   0));
    680 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(  0,   0, 255));
    681 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(255,   0, 255));
    682 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(  0, 255, 255));
    683 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(255, 255, 255));
    684 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(128, 128, 128));
    685 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(255, 128, 128));
    686 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(128, 255, 128));
    687 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(255, 255, 128));
    688 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(128, 128, 255));
    689 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(255, 128, 255));
    690 		vidcvideo_write(VIDC_PALETTE, VIDC_COL(255, 255, 255));
    691 		break;
    692 	case 4: /* 16 bpp */
    693 		/*
    694 		 * The use of the palette in 16-bit modes is quite
    695 		 * fun.  Comments in linux/drivers/video/acornfb.c
    696 		 * imply that it goes something like this:
    697 		 *
    698 		 * red   = LUT[pixel[7:0]].red
    699 		 * green = LUT[pixel[11:4]].green
    700 		 * blue  = LUT[pixel[15:8]].blue
    701 		 *
    702 		 * We use 6:5:5 R:G:B cos that's what Xarm32VIDC wants.
    703 		 */
    704 #define RBITS 6
    705 #define GBITS 5
    706 #define BBITS 5
    707 		vidcvideo_write(VIDC_PALREG, 0x00000000);
    708 		for (i = 0; i < 256; i++) {
    709 			int r, g, b;
    710 
    711 			r = i & ((1 << RBITS) - 1);
    712 			g = (i >> (RBITS - 4)) & ((1 << GBITS) - 1);
    713 			b = (i >> (RBITS + GBITS - 8)) & ((1 << BBITS) - 1);
    714 			vidcvideo_write(VIDC_PALETTE,
    715 			    VIDC_COL(r << (8 - RBITS) | r >> (2 * RBITS - 8),
    716 				g << (8 - GBITS) | g >> (2 * GBITS - 8),
    717 				b << (8 - BBITS) | b >> (2 * BBITS - 8)));
    718 		}
    719 		break;
    720 	case 5: /* 32 bpp */
    721 		vidcvideo_write(VIDC_PALREG, 0x00000000);
    722 		for (i = 0; i < 256; i++)
    723 			vidcvideo_write(VIDC_PALETTE, VIDC_COL(i, i, i));
    724 		break;
    725 	}
    726 }
    727 
    728 int
    729 vidcvideo_blank(int video_off)
    730 {
    731         int ereg;
    732 
    733 	ereg = 1<<12;
    734 	if (vidc_currentmode.timings.flags & VID_NHSYNC)
    735 		ereg |= 1<<16;
    736 	if (vidc_currentmode.timings.flags & VID_NVSYNC)
    737 		ereg |= 1<<18;
    738 
    739 	if (!video_off)
    740     		vidcvideo_write(VIDC_EREG, ereg);
    741 	else
    742 		vidcvideo_write(VIDC_EREG, 0);
    743 	return 0;
    744 }
    745 
    746 /* end of vidc20config.c */
    747