Home | History | Annotate | Line # | Download | only in ixp12x0
ixp12x0.c revision 1.8.2.2
      1  1.8.2.2   skrll /*	$NetBSD: ixp12x0.c,v 1.8.2.2 2004/09/03 12:44:29 skrll Exp $ */
      2      1.1  ichiro /*
      3      1.6  ichiro  * Copyright (c) 2002, 2003
      4      1.1  ichiro  *	Ichiro FUKUHARA <ichiro (at) ichiro.org>.
      5      1.1  ichiro  * All rights reserved.
      6      1.1  ichiro  *
      7      1.1  ichiro  * Redistribution and use in source and binary forms, with or without
      8      1.1  ichiro  * modification, are permitted provided that the following conditions
      9      1.1  ichiro  * are met:
     10      1.1  ichiro  * 1. Redistributions of source code must retain the above copyright
     11      1.1  ichiro  *    notice, this list of conditions and the following disclaimer.
     12      1.1  ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1  ichiro  *    notice, this list of conditions and the following disclaimer in the
     14      1.1  ichiro  *    documentation and/or other materials provided with the distribution.
     15      1.1  ichiro  * 3. All advertising materials mentioning features or use of this software
     16      1.1  ichiro  *    must display the following acknowledgement:
     17      1.1  ichiro  *	This product includes software developed by Ichiro FUKUHARA.
     18      1.1  ichiro  * 4. The name of the company nor the name of the author may be used to
     19      1.1  ichiro  *    endorse or promote products derived from this software without specific
     20      1.1  ichiro  *    prior written permission.
     21      1.1  ichiro  *
     22      1.1  ichiro  * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
     23      1.1  ichiro  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24      1.1  ichiro  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25      1.1  ichiro  * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
     26      1.1  ichiro  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27      1.1  ichiro  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28      1.1  ichiro  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29      1.1  ichiro  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30      1.1  ichiro  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31      1.1  ichiro  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32      1.1  ichiro  * SUCH DAMAGE.
     33      1.1  ichiro  */
     34      1.7     igy 
     35      1.7     igy #include <sys/cdefs.h>
     36  1.8.2.2   skrll __KERNEL_RCSID(0, "$NetBSD: ixp12x0.c,v 1.8.2.2 2004/09/03 12:44:29 skrll Exp $");
     37      1.1  ichiro 
     38      1.1  ichiro #include <sys/param.h>
     39      1.1  ichiro #include <sys/systm.h>
     40      1.1  ichiro #include <sys/device.h>
     41      1.1  ichiro #include <uvm/uvm.h>
     42      1.1  ichiro 
     43      1.1  ichiro #include <machine/bus.h>
     44      1.1  ichiro 
     45      1.1  ichiro #include <arm/ixp12x0/ixp12x0reg.h>
     46      1.1  ichiro #include <arm/ixp12x0/ixp12x0var.h>
     47      1.1  ichiro #include <arm/ixp12x0/ixp12x0_pcireg.h>
     48      1.1  ichiro 
     49      1.1  ichiro static struct ixp12x0_softc *ixp12x0_softc;
     50      1.1  ichiro 
     51      1.1  ichiro void
     52      1.1  ichiro ixp12x0_attach(sc)
     53      1.1  ichiro 	struct ixp12x0_softc *sc;
     54      1.1  ichiro {
     55      1.1  ichiro 	struct pcibus_attach_args pba;
     56      1.1  ichiro 	pcireg_t reg;
     57      1.1  ichiro 
     58      1.1  ichiro 	ixp12x0_softc = sc;
     59      1.1  ichiro 
     60      1.1  ichiro 	printf("\n");
     61  1.8.2.1   skrll 
     62  1.8.2.1   skrll 	sc->sc_iot = &ixp12x0_bs_tag;
     63  1.8.2.1   skrll 
     64      1.1  ichiro 	/*
     65  1.8.2.1   skrll 	 * Mapping for PCI Configuration Spase Registers
     66      1.1  ichiro 	 */
     67  1.8.2.1   skrll 	if (bus_space_map(sc->sc_iot, IXP12X0_PCI_HWBASE, IXP12X0_PCI_SIZE,
     68  1.8.2.1   skrll 			  0, &sc->sc_pci_ioh))
     69  1.8.2.1   skrll 		panic("%s: unable to map PCI registers", sc->sc_dev.dv_xname);
     70  1.8.2.1   skrll 	if (bus_space_map(sc->sc_iot, IXP12X0_PCI_TYPE0_HWBASE,
     71  1.8.2.1   skrll 			  IXP12X0_PCI_TYPE0_SIZE, 0, &sc->sc_conf0_ioh))
     72  1.8.2.1   skrll 		panic("%s: unable to map PCI Configutation 0\n",
     73  1.8.2.1   skrll 		      sc->sc_dev.dv_xname);
     74  1.8.2.1   skrll 	if (bus_space_map(sc->sc_iot, IXP12X0_PCI_TYPE1_HWBASE,
     75  1.8.2.1   skrll 			  IXP12X0_PCI_TYPE0_SIZE, 1, &sc->sc_conf1_ioh))
     76  1.8.2.1   skrll 		panic("%s: unable to map PCI Configutation 1\n",
     77  1.8.2.1   skrll 		      sc->sc_dev.dv_xname);
     78  1.8.2.1   skrll 
     79      1.1  ichiro 	/*
     80      1.1  ichiro 	 * PCI bus reset
     81      1.1  ichiro 	 */
     82      1.6  ichiro 	/* disable PCI command */
     83      1.6  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh,
     84      1.6  ichiro 		PCI_COMMAND_STATUS_REG, 0xffff0000);
     85      1.2  ichiro 	/* XXX assert PCI reset Mode */
     86      1.1  ichiro 	reg = bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh,
     87      1.1  ichiro 		SA_CONTROL) &~ SA_CONTROL_PNR;
     88      1.1  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh,
     89      1.1  ichiro 		SA_CONTROL, reg);
     90      1.1  ichiro 	DELAY(10);
     91      1.1  ichiro 
     92      1.1  ichiro 	/* XXX Disable door bell and outbound interrupt */
     93      1.1  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh,
     94      1.1  ichiro 		PCI_CAP_PTR, 0xc);
     95      1.1  ichiro 	/* Disable door bell int to PCI */
     96      1.1  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh,
     97      1.2  ichiro 		DBELL_PCI_MASK, 0x0);
     98      1.1  ichiro 	/* Disable door bell int to SA-core */
     99      1.1  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh,
    100      1.2  ichiro 		DBELL_SA_MASK, 0x0);
    101      1.1  ichiro 
    102      1.6  ichiro 	/*  We setup a 1:1 memory map of bus<->physical addresses */
    103      1.1  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh,
    104      1.6  ichiro 		PCI_ADDR_EXT,
    105      1.6  ichiro 		PCI_ADDR_EXT_PMSA(IXP12X0_PCI_MEM_HWBASE));
    106      1.1  ichiro 
    107      1.2  ichiro 	/* XXX Negate PCI reset */
    108      1.1  ichiro 	reg = bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh,
    109      1.1  ichiro 		SA_CONTROL) | SA_CONTROL_PNR;
    110      1.1  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh,
    111      1.1  ichiro 		SA_CONTROL, reg);
    112      1.1  ichiro 	DELAY(10);
    113      1.1  ichiro 	/*
    114      1.1  ichiro 	 * specify window size of memory access and SDRAM.
    115      1.1  ichiro 	 */
    116      1.6  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh, IXP_PCI_MEM_BAR,
    117      1.6  ichiro 		IXP1200_PCI_MEM_BAR & IXP_PCI_MEM_BAR_MASK);
    118      1.1  ichiro 
    119      1.6  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh, IXP_PCI_IO_BAR,
    120      1.6  ichiro 		IXP1200_PCI_IO_BAR & IXP_PCI_IO_BAR_MASK);
    121      1.1  ichiro 
    122      1.6  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh, IXP_PCI_DRAM_BAR,
    123      1.6  ichiro 		IXP1200_PCI_DRAM_BAR & IXP_PCI_DRAM_BAR_MASK);
    124      1.1  ichiro 
    125      1.1  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh,
    126      1.1  ichiro 		CSR_BASE_ADDR_MASK, CSR_BASE_ADDR_MASK_1M);
    127      1.1  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh,
    128      1.1  ichiro 		DRAM_BASE_ADDR_MASK, DRAM_BASE_ADDR_MASK_256MB);
    129      1.1  ichiro 
    130      1.6  ichiro #ifdef PCI_DEBUG
    131      1.6  ichiro 	printf("IXP_PCI_MEM_BAR = 0x%08x\nIXP_PCI_IO_BAR = 0x%08x\nIXP_PCI_DRAM_BAR = 0x%08x\nPCI_ADDR_EXT = 0x%08x\nCSR_BASE_ADDR_MASK = 0x%08x\nDRAM_BASE_ADDR_MASK = 0x%08x\n",
    132      1.1  ichiro 	bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh, IXP_PCI_MEM_BAR),
    133      1.1  ichiro 	bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh, IXP_PCI_IO_BAR),
    134      1.1  ichiro 	bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh, IXP_PCI_DRAM_BAR),
    135      1.6  ichiro 	bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh, PCI_ADDR_EXT),
    136      1.6  ichiro 	bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh, CSR_BASE_ADDR_MASK),
    137      1.1  ichiro 	bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh, DRAM_BASE_ADDR_MASK));
    138      1.1  ichiro #endif
    139      1.1  ichiro 	/* Initialize complete */
    140      1.1  ichiro 	reg = bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh,
    141      1.1  ichiro 		SA_CONTROL) | 0x1;
    142      1.1  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh,
    143      1.1  ichiro 		SA_CONTROL, reg);
    144  1.8.2.1   skrll #ifdef PCI_DEBUG
    145      1.1  ichiro 	printf("SA_CONTROL = 0x%08x\n",
    146      1.1  ichiro 		bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh, SA_CONTROL));
    147      1.1  ichiro #endif
    148      1.1  ichiro 	/*
    149      1.1  ichiro 	 * Enable bus mastering and I/O,memory access
    150      1.1  ichiro 	 */
    151      1.1  ichiro 	/* host only */
    152      1.1  ichiro 	reg = bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh,
    153      1.1  ichiro 		PCI_COMMAND_STATUS_REG) |
    154      1.1  ichiro 		PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE |
    155      1.6  ichiro 		PCI_COMMAND_PARITY_ENABLE | PCI_COMMAND_SERR_ENABLE |
    156      1.1  ichiro 		PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_INVALIDATE_ENABLE;
    157      1.1  ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_pci_ioh,
    158      1.1  ichiro 		PCI_COMMAND_STATUS_REG, reg);
    159      1.6  ichiro #ifdef PCI_DEBUG
    160      1.1  ichiro 	printf("PCI_COMMAND_STATUS_REG = 0x%08x\n",
    161      1.1  ichiro 		bus_space_read_4(sc->sc_iot, sc->sc_pci_ioh, PCI_COMMAND_STATUS_REG));
    162      1.1  ichiro #endif
    163      1.1  ichiro 	/*
    164  1.8.2.1   skrll 	 * Initialize the PCI chipset tag.
    165      1.1  ichiro 	 */
    166      1.1  ichiro 	ixp12x0_pci_init(&sc->ia_pci_chipset, sc);
    167      1.6  ichiro 
    168      1.6  ichiro 	/*
    169      1.6  ichiro 	 * Initialize the DMA tags.
    170      1.6  ichiro 	 */
    171      1.6  ichiro 	ixp12x0_pci_dma_init(sc);
    172      1.1  ichiro 
    173      1.1  ichiro 	/*
    174      1.1  ichiro 	 * Attach the PCI bus.
    175      1.1  ichiro 	 */
    176      1.1  ichiro 	pba.pba_pc = &sc->ia_pci_chipset;
    177  1.8.2.1   skrll 	pba.pba_iot = &ixp12x0_bs_tag;
    178  1.8.2.1   skrll 	pba.pba_memt = &ixp12x0_bs_tag;
    179      1.1  ichiro 	pba.pba_dmat = &sc->ia_pci_dmat;
    180      1.8    fvdl 	pba.pba_dmat64 = NULL;
    181      1.1  ichiro 	pba.pba_bus = 0;	/* bus number = 0 */
    182      1.1  ichiro 	pba.pba_intrswiz = 0;	/* XXX */
    183      1.1  ichiro 	pba.pba_intrtag = 0;
    184      1.1  ichiro 	pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED |
    185      1.1  ichiro 		PCI_FLAGS_MRL_OKAY | PCI_FLAGS_MRM_OKAY | PCI_FLAGS_MWI_OKAY;
    186  1.8.2.2   skrll 	(void) config_found_ia(&sc->sc_dev, "pcibus", &pba, pcibusprint);
    187      1.1  ichiro }
    188      1.1  ichiro 
    189      1.1  ichiro void
    190      1.1  ichiro ixp12x0_reset(void)
    191      1.1  ichiro {
    192      1.1  ichiro 	bus_space_write_4(ixp12x0_softc->sc_iot, ixp12x0_softc->sc_pci_ioh,
    193      1.1  ichiro 		IXPPCI_IXP1200_RESET, RESET_FULL);
    194      1.1  ichiro }
    195