ixp12x0_intr.c revision 1.15.30.1 1 1.15.30.1 matt /* $NetBSD: ixp12x0_intr.c,v 1.15.30.1 2007/11/09 05:37:40 matt Exp $ */
2 1.1 ichiro
3 1.1 ichiro /*
4 1.1 ichiro * Copyright (c) 2002 The NetBSD Foundation, Inc.
5 1.1 ichiro * All rights reserved.
6 1.1 ichiro *
7 1.1 ichiro * This code is derived from software contributed to The NetBSD Foundation
8 1.1 ichiro * by Ichiro FUKUHARA and Naoto Shimazaki.
9 1.1 ichiro *
10 1.1 ichiro * Redistribution and use in source and binary forms, with or without
11 1.1 ichiro * modification, are permitted provided that the following conditions
12 1.1 ichiro * are met:
13 1.1 ichiro * 1. Redistributions of source code must retain the above copyright
14 1.1 ichiro * notice, this list of conditions and the following disclaimer.
15 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ichiro * notice, this list of conditions and the following disclaimer in the
17 1.1 ichiro * documentation and/or other materials provided with the distribution.
18 1.1 ichiro * 3. All advertising materials mentioning features or use of this software
19 1.1 ichiro * must display the following acknowledgement:
20 1.1 ichiro * This product includes software developed by the NetBSD
21 1.1 ichiro * Foundation, Inc. and its contributors.
22 1.1 ichiro * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 ichiro * contributors may be used to endorse or promote products derived
24 1.1 ichiro * from this software without specific prior written permission.
25 1.1 ichiro *
26 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 ichiro * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 ichiro * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 ichiro * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 ichiro * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 ichiro * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 ichiro * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 ichiro * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 ichiro * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 ichiro * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 ichiro * POSSIBILITY OF SUCH DAMAGE.
37 1.1 ichiro */
38 1.7 igy
39 1.7 igy #include <sys/cdefs.h>
40 1.15.30.1 matt __KERNEL_RCSID(0, "$NetBSD: ixp12x0_intr.c,v 1.15.30.1 2007/11/09 05:37:40 matt Exp $");
41 1.1 ichiro
42 1.1 ichiro /*
43 1.1 ichiro * Interrupt support for the Intel ixp12x0
44 1.1 ichiro */
45 1.1 ichiro
46 1.1 ichiro #include <sys/param.h>
47 1.1 ichiro #include <sys/systm.h>
48 1.1 ichiro #include <sys/malloc.h>
49 1.4 ichiro #include <sys/termios.h>
50 1.1 ichiro
51 1.1 ichiro #include <uvm/uvm_extern.h>
52 1.1 ichiro
53 1.1 ichiro #include <machine/bus.h>
54 1.1 ichiro #include <machine/intr.h>
55 1.1 ichiro
56 1.1 ichiro #include <arm/cpufunc.h>
57 1.1 ichiro
58 1.1 ichiro #include <arm/ixp12x0/ixp12x0reg.h>
59 1.1 ichiro #include <arm/ixp12x0/ixp12x0var.h>
60 1.1 ichiro #include <arm/ixp12x0/ixp12x0_comreg.h>
61 1.4 ichiro #include <arm/ixp12x0/ixp12x0_comvar.h>
62 1.1 ichiro #include <arm/ixp12x0/ixp12x0_pcireg.h>
63 1.1 ichiro
64 1.10 igy
65 1.1 ichiro extern u_int32_t ixpcom_cr; /* current cr from *_com.c */
66 1.1 ichiro extern u_int32_t ixpcom_imask; /* tell mask to *_com.c */
67 1.1 ichiro
68 1.1 ichiro /* Interrupt handler queues. */
69 1.1 ichiro struct intrq intrq[NIRQ];
70 1.1 ichiro
71 1.1 ichiro /* Interrupts to mask at each level. */
72 1.1 ichiro static u_int32_t imask[NIPL];
73 1.1 ichiro static u_int32_t pci_imask[NIPL];
74 1.1 ichiro
75 1.1 ichiro /* Current interrupt priority level. */
76 1.14 perry volatile int hardware_spl_level;
77 1.1 ichiro
78 1.1 ichiro /* Software copy of the IRQs we have enabled. */
79 1.14 perry volatile u_int32_t intr_enabled;
80 1.14 perry volatile u_int32_t pci_intr_enabled;
81 1.1 ichiro
82 1.1 ichiro /* Interrupts pending. */
83 1.14 perry static volatile int ipending;
84 1.1 ichiro
85 1.1 ichiro /*
86 1.1 ichiro * Map a software interrupt queue index (to the unused bits in the
87 1.1 ichiro * ICU registers -- XXX will need to revisit this if those bits are
88 1.1 ichiro * ever used in future steppings).
89 1.1 ichiro */
90 1.6 igy static const u_int32_t si_to_irqbit[SI_NQUEUES] = {
91 1.1 ichiro IXP12X0_INTR_bit30, /* SI_SOFT */
92 1.1 ichiro IXP12X0_INTR_bit29, /* SI_SOFTCLOCK */
93 1.1 ichiro IXP12X0_INTR_bit28, /* SI_SOFTNET */
94 1.1 ichiro IXP12X0_INTR_bit27, /* SI_SOFTSERIAL */
95 1.1 ichiro };
96 1.1 ichiro
97 1.1 ichiro #define INT_SWMASK \
98 1.1 ichiro ((1U << IXP12X0_INTR_bit30) | (1U << IXP12X0_INTR_bit29) | \
99 1.1 ichiro (1U << IXP12X0_INTR_bit28) | (1U << IXP12X0_INTR_bit27))
100 1.1 ichiro
101 1.1 ichiro #define SI_TO_IRQBIT(si) (1U << si_to_irqbit[(si)])
102 1.1 ichiro
103 1.1 ichiro /*
104 1.1 ichiro * Map a software interrupt queue to an interrupt priority level.
105 1.1 ichiro */
106 1.1 ichiro static const int si_to_ipl[SI_NQUEUES] = {
107 1.1 ichiro IPL_SOFT, /* SI_SOFT */
108 1.1 ichiro IPL_SOFTCLOCK, /* SI_SOFTCLOCK */
109 1.1 ichiro IPL_SOFTNET, /* SI_SOFTNET */
110 1.1 ichiro IPL_SOFTSERIAL, /* SI_SOFTSERIAL */
111 1.1 ichiro };
112 1.1 ichiro
113 1.1 ichiro void ixp12x0_intr_dispatch(struct irqframe *frame);
114 1.9 igy
115 1.9 igy #define IXPREG(reg) *((volatile u_int32_t*) (reg))
116 1.1 ichiro
117 1.14 perry static inline u_int32_t
118 1.1 ichiro ixp12x0_irq_read(void)
119 1.1 ichiro {
120 1.1 ichiro return IXPREG(IXP12X0_IRQ_VBASE) & IXP12X0_INTR_MASK;
121 1.1 ichiro }
122 1.1 ichiro
123 1.14 perry static inline u_int32_t
124 1.1 ichiro ixp12x0_pci_irq_read(void)
125 1.1 ichiro {
126 1.1 ichiro return IXPREG(IXPPCI_IRQ_STATUS);
127 1.1 ichiro }
128 1.1 ichiro
129 1.1 ichiro static void
130 1.1 ichiro ixp12x0_enable_uart_irq(void)
131 1.1 ichiro {
132 1.1 ichiro ixpcom_imask = 0;
133 1.4 ichiro if (ixpcom_sc)
134 1.4 ichiro bus_space_write_4(ixpcom_sc->sc_iot, ixpcom_sc->sc_ioh,
135 1.4 ichiro IXPCOM_CR, ixpcom_cr & ~ixpcom_imask);
136 1.1 ichiro }
137 1.1 ichiro
138 1.1 ichiro static void
139 1.1 ichiro ixp12x0_disable_uart_irq(void)
140 1.1 ichiro {
141 1.1 ichiro ixpcom_imask = CR_RIE | CR_XIE;
142 1.4 ichiro if (ixpcom_sc)
143 1.4 ichiro bus_space_write_4(ixpcom_sc->sc_iot, ixpcom_sc->sc_ioh,
144 1.4 ichiro IXPCOM_CR, ixpcom_cr & ~ixpcom_imask);
145 1.1 ichiro }
146 1.1 ichiro
147 1.1 ichiro static void
148 1.1 ichiro ixp12x0_set_intrmask(u_int32_t irqs, u_int32_t pci_irqs)
149 1.1 ichiro {
150 1.1 ichiro if (irqs & (1U << IXP12X0_INTR_UART)) {
151 1.1 ichiro ixp12x0_disable_uart_irq();
152 1.1 ichiro } else {
153 1.1 ichiro ixp12x0_enable_uart_irq();
154 1.1 ichiro }
155 1.1 ichiro IXPREG(IXPPCI_IRQ_ENABLE_CLEAR) = pci_irqs;
156 1.1 ichiro IXPREG(IXPPCI_IRQ_ENABLE_SET) = pci_intr_enabled & ~pci_irqs;
157 1.1 ichiro }
158 1.1 ichiro
159 1.1 ichiro static void
160 1.1 ichiro ixp12x0_enable_irq(int irq)
161 1.1 ichiro {
162 1.1 ichiro if (irq < SYS_NIRQ) {
163 1.1 ichiro intr_enabled |= (1U << irq);
164 1.1 ichiro switch (irq) {
165 1.1 ichiro case IXP12X0_INTR_UART:
166 1.1 ichiro ixp12x0_enable_uart_irq();
167 1.1 ichiro break;
168 1.1 ichiro
169 1.1 ichiro case IXP12X0_INTR_PCI:
170 1.1 ichiro /* nothing to do */
171 1.1 ichiro break;
172 1.1 ichiro default:
173 1.3 provos panic("enable_irq:bad IRQ %d", irq);
174 1.1 ichiro }
175 1.1 ichiro } else {
176 1.1 ichiro pci_intr_enabled |= (1U << (irq - SYS_NIRQ));
177 1.1 ichiro IXPREG(IXPPCI_IRQ_ENABLE_SET) = (1U << (irq - SYS_NIRQ));
178 1.1 ichiro }
179 1.1 ichiro }
180 1.1 ichiro
181 1.14 perry static inline void
182 1.1 ichiro ixp12x0_disable_irq(int irq)
183 1.1 ichiro {
184 1.1 ichiro if (irq < SYS_NIRQ) {
185 1.1 ichiro intr_enabled ^= ~(1U << irq);
186 1.1 ichiro switch (irq) {
187 1.1 ichiro case IXP12X0_INTR_UART:
188 1.1 ichiro ixp12x0_disable_uart_irq();
189 1.1 ichiro break;
190 1.1 ichiro
191 1.1 ichiro case IXP12X0_INTR_PCI:
192 1.1 ichiro /* nothing to do */
193 1.1 ichiro break;
194 1.1 ichiro default:
195 1.1 ichiro /* nothing to do */
196 1.11 matt break;
197 1.1 ichiro }
198 1.1 ichiro } else {
199 1.2 ichiro pci_intr_enabled &= ~(1U << (irq - SYS_NIRQ));
200 1.1 ichiro IXPREG(IXPPCI_IRQ_ENABLE_CLEAR) = (1U << (irq - SYS_NIRQ));
201 1.1 ichiro }
202 1.1 ichiro }
203 1.1 ichiro
204 1.1 ichiro /*
205 1.1 ichiro * NOTE: This routine must be called with interrupts disabled in the CPSR.
206 1.1 ichiro */
207 1.1 ichiro static void
208 1.1 ichiro ixp12x0_intr_calculate_masks(void)
209 1.1 ichiro {
210 1.1 ichiro struct intrq *iq;
211 1.1 ichiro struct intrhand *ih;
212 1.1 ichiro int irq, ipl;
213 1.1 ichiro
214 1.1 ichiro /* First, figure out which IPLs each IRQ has. */
215 1.1 ichiro for (irq = 0; irq < NIRQ; irq++) {
216 1.1 ichiro int levels = 0;
217 1.1 ichiro iq = &intrq[irq];
218 1.1 ichiro ixp12x0_disable_irq(irq);
219 1.1 ichiro for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
220 1.1 ichiro ih = TAILQ_NEXT(ih, ih_list))
221 1.1 ichiro levels |= (1U << ih->ih_ipl);
222 1.1 ichiro iq->iq_levels = levels;
223 1.1 ichiro }
224 1.1 ichiro
225 1.1 ichiro /* Next, figure out which IRQs are used by each IPL. */
226 1.1 ichiro for (ipl = 0; ipl < NIPL; ipl++) {
227 1.1 ichiro int irqs = 0;
228 1.1 ichiro int pci_irqs = 0;
229 1.1 ichiro for (irq = 0; irq < SYS_NIRQ; irq++) {
230 1.1 ichiro if (intrq[irq].iq_levels & (1U << ipl))
231 1.1 ichiro irqs |= (1U << irq);
232 1.1 ichiro }
233 1.1 ichiro imask[ipl] = irqs;
234 1.1 ichiro for (irq = 0; irq < SYS_NIRQ; irq++) {
235 1.1 ichiro if (intrq[irq + SYS_NIRQ].iq_levels & (1U << ipl))
236 1.1 ichiro pci_irqs |= (1U << irq);
237 1.1 ichiro }
238 1.1 ichiro pci_imask[ipl] = pci_irqs;
239 1.1 ichiro }
240 1.1 ichiro
241 1.1 ichiro imask[IPL_NONE] = 0;
242 1.1 ichiro pci_imask[IPL_NONE] = 0;
243 1.1 ichiro
244 1.1 ichiro /*
245 1.1 ichiro * Initialize the soft interrupt masks to block themselves.
246 1.1 ichiro */
247 1.1 ichiro imask[IPL_SOFT] = SI_TO_IRQBIT(SI_SOFT);
248 1.1 ichiro imask[IPL_SOFTCLOCK] = SI_TO_IRQBIT(SI_SOFTCLOCK);
249 1.1 ichiro imask[IPL_SOFTNET] = SI_TO_IRQBIT(SI_SOFTNET);
250 1.1 ichiro imask[IPL_SOFTSERIAL] = SI_TO_IRQBIT(SI_SOFTSERIAL);
251 1.1 ichiro
252 1.1 ichiro /*
253 1.1 ichiro * splsoftclock() is the only interface that users of the
254 1.1 ichiro * generic software interrupt facility have to block their
255 1.1 ichiro * soft intrs, so splsoftclock() must also block IPL_SOFT.
256 1.1 ichiro */
257 1.1 ichiro imask[IPL_SOFTCLOCK] |= imask[IPL_SOFT];
258 1.1 ichiro pci_imask[IPL_SOFTCLOCK] |= pci_imask[IPL_SOFT];
259 1.1 ichiro
260 1.1 ichiro /*
261 1.1 ichiro * splsoftnet() must also block splsoftclock(), since we don't
262 1.1 ichiro * want timer-driven network events to occur while we're
263 1.1 ichiro * processing incoming packets.
264 1.1 ichiro */
265 1.1 ichiro imask[IPL_SOFTNET] |= imask[IPL_SOFTCLOCK];
266 1.1 ichiro pci_imask[IPL_SOFTNET] |= pci_imask[IPL_SOFTCLOCK];
267 1.1 ichiro
268 1.1 ichiro /*
269 1.15 wiz * Enforce a hierarchy that gives "slow" device (or devices with
270 1.1 ichiro * limited input buffer space/"real-time" requirements) a better
271 1.1 ichiro * chance at not dropping data.
272 1.1 ichiro */
273 1.1 ichiro imask[IPL_BIO] |= imask[IPL_SOFTNET];
274 1.1 ichiro pci_imask[IPL_BIO] |= pci_imask[IPL_SOFTNET];
275 1.1 ichiro imask[IPL_NET] |= imask[IPL_BIO];
276 1.1 ichiro pci_imask[IPL_NET] |= pci_imask[IPL_BIO];
277 1.6 igy imask[IPL_SOFTSERIAL] |= imask[IPL_NET];
278 1.1 ichiro pci_imask[IPL_SOFTSERIAL] |= pci_imask[IPL_NET];
279 1.1 ichiro imask[IPL_TTY] |= imask[IPL_SOFTSERIAL];
280 1.1 ichiro pci_imask[IPL_TTY] |= pci_imask[IPL_SOFTSERIAL];
281 1.1 ichiro
282 1.1 ichiro /*
283 1.1 ichiro * splvm() blocks all interrupts that use the kernel memory
284 1.1 ichiro * allocation facilities.
285 1.1 ichiro */
286 1.8 thorpej imask[IPL_VM] |= imask[IPL_TTY];
287 1.8 thorpej pci_imask[IPL_VM] |= pci_imask[IPL_TTY];
288 1.1 ichiro
289 1.1 ichiro /*
290 1.1 ichiro * Audio devices are not allowed to perform memory allocation
291 1.1 ichiro * in their interrupt routines, and they have fairly "real-time"
292 1.1 ichiro * requirements, so give them a high interrupt priority.
293 1.1 ichiro */
294 1.8 thorpej imask[IPL_AUDIO] |= imask[IPL_VM];
295 1.8 thorpej pci_imask[IPL_AUDIO] |= pci_imask[IPL_VM];
296 1.1 ichiro
297 1.1 ichiro /*
298 1.1 ichiro * splclock() must block anything that uses the scheduler.
299 1.1 ichiro */
300 1.1 ichiro imask[IPL_CLOCK] |= imask[IPL_AUDIO];
301 1.1 ichiro pci_imask[IPL_CLOCK] |= pci_imask[IPL_AUDIO];
302 1.1 ichiro
303 1.1 ichiro /*
304 1.5 ichiro * No separate statclock on the IXP12x0.
305 1.1 ichiro */
306 1.1 ichiro imask[IPL_STATCLOCK] |= imask[IPL_CLOCK];
307 1.1 ichiro pci_imask[IPL_STATCLOCK] |= pci_imask[IPL_CLOCK];
308 1.1 ichiro
309 1.1 ichiro /*
310 1.1 ichiro * splhigh() must block "everything".
311 1.1 ichiro */
312 1.1 ichiro imask[IPL_HIGH] |= imask[IPL_STATCLOCK];
313 1.1 ichiro pci_imask[IPL_HIGH] |= pci_imask[IPL_STATCLOCK];
314 1.1 ichiro
315 1.1 ichiro /*
316 1.1 ichiro * XXX We need serial drivers to run at the absolute highest priority
317 1.1 ichiro * in order to avoid overruns, so serial > high.
318 1.1 ichiro */
319 1.1 ichiro imask[IPL_SERIAL] |= imask[IPL_HIGH];
320 1.1 ichiro pci_imask[IPL_SERIAL] |= pci_imask[IPL_HIGH];
321 1.1 ichiro
322 1.1 ichiro /*
323 1.1 ichiro * Now compute which IRQs must be blocked when servicing any
324 1.1 ichiro * given IRQ.
325 1.1 ichiro */
326 1.1 ichiro for (irq = 0; irq < NIRQ; irq++) {
327 1.1 ichiro int irqs;
328 1.1 ichiro int pci_irqs;
329 1.1 ichiro
330 1.1 ichiro if (irq < SYS_NIRQ) {
331 1.1 ichiro irqs = (1U << irq);
332 1.1 ichiro pci_irqs = 0;
333 1.1 ichiro } else {
334 1.1 ichiro irqs = 0;
335 1.1 ichiro pci_irqs = (1U << (irq - SYS_NIRQ));
336 1.1 ichiro }
337 1.1 ichiro iq = &intrq[irq];
338 1.1 ichiro if (TAILQ_FIRST(&iq->iq_list) != NULL)
339 1.1 ichiro ixp12x0_enable_irq(irq);
340 1.1 ichiro for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
341 1.1 ichiro ih = TAILQ_NEXT(ih, ih_list)) {
342 1.1 ichiro irqs |= imask[ih->ih_ipl];
343 1.1 ichiro pci_irqs |= pci_imask[ih->ih_ipl];
344 1.1 ichiro }
345 1.1 ichiro iq->iq_mask = irqs;
346 1.1 ichiro iq->iq_pci_mask = pci_irqs;
347 1.1 ichiro }
348 1.1 ichiro }
349 1.1 ichiro
350 1.1 ichiro static void
351 1.1 ichiro ixp12x0_do_pending(void)
352 1.1 ichiro {
353 1.1 ichiro static __cpu_simple_lock_t processing = __SIMPLELOCK_UNLOCKED;
354 1.1 ichiro int new;
355 1.1 ichiro u_int oldirqstate;
356 1.1 ichiro
357 1.1 ichiro if (__cpu_simple_lock_try(&processing) == 0)
358 1.1 ichiro return;
359 1.1 ichiro
360 1.15.30.1 matt new = curcpl();
361 1.1 ichiro
362 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
363 1.1 ichiro
364 1.1 ichiro #define DO_SOFTINT(si) \
365 1.1 ichiro if ((ipending & ~imask[new]) & SI_TO_IRQBIT(si)) { \
366 1.1 ichiro ipending &= ~SI_TO_IRQBIT(si); \
367 1.15.30.1 matt set_curcpl(si_to_ipl[(si)]); \
368 1.1 ichiro restore_interrupts(oldirqstate); \
369 1.1 ichiro softintr_dispatch(si); \
370 1.1 ichiro oldirqstate = disable_interrupts(I32_bit); \
371 1.15.30.1 matt set_curcpl(new); \
372 1.1 ichiro }
373 1.1 ichiro
374 1.1 ichiro DO_SOFTINT(SI_SOFTSERIAL);
375 1.1 ichiro DO_SOFTINT(SI_SOFTNET);
376 1.1 ichiro DO_SOFTINT(SI_SOFTCLOCK);
377 1.1 ichiro DO_SOFTINT(SI_SOFT);
378 1.1 ichiro
379 1.1 ichiro __cpu_simple_unlock(&processing);
380 1.1 ichiro
381 1.1 ichiro restore_interrupts(oldirqstate);
382 1.1 ichiro }
383 1.1 ichiro
384 1.14 perry inline void
385 1.1 ichiro splx(int new)
386 1.1 ichiro {
387 1.1 ichiro int old;
388 1.1 ichiro u_int oldirqstate;
389 1.1 ichiro
390 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
391 1.15.30.1 matt old = curcpl();
392 1.15.30.1 matt set_curcpl(new);
393 1.10 igy if (new != hardware_spl_level) {
394 1.10 igy hardware_spl_level = new;
395 1.10 igy ixp12x0_set_intrmask(imask[new], pci_imask[new]);
396 1.10 igy }
397 1.1 ichiro restore_interrupts(oldirqstate);
398 1.1 ichiro
399 1.1 ichiro /* If there are software interrupts to process, do it. */
400 1.1 ichiro if ((ipending & INT_SWMASK) & ~imask[new])
401 1.1 ichiro ixp12x0_do_pending();
402 1.1 ichiro }
403 1.1 ichiro
404 1.1 ichiro int
405 1.1 ichiro _splraise(int ipl)
406 1.1 ichiro {
407 1.10 igy int old;
408 1.10 igy u_int oldirqstate;
409 1.1 ichiro
410 1.10 igy oldirqstate = disable_interrupts(I32_bit);
411 1.15.30.1 matt old = curcpl();
412 1.15.30.1 matt set_curcpl(ipl);
413 1.10 igy restore_interrupts(oldirqstate);
414 1.1 ichiro return (old);
415 1.1 ichiro }
416 1.1 ichiro
417 1.1 ichiro int
418 1.1 ichiro _spllower(int ipl)
419 1.1 ichiro {
420 1.15.30.1 matt int old = curcpl();
421 1.1 ichiro
422 1.1 ichiro if (old <= ipl)
423 1.1 ichiro return (old);
424 1.1 ichiro splx(ipl);
425 1.1 ichiro return (old);
426 1.1 ichiro }
427 1.1 ichiro
428 1.1 ichiro void
429 1.1 ichiro _setsoftintr(int si)
430 1.1 ichiro {
431 1.1 ichiro u_int oldirqstate;
432 1.1 ichiro
433 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
434 1.1 ichiro ipending |= SI_TO_IRQBIT(si);
435 1.1 ichiro restore_interrupts(oldirqstate);
436 1.1 ichiro
437 1.1 ichiro /* Process unmasked pending soft interrupts. */
438 1.15.30.1 matt if ((ipending & INT_SWMASK) & ~imask[curcpl()])
439 1.1 ichiro ixp12x0_do_pending();
440 1.1 ichiro }
441 1.1 ichiro
442 1.1 ichiro /*
443 1.1 ichiro * ixp12x0_intr_init:
444 1.1 ichiro *
445 1.1 ichiro * Initialize the rest of the interrupt subsystem, making it
446 1.1 ichiro * ready to handle interrupts from devices.
447 1.1 ichiro */
448 1.1 ichiro void
449 1.1 ichiro ixp12x0_intr_init(void)
450 1.1 ichiro {
451 1.1 ichiro struct intrq *iq;
452 1.1 ichiro int i;
453 1.1 ichiro
454 1.1 ichiro intr_enabled = 0;
455 1.1 ichiro pci_intr_enabled = 0;
456 1.1 ichiro
457 1.1 ichiro for (i = 0; i < NIRQ; i++) {
458 1.1 ichiro iq = &intrq[i];
459 1.1 ichiro TAILQ_INIT(&iq->iq_list);
460 1.1 ichiro
461 1.1 ichiro sprintf(iq->iq_name, "ipl %d", i);
462 1.1 ichiro evcnt_attach_dynamic(&iq->iq_ev, EVCNT_TYPE_INTR,
463 1.1 ichiro NULL, "ixpintr", iq->iq_name);
464 1.1 ichiro }
465 1.15.30.1 matt curcpu()->ci_intr_depth = 0;
466 1.15.30.1 matt curcpu()->ci_cpl = 0;
467 1.10 igy hardware_spl_level = 0;
468 1.1 ichiro
469 1.5 ichiro ixp12x0_intr_calculate_masks();
470 1.5 ichiro
471 1.1 ichiro /* Enable IRQs (don't yet use FIQs). */
472 1.1 ichiro enable_interrupts(I32_bit);
473 1.1 ichiro }
474 1.1 ichiro
475 1.1 ichiro void *
476 1.1 ichiro ixp12x0_intr_establish(int irq, int ipl, int (*ih_func)(void *), void *arg)
477 1.1 ichiro {
478 1.1 ichiro struct intrq* iq;
479 1.1 ichiro struct intrhand* ih;
480 1.1 ichiro u_int oldirqstate;
481 1.1 ichiro #ifdef DEBUG
482 1.5 ichiro printf("ixp12x0_intr_establish(irq=%d, ipl=%d, ih_func=%08x, arg=%08x)\n",
483 1.1 ichiro irq, ipl, (u_int32_t) ih_func, (u_int32_t) arg);
484 1.1 ichiro #endif
485 1.1 ichiro if (irq < 0 || irq > NIRQ)
486 1.1 ichiro panic("ixp12x0_intr_establish: IRQ %d out of range", ipl);
487 1.1 ichiro if (ipl < 0 || ipl > NIPL)
488 1.1 ichiro panic("ixp12x0_intr_establish: IPL %d out of range", ipl);
489 1.1 ichiro
490 1.1 ichiro ih = malloc(sizeof(*ih), M_DEVBUF, M_NOWAIT);
491 1.1 ichiro if (ih == NULL)
492 1.1 ichiro return (NULL);
493 1.1 ichiro
494 1.1 ichiro ih->ih_func = ih_func;
495 1.1 ichiro ih->ih_arg = arg;
496 1.1 ichiro ih->ih_irq = irq;
497 1.1 ichiro ih->ih_ipl = ipl;
498 1.1 ichiro
499 1.1 ichiro iq = &intrq[irq];
500 1.5 ichiro iq->iq_ist = IST_LEVEL;
501 1.1 ichiro
502 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
503 1.1 ichiro TAILQ_INSERT_TAIL(&iq->iq_list, ih, ih_list);
504 1.1 ichiro ixp12x0_intr_calculate_masks();
505 1.1 ichiro restore_interrupts(oldirqstate);
506 1.1 ichiro
507 1.1 ichiro return (ih);
508 1.1 ichiro }
509 1.1 ichiro
510 1.1 ichiro void
511 1.1 ichiro ixp12x0_intr_disestablish(void *cookie)
512 1.1 ichiro {
513 1.1 ichiro struct intrhand* ih = cookie;
514 1.1 ichiro struct intrq* iq = &intrq[ih->ih_ipl];
515 1.1 ichiro u_int oldirqstate;
516 1.1 ichiro
517 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
518 1.1 ichiro TAILQ_REMOVE(&iq->iq_list, ih, ih_list);
519 1.1 ichiro ixp12x0_intr_calculate_masks();
520 1.1 ichiro restore_interrupts(oldirqstate);
521 1.1 ichiro }
522 1.1 ichiro
523 1.1 ichiro void
524 1.12 he ixp12x0_intr_dispatch(struct irqframe *frame)
525 1.1 ichiro {
526 1.1 ichiro struct intrq* iq;
527 1.1 ichiro struct intrhand* ih;
528 1.1 ichiro u_int oldirqstate;
529 1.1 ichiro int pcpl;
530 1.1 ichiro u_int32_t hwpend;
531 1.1 ichiro u_int32_t pci_hwpend;
532 1.1 ichiro int irq;
533 1.1 ichiro u_int32_t ibit;
534 1.1 ichiro
535 1.15.30.1 matt pcpl = curcpl();
536 1.1 ichiro
537 1.1 ichiro hwpend = ixp12x0_irq_read();
538 1.1 ichiro pci_hwpend = ixp12x0_pci_irq_read();
539 1.1 ichiro
540 1.10 igy hardware_spl_level = pcpl;
541 1.10 igy ixp12x0_set_intrmask(imask[pcpl] | hwpend,
542 1.10 igy pci_imask[pcpl] | pci_hwpend);
543 1.10 igy
544 1.10 igy hwpend &= ~imask[pcpl];
545 1.10 igy pci_hwpend &= ~pci_imask[pcpl];
546 1.10 igy
547 1.1 ichiro while (hwpend) {
548 1.1 ichiro irq = ffs(hwpend) - 1;
549 1.1 ichiro ibit = (1U << irq);
550 1.1 ichiro
551 1.1 ichiro iq = &intrq[irq];
552 1.1 ichiro iq->iq_ev.ev_count++;
553 1.1 ichiro uvmexp.intrs++;
554 1.1 ichiro for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
555 1.1 ichiro ih = TAILQ_NEXT(ih, ih_list)) {
556 1.10 igy int ipl;
557 1.10 igy
558 1.15.30.1 matt curcpu()->ci_cpl = ipl = ih->ih_ipl;
559 1.1 ichiro oldirqstate = enable_interrupts(I32_bit);
560 1.1 ichiro (void) (*ih->ih_func)(ih->ih_arg ? ih->ih_arg : frame);
561 1.1 ichiro restore_interrupts(oldirqstate);
562 1.1 ichiro hwpend &= ~ibit;
563 1.1 ichiro }
564 1.1 ichiro }
565 1.1 ichiro while (pci_hwpend) {
566 1.1 ichiro irq = ffs(pci_hwpend) - 1;
567 1.1 ichiro ibit = (1U << irq);
568 1.1 ichiro
569 1.1 ichiro iq = &intrq[irq + SYS_NIRQ];
570 1.1 ichiro iq->iq_ev.ev_count++;
571 1.1 ichiro uvmexp.intrs++;
572 1.1 ichiro for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
573 1.1 ichiro ih = TAILQ_NEXT(ih, ih_list)) {
574 1.1 ichiro int ipl;
575 1.1 ichiro
576 1.15.30.1 matt curcpu()->ci_cpl = ipl = ih->ih_ipl;
577 1.1 ichiro oldirqstate = enable_interrupts(I32_bit);
578 1.1 ichiro (void) (*ih->ih_func)(ih->ih_arg ? ih->ih_arg : frame);
579 1.1 ichiro restore_interrupts(oldirqstate);
580 1.1 ichiro pci_hwpend &= ~ibit;
581 1.1 ichiro }
582 1.1 ichiro }
583 1.1 ichiro
584 1.15.30.1 matt curcpu()->ci_cpl = pcpl;
585 1.10 igy hardware_spl_level = pcpl;
586 1.10 igy ixp12x0_set_intrmask(imask[pcpl], pci_imask[pcpl]);
587 1.1 ichiro
588 1.1 ichiro /* Check for pendings soft intrs. */
589 1.1 ichiro if ((ipending & INT_SWMASK) & ~imask[pcpl]) {
590 1.1 ichiro oldirqstate = enable_interrupts(I32_bit);
591 1.1 ichiro ixp12x0_do_pending();
592 1.1 ichiro restore_interrupts(oldirqstate);
593 1.1 ichiro }
594 1.1 ichiro }
595