ixp12x0_intr.c revision 1.15.30.2 1 1.15.30.2 matt /* $NetBSD: ixp12x0_intr.c,v 1.15.30.2 2008/01/09 01:45:20 matt Exp $ */
2 1.1 ichiro
3 1.1 ichiro /*
4 1.1 ichiro * Copyright (c) 2002 The NetBSD Foundation, Inc.
5 1.1 ichiro * All rights reserved.
6 1.1 ichiro *
7 1.1 ichiro * This code is derived from software contributed to The NetBSD Foundation
8 1.1 ichiro * by Ichiro FUKUHARA and Naoto Shimazaki.
9 1.1 ichiro *
10 1.1 ichiro * Redistribution and use in source and binary forms, with or without
11 1.1 ichiro * modification, are permitted provided that the following conditions
12 1.1 ichiro * are met:
13 1.1 ichiro * 1. Redistributions of source code must retain the above copyright
14 1.1 ichiro * notice, this list of conditions and the following disclaimer.
15 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ichiro * notice, this list of conditions and the following disclaimer in the
17 1.1 ichiro * documentation and/or other materials provided with the distribution.
18 1.1 ichiro * 3. All advertising materials mentioning features or use of this software
19 1.1 ichiro * must display the following acknowledgement:
20 1.1 ichiro * This product includes software developed by the NetBSD
21 1.1 ichiro * Foundation, Inc. and its contributors.
22 1.1 ichiro * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 ichiro * contributors may be used to endorse or promote products derived
24 1.1 ichiro * from this software without specific prior written permission.
25 1.1 ichiro *
26 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 ichiro * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 ichiro * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 ichiro * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 ichiro * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 ichiro * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 ichiro * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 ichiro * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 ichiro * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 ichiro * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 ichiro * POSSIBILITY OF SUCH DAMAGE.
37 1.1 ichiro */
38 1.7 igy
39 1.7 igy #include <sys/cdefs.h>
40 1.15.30.2 matt __KERNEL_RCSID(0, "$NetBSD: ixp12x0_intr.c,v 1.15.30.2 2008/01/09 01:45:20 matt Exp $");
41 1.1 ichiro
42 1.1 ichiro /*
43 1.1 ichiro * Interrupt support for the Intel ixp12x0
44 1.1 ichiro */
45 1.1 ichiro
46 1.1 ichiro #include <sys/param.h>
47 1.1 ichiro #include <sys/systm.h>
48 1.1 ichiro #include <sys/malloc.h>
49 1.15.30.2 matt #include <sys/simplelock.h>
50 1.4 ichiro #include <sys/termios.h>
51 1.1 ichiro
52 1.1 ichiro #include <uvm/uvm_extern.h>
53 1.1 ichiro
54 1.1 ichiro #include <machine/bus.h>
55 1.1 ichiro #include <machine/intr.h>
56 1.1 ichiro
57 1.1 ichiro #include <arm/cpufunc.h>
58 1.1 ichiro
59 1.1 ichiro #include <arm/ixp12x0/ixp12x0reg.h>
60 1.1 ichiro #include <arm/ixp12x0/ixp12x0var.h>
61 1.1 ichiro #include <arm/ixp12x0/ixp12x0_comreg.h>
62 1.4 ichiro #include <arm/ixp12x0/ixp12x0_comvar.h>
63 1.1 ichiro #include <arm/ixp12x0/ixp12x0_pcireg.h>
64 1.1 ichiro
65 1.10 igy
66 1.1 ichiro extern u_int32_t ixpcom_cr; /* current cr from *_com.c */
67 1.1 ichiro extern u_int32_t ixpcom_imask; /* tell mask to *_com.c */
68 1.1 ichiro
69 1.1 ichiro /* Interrupt handler queues. */
70 1.1 ichiro struct intrq intrq[NIRQ];
71 1.1 ichiro
72 1.1 ichiro /* Interrupts to mask at each level. */
73 1.1 ichiro static u_int32_t imask[NIPL];
74 1.1 ichiro static u_int32_t pci_imask[NIPL];
75 1.1 ichiro
76 1.1 ichiro /* Current interrupt priority level. */
77 1.14 perry volatile int hardware_spl_level;
78 1.1 ichiro
79 1.1 ichiro /* Software copy of the IRQs we have enabled. */
80 1.14 perry volatile u_int32_t intr_enabled;
81 1.14 perry volatile u_int32_t pci_intr_enabled;
82 1.1 ichiro
83 1.1 ichiro /* Interrupts pending. */
84 1.14 perry static volatile int ipending;
85 1.1 ichiro
86 1.15.30.2 matt #ifdef __HAVE_FAST_SOFTINTS
87 1.1 ichiro /*
88 1.1 ichiro * Map a software interrupt queue index (to the unused bits in the
89 1.1 ichiro * ICU registers -- XXX will need to revisit this if those bits are
90 1.1 ichiro * ever used in future steppings).
91 1.1 ichiro */
92 1.6 igy static const u_int32_t si_to_irqbit[SI_NQUEUES] = {
93 1.1 ichiro IXP12X0_INTR_bit30, /* SI_SOFT */
94 1.1 ichiro IXP12X0_INTR_bit29, /* SI_SOFTCLOCK */
95 1.1 ichiro IXP12X0_INTR_bit28, /* SI_SOFTNET */
96 1.1 ichiro IXP12X0_INTR_bit27, /* SI_SOFTSERIAL */
97 1.1 ichiro };
98 1.1 ichiro
99 1.1 ichiro #define INT_SWMASK \
100 1.1 ichiro ((1U << IXP12X0_INTR_bit30) | (1U << IXP12X0_INTR_bit29) | \
101 1.1 ichiro (1U << IXP12X0_INTR_bit28) | (1U << IXP12X0_INTR_bit27))
102 1.1 ichiro
103 1.1 ichiro #define SI_TO_IRQBIT(si) (1U << si_to_irqbit[(si)])
104 1.1 ichiro
105 1.1 ichiro /*
106 1.1 ichiro * Map a software interrupt queue to an interrupt priority level.
107 1.1 ichiro */
108 1.15.30.2 matt static const int si_to_ipl[] = {
109 1.15.30.2 matt [SI_SOFTBIO] = IPL_SOFTBIO,
110 1.15.30.2 matt [SI_SOFTCLOCK] = IPL_SOFTCLOCK,
111 1.15.30.2 matt [SI_SOFTNET] = IPL_SOFTNET,
112 1.15.30.2 matt [SI_SOFTSERIAL] = IPL_SOFTSERIAL,
113 1.1 ichiro };
114 1.15.30.2 matt #endif /* __HAVE_FAST_SOFTINTS */
115 1.1 ichiro
116 1.1 ichiro void ixp12x0_intr_dispatch(struct irqframe *frame);
117 1.9 igy
118 1.9 igy #define IXPREG(reg) *((volatile u_int32_t*) (reg))
119 1.1 ichiro
120 1.14 perry static inline u_int32_t
121 1.1 ichiro ixp12x0_irq_read(void)
122 1.1 ichiro {
123 1.1 ichiro return IXPREG(IXP12X0_IRQ_VBASE) & IXP12X0_INTR_MASK;
124 1.1 ichiro }
125 1.1 ichiro
126 1.14 perry static inline u_int32_t
127 1.1 ichiro ixp12x0_pci_irq_read(void)
128 1.1 ichiro {
129 1.1 ichiro return IXPREG(IXPPCI_IRQ_STATUS);
130 1.1 ichiro }
131 1.1 ichiro
132 1.1 ichiro static void
133 1.1 ichiro ixp12x0_enable_uart_irq(void)
134 1.1 ichiro {
135 1.1 ichiro ixpcom_imask = 0;
136 1.4 ichiro if (ixpcom_sc)
137 1.4 ichiro bus_space_write_4(ixpcom_sc->sc_iot, ixpcom_sc->sc_ioh,
138 1.4 ichiro IXPCOM_CR, ixpcom_cr & ~ixpcom_imask);
139 1.1 ichiro }
140 1.1 ichiro
141 1.1 ichiro static void
142 1.1 ichiro ixp12x0_disable_uart_irq(void)
143 1.1 ichiro {
144 1.1 ichiro ixpcom_imask = CR_RIE | CR_XIE;
145 1.4 ichiro if (ixpcom_sc)
146 1.4 ichiro bus_space_write_4(ixpcom_sc->sc_iot, ixpcom_sc->sc_ioh,
147 1.4 ichiro IXPCOM_CR, ixpcom_cr & ~ixpcom_imask);
148 1.1 ichiro }
149 1.1 ichiro
150 1.1 ichiro static void
151 1.1 ichiro ixp12x0_set_intrmask(u_int32_t irqs, u_int32_t pci_irqs)
152 1.1 ichiro {
153 1.1 ichiro if (irqs & (1U << IXP12X0_INTR_UART)) {
154 1.1 ichiro ixp12x0_disable_uart_irq();
155 1.1 ichiro } else {
156 1.1 ichiro ixp12x0_enable_uart_irq();
157 1.1 ichiro }
158 1.1 ichiro IXPREG(IXPPCI_IRQ_ENABLE_CLEAR) = pci_irqs;
159 1.1 ichiro IXPREG(IXPPCI_IRQ_ENABLE_SET) = pci_intr_enabled & ~pci_irqs;
160 1.1 ichiro }
161 1.1 ichiro
162 1.1 ichiro static void
163 1.1 ichiro ixp12x0_enable_irq(int irq)
164 1.1 ichiro {
165 1.1 ichiro if (irq < SYS_NIRQ) {
166 1.1 ichiro intr_enabled |= (1U << irq);
167 1.1 ichiro switch (irq) {
168 1.1 ichiro case IXP12X0_INTR_UART:
169 1.1 ichiro ixp12x0_enable_uart_irq();
170 1.1 ichiro break;
171 1.1 ichiro
172 1.1 ichiro case IXP12X0_INTR_PCI:
173 1.1 ichiro /* nothing to do */
174 1.1 ichiro break;
175 1.1 ichiro default:
176 1.3 provos panic("enable_irq:bad IRQ %d", irq);
177 1.1 ichiro }
178 1.1 ichiro } else {
179 1.1 ichiro pci_intr_enabled |= (1U << (irq - SYS_NIRQ));
180 1.1 ichiro IXPREG(IXPPCI_IRQ_ENABLE_SET) = (1U << (irq - SYS_NIRQ));
181 1.1 ichiro }
182 1.1 ichiro }
183 1.1 ichiro
184 1.14 perry static inline void
185 1.1 ichiro ixp12x0_disable_irq(int irq)
186 1.1 ichiro {
187 1.1 ichiro if (irq < SYS_NIRQ) {
188 1.1 ichiro intr_enabled ^= ~(1U << irq);
189 1.1 ichiro switch (irq) {
190 1.1 ichiro case IXP12X0_INTR_UART:
191 1.1 ichiro ixp12x0_disable_uart_irq();
192 1.1 ichiro break;
193 1.1 ichiro
194 1.1 ichiro case IXP12X0_INTR_PCI:
195 1.1 ichiro /* nothing to do */
196 1.1 ichiro break;
197 1.1 ichiro default:
198 1.1 ichiro /* nothing to do */
199 1.11 matt break;
200 1.1 ichiro }
201 1.1 ichiro } else {
202 1.2 ichiro pci_intr_enabled &= ~(1U << (irq - SYS_NIRQ));
203 1.1 ichiro IXPREG(IXPPCI_IRQ_ENABLE_CLEAR) = (1U << (irq - SYS_NIRQ));
204 1.1 ichiro }
205 1.1 ichiro }
206 1.1 ichiro
207 1.1 ichiro /*
208 1.1 ichiro * NOTE: This routine must be called with interrupts disabled in the CPSR.
209 1.1 ichiro */
210 1.1 ichiro static void
211 1.1 ichiro ixp12x0_intr_calculate_masks(void)
212 1.1 ichiro {
213 1.1 ichiro struct intrq *iq;
214 1.1 ichiro struct intrhand *ih;
215 1.1 ichiro int irq, ipl;
216 1.1 ichiro
217 1.1 ichiro /* First, figure out which IPLs each IRQ has. */
218 1.1 ichiro for (irq = 0; irq < NIRQ; irq++) {
219 1.1 ichiro int levels = 0;
220 1.1 ichiro iq = &intrq[irq];
221 1.1 ichiro ixp12x0_disable_irq(irq);
222 1.1 ichiro for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
223 1.1 ichiro ih = TAILQ_NEXT(ih, ih_list))
224 1.1 ichiro levels |= (1U << ih->ih_ipl);
225 1.1 ichiro iq->iq_levels = levels;
226 1.1 ichiro }
227 1.1 ichiro
228 1.1 ichiro /* Next, figure out which IRQs are used by each IPL. */
229 1.1 ichiro for (ipl = 0; ipl < NIPL; ipl++) {
230 1.1 ichiro int irqs = 0;
231 1.1 ichiro int pci_irqs = 0;
232 1.1 ichiro for (irq = 0; irq < SYS_NIRQ; irq++) {
233 1.1 ichiro if (intrq[irq].iq_levels & (1U << ipl))
234 1.1 ichiro irqs |= (1U << irq);
235 1.1 ichiro }
236 1.1 ichiro imask[ipl] = irqs;
237 1.1 ichiro for (irq = 0; irq < SYS_NIRQ; irq++) {
238 1.1 ichiro if (intrq[irq + SYS_NIRQ].iq_levels & (1U << ipl))
239 1.1 ichiro pci_irqs |= (1U << irq);
240 1.1 ichiro }
241 1.1 ichiro pci_imask[ipl] = pci_irqs;
242 1.1 ichiro }
243 1.1 ichiro
244 1.15.30.2 matt KASSERT(imask[IPL_NONE] == 0);
245 1.15.30.2 matt KASSERT(pci_imask[IPL_NONE] == 0);
246 1.1 ichiro
247 1.15.30.2 matt #ifdef __HAVE_FAST_SOFTINTS
248 1.1 ichiro /*
249 1.1 ichiro * Initialize the soft interrupt masks to block themselves.
250 1.1 ichiro */
251 1.15.30.2 matt imask[IPL_SOFTBIO] = SI_TO_IRQBIT(SI_SOFTBIO);
252 1.1 ichiro imask[IPL_SOFTCLOCK] = SI_TO_IRQBIT(SI_SOFTCLOCK);
253 1.1 ichiro imask[IPL_SOFTNET] = SI_TO_IRQBIT(SI_SOFTNET);
254 1.1 ichiro imask[IPL_SOFTSERIAL] = SI_TO_IRQBIT(SI_SOFTSERIAL);
255 1.15.30.2 matt #endif
256 1.1 ichiro
257 1.1 ichiro /*
258 1.1 ichiro * splsoftclock() is the only interface that users of the
259 1.1 ichiro * generic software interrupt facility have to block their
260 1.1 ichiro * soft intrs, so splsoftclock() must also block IPL_SOFT.
261 1.1 ichiro */
262 1.15.30.2 matt imask[IPL_SOFTCLOCK] |= imask[IPL_SOFTBIO];
263 1.15.30.2 matt pci_imask[IPL_SOFTCLOCK] |= pci_imask[IPL_SOFTBIO];
264 1.1 ichiro
265 1.1 ichiro /*
266 1.1 ichiro * splsoftnet() must also block splsoftclock(), since we don't
267 1.1 ichiro * want timer-driven network events to occur while we're
268 1.1 ichiro * processing incoming packets.
269 1.1 ichiro */
270 1.1 ichiro imask[IPL_SOFTNET] |= imask[IPL_SOFTCLOCK];
271 1.1 ichiro pci_imask[IPL_SOFTNET] |= pci_imask[IPL_SOFTCLOCK];
272 1.1 ichiro
273 1.1 ichiro /*
274 1.15 wiz * Enforce a hierarchy that gives "slow" device (or devices with
275 1.1 ichiro * limited input buffer space/"real-time" requirements) a better
276 1.1 ichiro * chance at not dropping data.
277 1.1 ichiro */
278 1.15.30.2 matt imask[IPL_SOFTSERIAL] |= imask[IPL_SOFTNET];
279 1.15.30.2 matt pci_imask[IPL_SOFTSERIAL] |= pci_imask[IPL_SOFTNET];
280 1.1 ichiro
281 1.1 ichiro /*
282 1.1 ichiro * splvm() blocks all interrupts that use the kernel memory
283 1.1 ichiro * allocation facilities.
284 1.1 ichiro */
285 1.15.30.2 matt imask[IPL_VM] |= imask[IPL_SOFTSERIAL];
286 1.15.30.2 matt pci_imask[IPL_VM] |= pci_imask[IPL_SOFTSERIAL];
287 1.1 ichiro
288 1.1 ichiro /*
289 1.1 ichiro * splclock() must block anything that uses the scheduler.
290 1.1 ichiro */
291 1.15.30.2 matt imask[IPL_CLOCK] |= imask[IPL_VM];
292 1.15.30.2 matt pci_imask[IPL_CLOCK] |= pci_imask[IPL_VM];
293 1.1 ichiro
294 1.1 ichiro /*
295 1.1 ichiro * splhigh() must block "everything".
296 1.1 ichiro */
297 1.15.30.2 matt imask[IPL_HIGH] |= imask[IPL_CLOCK];
298 1.15.30.2 matt pci_imask[IPL_HIGH] |= pci_imask[IPL_CLOCK];
299 1.1 ichiro
300 1.1 ichiro /*
301 1.1 ichiro * Now compute which IRQs must be blocked when servicing any
302 1.1 ichiro * given IRQ.
303 1.1 ichiro */
304 1.1 ichiro for (irq = 0; irq < NIRQ; irq++) {
305 1.1 ichiro int irqs;
306 1.1 ichiro int pci_irqs;
307 1.1 ichiro
308 1.1 ichiro if (irq < SYS_NIRQ) {
309 1.1 ichiro irqs = (1U << irq);
310 1.1 ichiro pci_irqs = 0;
311 1.1 ichiro } else {
312 1.1 ichiro irqs = 0;
313 1.1 ichiro pci_irqs = (1U << (irq - SYS_NIRQ));
314 1.1 ichiro }
315 1.1 ichiro iq = &intrq[irq];
316 1.1 ichiro if (TAILQ_FIRST(&iq->iq_list) != NULL)
317 1.1 ichiro ixp12x0_enable_irq(irq);
318 1.1 ichiro for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
319 1.1 ichiro ih = TAILQ_NEXT(ih, ih_list)) {
320 1.1 ichiro irqs |= imask[ih->ih_ipl];
321 1.1 ichiro pci_irqs |= pci_imask[ih->ih_ipl];
322 1.1 ichiro }
323 1.1 ichiro iq->iq_mask = irqs;
324 1.1 ichiro iq->iq_pci_mask = pci_irqs;
325 1.1 ichiro }
326 1.1 ichiro }
327 1.1 ichiro
328 1.15.30.2 matt #ifdef __HAVE_FAST_SOFTINTS
329 1.1 ichiro static void
330 1.1 ichiro ixp12x0_do_pending(void)
331 1.1 ichiro {
332 1.1 ichiro static __cpu_simple_lock_t processing = __SIMPLELOCK_UNLOCKED;
333 1.1 ichiro int new;
334 1.1 ichiro u_int oldirqstate;
335 1.1 ichiro
336 1.1 ichiro if (__cpu_simple_lock_try(&processing) == 0)
337 1.1 ichiro return;
338 1.1 ichiro
339 1.15.30.1 matt new = curcpl();
340 1.1 ichiro
341 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
342 1.1 ichiro
343 1.1 ichiro #define DO_SOFTINT(si) \
344 1.1 ichiro if ((ipending & ~imask[new]) & SI_TO_IRQBIT(si)) { \
345 1.1 ichiro ipending &= ~SI_TO_IRQBIT(si); \
346 1.15.30.1 matt set_curcpl(si_to_ipl[(si)]); \
347 1.1 ichiro restore_interrupts(oldirqstate); \
348 1.1 ichiro softintr_dispatch(si); \
349 1.1 ichiro oldirqstate = disable_interrupts(I32_bit); \
350 1.15.30.1 matt set_curcpl(new); \
351 1.1 ichiro }
352 1.1 ichiro
353 1.1 ichiro DO_SOFTINT(SI_SOFTSERIAL);
354 1.1 ichiro DO_SOFTINT(SI_SOFTNET);
355 1.1 ichiro DO_SOFTINT(SI_SOFTCLOCK);
356 1.1 ichiro DO_SOFTINT(SI_SOFT);
357 1.1 ichiro
358 1.1 ichiro __cpu_simple_unlock(&processing);
359 1.1 ichiro
360 1.1 ichiro restore_interrupts(oldirqstate);
361 1.1 ichiro }
362 1.15.30.2 matt #endif
363 1.1 ichiro
364 1.14 perry inline void
365 1.1 ichiro splx(int new)
366 1.1 ichiro {
367 1.1 ichiro int old;
368 1.1 ichiro u_int oldirqstate;
369 1.1 ichiro
370 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
371 1.15.30.1 matt old = curcpl();
372 1.15.30.1 matt set_curcpl(new);
373 1.10 igy if (new != hardware_spl_level) {
374 1.10 igy hardware_spl_level = new;
375 1.10 igy ixp12x0_set_intrmask(imask[new], pci_imask[new]);
376 1.10 igy }
377 1.1 ichiro restore_interrupts(oldirqstate);
378 1.1 ichiro
379 1.15.30.2 matt #ifdef __HAVE_FAST_SOFTINTS
380 1.1 ichiro /* If there are software interrupts to process, do it. */
381 1.1 ichiro if ((ipending & INT_SWMASK) & ~imask[new])
382 1.1 ichiro ixp12x0_do_pending();
383 1.15.30.2 matt #endif
384 1.1 ichiro }
385 1.1 ichiro
386 1.1 ichiro int
387 1.1 ichiro _splraise(int ipl)
388 1.1 ichiro {
389 1.10 igy int old;
390 1.10 igy u_int oldirqstate;
391 1.1 ichiro
392 1.10 igy oldirqstate = disable_interrupts(I32_bit);
393 1.15.30.1 matt old = curcpl();
394 1.15.30.1 matt set_curcpl(ipl);
395 1.10 igy restore_interrupts(oldirqstate);
396 1.1 ichiro return (old);
397 1.1 ichiro }
398 1.1 ichiro
399 1.1 ichiro int
400 1.1 ichiro _spllower(int ipl)
401 1.1 ichiro {
402 1.15.30.1 matt int old = curcpl();
403 1.1 ichiro
404 1.1 ichiro if (old <= ipl)
405 1.1 ichiro return (old);
406 1.1 ichiro splx(ipl);
407 1.1 ichiro return (old);
408 1.1 ichiro }
409 1.1 ichiro
410 1.15.30.2 matt #ifdef __HAVE_FAST_SOFTINTS
411 1.1 ichiro void
412 1.1 ichiro _setsoftintr(int si)
413 1.1 ichiro {
414 1.1 ichiro u_int oldirqstate;
415 1.1 ichiro
416 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
417 1.1 ichiro ipending |= SI_TO_IRQBIT(si);
418 1.1 ichiro restore_interrupts(oldirqstate);
419 1.1 ichiro
420 1.1 ichiro /* Process unmasked pending soft interrupts. */
421 1.15.30.1 matt if ((ipending & INT_SWMASK) & ~imask[curcpl()])
422 1.1 ichiro ixp12x0_do_pending();
423 1.1 ichiro }
424 1.15.30.2 matt #endif
425 1.1 ichiro
426 1.1 ichiro /*
427 1.1 ichiro * ixp12x0_intr_init:
428 1.1 ichiro *
429 1.1 ichiro * Initialize the rest of the interrupt subsystem, making it
430 1.1 ichiro * ready to handle interrupts from devices.
431 1.1 ichiro */
432 1.1 ichiro void
433 1.1 ichiro ixp12x0_intr_init(void)
434 1.1 ichiro {
435 1.1 ichiro struct intrq *iq;
436 1.1 ichiro int i;
437 1.1 ichiro
438 1.1 ichiro intr_enabled = 0;
439 1.1 ichiro pci_intr_enabled = 0;
440 1.1 ichiro
441 1.1 ichiro for (i = 0; i < NIRQ; i++) {
442 1.1 ichiro iq = &intrq[i];
443 1.1 ichiro TAILQ_INIT(&iq->iq_list);
444 1.1 ichiro
445 1.1 ichiro sprintf(iq->iq_name, "ipl %d", i);
446 1.1 ichiro evcnt_attach_dynamic(&iq->iq_ev, EVCNT_TYPE_INTR,
447 1.1 ichiro NULL, "ixpintr", iq->iq_name);
448 1.1 ichiro }
449 1.15.30.1 matt curcpu()->ci_intr_depth = 0;
450 1.15.30.1 matt curcpu()->ci_cpl = 0;
451 1.10 igy hardware_spl_level = 0;
452 1.1 ichiro
453 1.5 ichiro ixp12x0_intr_calculate_masks();
454 1.5 ichiro
455 1.1 ichiro /* Enable IRQs (don't yet use FIQs). */
456 1.1 ichiro enable_interrupts(I32_bit);
457 1.1 ichiro }
458 1.1 ichiro
459 1.1 ichiro void *
460 1.1 ichiro ixp12x0_intr_establish(int irq, int ipl, int (*ih_func)(void *), void *arg)
461 1.1 ichiro {
462 1.1 ichiro struct intrq* iq;
463 1.1 ichiro struct intrhand* ih;
464 1.1 ichiro u_int oldirqstate;
465 1.1 ichiro #ifdef DEBUG
466 1.5 ichiro printf("ixp12x0_intr_establish(irq=%d, ipl=%d, ih_func=%08x, arg=%08x)\n",
467 1.1 ichiro irq, ipl, (u_int32_t) ih_func, (u_int32_t) arg);
468 1.1 ichiro #endif
469 1.1 ichiro if (irq < 0 || irq > NIRQ)
470 1.1 ichiro panic("ixp12x0_intr_establish: IRQ %d out of range", ipl);
471 1.1 ichiro if (ipl < 0 || ipl > NIPL)
472 1.1 ichiro panic("ixp12x0_intr_establish: IPL %d out of range", ipl);
473 1.1 ichiro
474 1.1 ichiro ih = malloc(sizeof(*ih), M_DEVBUF, M_NOWAIT);
475 1.1 ichiro if (ih == NULL)
476 1.1 ichiro return (NULL);
477 1.1 ichiro
478 1.1 ichiro ih->ih_func = ih_func;
479 1.1 ichiro ih->ih_arg = arg;
480 1.1 ichiro ih->ih_irq = irq;
481 1.1 ichiro ih->ih_ipl = ipl;
482 1.1 ichiro
483 1.1 ichiro iq = &intrq[irq];
484 1.5 ichiro iq->iq_ist = IST_LEVEL;
485 1.1 ichiro
486 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
487 1.1 ichiro TAILQ_INSERT_TAIL(&iq->iq_list, ih, ih_list);
488 1.1 ichiro ixp12x0_intr_calculate_masks();
489 1.1 ichiro restore_interrupts(oldirqstate);
490 1.1 ichiro
491 1.1 ichiro return (ih);
492 1.1 ichiro }
493 1.1 ichiro
494 1.1 ichiro void
495 1.1 ichiro ixp12x0_intr_disestablish(void *cookie)
496 1.1 ichiro {
497 1.1 ichiro struct intrhand* ih = cookie;
498 1.1 ichiro struct intrq* iq = &intrq[ih->ih_ipl];
499 1.1 ichiro u_int oldirqstate;
500 1.1 ichiro
501 1.1 ichiro oldirqstate = disable_interrupts(I32_bit);
502 1.1 ichiro TAILQ_REMOVE(&iq->iq_list, ih, ih_list);
503 1.1 ichiro ixp12x0_intr_calculate_masks();
504 1.1 ichiro restore_interrupts(oldirqstate);
505 1.1 ichiro }
506 1.1 ichiro
507 1.1 ichiro void
508 1.12 he ixp12x0_intr_dispatch(struct irqframe *frame)
509 1.1 ichiro {
510 1.1 ichiro struct intrq* iq;
511 1.1 ichiro struct intrhand* ih;
512 1.1 ichiro u_int oldirqstate;
513 1.1 ichiro int pcpl;
514 1.1 ichiro u_int32_t hwpend;
515 1.1 ichiro u_int32_t pci_hwpend;
516 1.1 ichiro int irq;
517 1.1 ichiro u_int32_t ibit;
518 1.1 ichiro
519 1.15.30.1 matt pcpl = curcpl();
520 1.1 ichiro
521 1.1 ichiro hwpend = ixp12x0_irq_read();
522 1.1 ichiro pci_hwpend = ixp12x0_pci_irq_read();
523 1.1 ichiro
524 1.10 igy hardware_spl_level = pcpl;
525 1.10 igy ixp12x0_set_intrmask(imask[pcpl] | hwpend,
526 1.10 igy pci_imask[pcpl] | pci_hwpend);
527 1.10 igy
528 1.10 igy hwpend &= ~imask[pcpl];
529 1.10 igy pci_hwpend &= ~pci_imask[pcpl];
530 1.10 igy
531 1.1 ichiro while (hwpend) {
532 1.1 ichiro irq = ffs(hwpend) - 1;
533 1.1 ichiro ibit = (1U << irq);
534 1.1 ichiro
535 1.1 ichiro iq = &intrq[irq];
536 1.1 ichiro iq->iq_ev.ev_count++;
537 1.1 ichiro uvmexp.intrs++;
538 1.1 ichiro for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
539 1.1 ichiro ih = TAILQ_NEXT(ih, ih_list)) {
540 1.10 igy int ipl;
541 1.10 igy
542 1.15.30.1 matt curcpu()->ci_cpl = ipl = ih->ih_ipl;
543 1.1 ichiro oldirqstate = enable_interrupts(I32_bit);
544 1.1 ichiro (void) (*ih->ih_func)(ih->ih_arg ? ih->ih_arg : frame);
545 1.1 ichiro restore_interrupts(oldirqstate);
546 1.1 ichiro hwpend &= ~ibit;
547 1.1 ichiro }
548 1.1 ichiro }
549 1.1 ichiro while (pci_hwpend) {
550 1.1 ichiro irq = ffs(pci_hwpend) - 1;
551 1.1 ichiro ibit = (1U << irq);
552 1.1 ichiro
553 1.1 ichiro iq = &intrq[irq + SYS_NIRQ];
554 1.1 ichiro iq->iq_ev.ev_count++;
555 1.1 ichiro uvmexp.intrs++;
556 1.1 ichiro for (ih = TAILQ_FIRST(&iq->iq_list); ih != NULL;
557 1.1 ichiro ih = TAILQ_NEXT(ih, ih_list)) {
558 1.1 ichiro int ipl;
559 1.1 ichiro
560 1.15.30.1 matt curcpu()->ci_cpl = ipl = ih->ih_ipl;
561 1.1 ichiro oldirqstate = enable_interrupts(I32_bit);
562 1.1 ichiro (void) (*ih->ih_func)(ih->ih_arg ? ih->ih_arg : frame);
563 1.1 ichiro restore_interrupts(oldirqstate);
564 1.1 ichiro pci_hwpend &= ~ibit;
565 1.1 ichiro }
566 1.1 ichiro }
567 1.1 ichiro
568 1.15.30.1 matt curcpu()->ci_cpl = pcpl;
569 1.10 igy hardware_spl_level = pcpl;
570 1.10 igy ixp12x0_set_intrmask(imask[pcpl], pci_imask[pcpl]);
571 1.1 ichiro
572 1.15.30.2 matt #ifdef __HAVE_FAST_SOFTINTS
573 1.1 ichiro /* Check for pendings soft intrs. */
574 1.1 ichiro if ((ipending & INT_SWMASK) & ~imask[pcpl]) {
575 1.1 ichiro oldirqstate = enable_interrupts(I32_bit);
576 1.1 ichiro ixp12x0_do_pending();
577 1.1 ichiro restore_interrupts(oldirqstate);
578 1.1 ichiro }
579 1.15.30.2 matt #endif
580 1.1 ichiro }
581