Home | History | Annotate | Line # | Download | only in ixp12x0
ixp12x0_io.c revision 1.5
      1  1.5  ichiro /*	$NetBSD: ixp12x0_io.c,v 1.5 2002/12/22 11:28:37 ichiro Exp $ */
      2  1.1  ichiro 
      3  1.1  ichiro /*
      4  1.1  ichiro  * Copyright (c) 2002
      5  1.1  ichiro  *	Ichiro FUKUHARA <ichiro (at) ichiro.org>.
      6  1.1  ichiro  * All rights reserved.
      7  1.1  ichiro  *
      8  1.1  ichiro  * Redistribution and use in source and binary forms, with or without
      9  1.1  ichiro  * modification, are permitted provided that the following conditions
     10  1.1  ichiro  * are met:
     11  1.1  ichiro  * 1. Redistributions of source code must retain the above copyright
     12  1.1  ichiro  *    notice, this list of conditions and the following disclaimer.
     13  1.1  ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1  ichiro  *    notice, this list of conditions and the following disclaimer in the
     15  1.1  ichiro  *    documentation and/or other materials provided with the distribution.
     16  1.1  ichiro  * 3. All advertising materials mentioning features or use of this software
     17  1.1  ichiro  *    must display the following acknowledgement:
     18  1.1  ichiro  *	This product includes software developed by Ichiro FUKUHARA.
     19  1.1  ichiro  * 4. The name of the company nor the name of the author may be used to
     20  1.1  ichiro  *    endorse or promote products derived from this software without specific
     21  1.1  ichiro  *    prior written permission.
     22  1.1  ichiro  *
     23  1.1  ichiro  * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
     24  1.1  ichiro  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25  1.1  ichiro  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26  1.1  ichiro  * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
     27  1.1  ichiro  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28  1.1  ichiro  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29  1.1  ichiro  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30  1.1  ichiro  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31  1.1  ichiro  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32  1.1  ichiro  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33  1.1  ichiro  * SUCH DAMAGE.
     34  1.1  ichiro  */
     35  1.1  ichiro 
     36  1.1  ichiro /*
     37  1.1  ichiro  * bus_space I/O functions for ixp12x0
     38  1.1  ichiro  */
     39  1.1  ichiro 
     40  1.1  ichiro #include <sys/param.h>
     41  1.1  ichiro #include <sys/systm.h>
     42  1.1  ichiro #include <sys/queue.h>
     43  1.1  ichiro 
     44  1.1  ichiro #include <uvm/uvm.h>
     45  1.1  ichiro 
     46  1.1  ichiro #include <machine/bus.h>
     47  1.1  ichiro 
     48  1.1  ichiro #include <arm/ixp12x0/ixp12x0reg.h>
     49  1.1  ichiro #include <arm/ixp12x0/ixp12x0var.h>
     50  1.1  ichiro 
     51  1.1  ichiro /* Proto types for all the bus_space structure functions */
     52  1.1  ichiro bs_protos(ixp12x0);
     53  1.1  ichiro bs_protos(ixp12x0_io);
     54  1.1  ichiro bs_protos(ixp12x0_mem);
     55  1.1  ichiro bs_protos(generic);
     56  1.1  ichiro bs_protos(generic_armv4);
     57  1.1  ichiro bs_protos(bs_notimpl);
     58  1.1  ichiro 
     59  1.1  ichiro struct bus_space ixp12x0_bs_tag = {
     60  1.1  ichiro 	/* cookie */
     61  1.1  ichiro 	(void *) 0,
     62  1.1  ichiro 
     63  1.1  ichiro 	/* mapping/unmapping */
     64  1.1  ichiro 	NULL,
     65  1.1  ichiro 	NULL,
     66  1.1  ichiro 	ixp12x0_bs_subregion,
     67  1.1  ichiro 
     68  1.1  ichiro 	/* allocation/deallocation */
     69  1.1  ichiro 	NULL,
     70  1.1  ichiro 	NULL,
     71  1.1  ichiro 
     72  1.1  ichiro 	/* get kernel virtual address */
     73  1.1  ichiro 	ixp12x0_bs_vaddr,
     74  1.1  ichiro 
     75  1.1  ichiro 	/* mmap bus space for userland */
     76  1.1  ichiro 	ixp12x0_bs_mmap,
     77  1.1  ichiro 
     78  1.1  ichiro 	/* barrier */
     79  1.1  ichiro 	ixp12x0_bs_barrier,
     80  1.1  ichiro 
     81  1.1  ichiro 	/* read (single) */
     82  1.1  ichiro 	generic_bs_r_1,
     83  1.1  ichiro 	generic_armv4_bs_r_2,
     84  1.1  ichiro 	generic_bs_r_4,
     85  1.1  ichiro 	bs_notimpl_bs_r_8,
     86  1.1  ichiro 
     87  1.1  ichiro 	/* read multiple */
     88  1.1  ichiro 	generic_bs_rm_1,
     89  1.1  ichiro 	generic_armv4_bs_rm_2,
     90  1.1  ichiro 	generic_bs_rm_4,
     91  1.1  ichiro 	bs_notimpl_bs_rm_8,
     92  1.1  ichiro 
     93  1.1  ichiro 	/* read region */
     94  1.1  ichiro 	bs_notimpl_bs_rr_1,
     95  1.1  ichiro 	generic_armv4_bs_rr_2,
     96  1.1  ichiro 	generic_bs_rr_4,
     97  1.1  ichiro 	bs_notimpl_bs_rr_8,
     98  1.1  ichiro 
     99  1.1  ichiro 	/* write (single) */
    100  1.1  ichiro 	generic_bs_w_1,
    101  1.1  ichiro 	generic_armv4_bs_w_2,
    102  1.1  ichiro 	generic_bs_w_4,
    103  1.1  ichiro 	bs_notimpl_bs_w_8,
    104  1.1  ichiro 
    105  1.1  ichiro 	/* write multiple */
    106  1.1  ichiro 	generic_bs_wm_1,
    107  1.1  ichiro 	generic_armv4_bs_wm_2,
    108  1.1  ichiro 	generic_bs_wm_4,
    109  1.1  ichiro 	bs_notimpl_bs_wm_8,
    110  1.1  ichiro 
    111  1.1  ichiro 	/* write region */
    112  1.1  ichiro 	bs_notimpl_bs_wr_1,
    113  1.1  ichiro 	generic_armv4_bs_wr_2,
    114  1.5  ichiro 	generic_bs_wr_4,
    115  1.1  ichiro 	bs_notimpl_bs_wr_8,
    116  1.1  ichiro 
    117  1.1  ichiro 	/* set multiple */
    118  1.1  ichiro 	bs_notimpl_bs_sm_1,
    119  1.1  ichiro 	bs_notimpl_bs_sm_2,
    120  1.1  ichiro 	bs_notimpl_bs_sm_4,
    121  1.1  ichiro 	bs_notimpl_bs_sm_8,
    122  1.1  ichiro 
    123  1.1  ichiro 	/* set region */
    124  1.1  ichiro 	bs_notimpl_bs_sr_1,
    125  1.1  ichiro 	generic_armv4_bs_sr_2,
    126  1.4  ichiro 	generic_bs_sr_4,
    127  1.1  ichiro 	bs_notimpl_bs_sr_8,
    128  1.1  ichiro 
    129  1.1  ichiro 	/* copy */
    130  1.1  ichiro 	bs_notimpl_bs_c_1,
    131  1.1  ichiro 	generic_armv4_bs_c_2,
    132  1.1  ichiro 	bs_notimpl_bs_c_4,
    133  1.1  ichiro 	bs_notimpl_bs_c_8,
    134  1.1  ichiro };
    135  1.1  ichiro 
    136  1.1  ichiro void
    137  1.1  ichiro ixp12x0_bs_init(bs, cookie)
    138  1.1  ichiro 	bus_space_tag_t bs;
    139  1.1  ichiro 	void *cookie;
    140  1.1  ichiro {
    141  1.1  ichiro 	*bs = ixp12x0_bs_tag;
    142  1.1  ichiro 	bs->bs_cookie = cookie;
    143  1.1  ichiro }
    144  1.1  ichiro 
    145  1.1  ichiro void
    146  1.1  ichiro ixp12x0_io_bs_init(bs, cookie)
    147  1.1  ichiro 	bus_space_tag_t bs;
    148  1.1  ichiro 	void *cookie;
    149  1.1  ichiro {
    150  1.1  ichiro 	*bs = ixp12x0_bs_tag;
    151  1.1  ichiro 	bs->bs_cookie = cookie;
    152  1.1  ichiro 
    153  1.1  ichiro 	bs->bs_map = ixp12x0_io_bs_map;
    154  1.1  ichiro 	bs->bs_unmap = ixp12x0_io_bs_unmap;
    155  1.1  ichiro 	bs->bs_alloc = ixp12x0_io_bs_alloc;
    156  1.1  ichiro 	bs->bs_free = ixp12x0_io_bs_free;
    157  1.1  ichiro 
    158  1.1  ichiro 	bs->bs_vaddr = ixp12x0_io_bs_vaddr;
    159  1.1  ichiro }
    160  1.1  ichiro void
    161  1.1  ichiro ixp12x0_mem_bs_init(bs, cookie)
    162  1.1  ichiro 	bus_space_tag_t bs;
    163  1.1  ichiro 	void *cookie;
    164  1.1  ichiro {
    165  1.1  ichiro 	*bs = ixp12x0_bs_tag;
    166  1.1  ichiro 	bs->bs_cookie = cookie;
    167  1.1  ichiro 
    168  1.1  ichiro 	bs->bs_map = ixp12x0_mem_bs_map;
    169  1.1  ichiro 	bs->bs_unmap = ixp12x0_mem_bs_unmap;
    170  1.1  ichiro 	bs->bs_alloc = ixp12x0_mem_bs_alloc;
    171  1.1  ichiro 	bs->bs_free = ixp12x0_mem_bs_free;
    172  1.1  ichiro 
    173  1.1  ichiro 	bs->bs_mmap = ixp12x0_mem_bs_mmap;
    174  1.1  ichiro }
    175  1.1  ichiro 
    176  1.1  ichiro /* mem bus space functions */
    177  1.1  ichiro 
    178  1.1  ichiro int
    179  1.1  ichiro ixp12x0_mem_bs_map(t, bpa, size, cacheable, bshp)
    180  1.1  ichiro 	void *t;
    181  1.1  ichiro 	bus_addr_t bpa;
    182  1.1  ichiro 	bus_size_t size;
    183  1.1  ichiro 	int cacheable;
    184  1.1  ichiro 	bus_space_handle_t *bshp;
    185  1.1  ichiro {
    186  1.1  ichiro #if 0
    187  1.1  ichiro 	struct ixp12x0_softc *sc = t;
    188  1.1  ichiro #endif
    189  1.1  ichiro 	paddr_t pa, endpa;
    190  1.1  ichiro 	vaddr_t va;
    191  1.1  ichiro 
    192  1.3  ichiro 	if ((bpa + size) >= IXP12X0_PCI_MEM_VBASE + IXP12X0_PCI_MEM_SIZE)
    193  1.1  ichiro 		return (EINVAL);
    194  1.1  ichiro 	/*
    195  1.1  ichiro 	 * PCI MEM space is mapped same address as real memory
    196  1.1  ichiro 	 */
    197  1.1  ichiro 
    198  1.3  ichiro 	pa = trunc_page(bpa);
    199  1.3  ichiro 	endpa = round_page(bpa + size);
    200  1.1  ichiro 
    201  1.1  ichiro 	/* XXX use extent manager to check duplicate mapping */
    202  1.1  ichiro 
    203  1.1  ichiro 	va = uvm_km_valloc(kernel_map, endpa - pa);
    204  1.1  ichiro 	if (va == 0)
    205  1.1  ichiro 		return(ENOMEM);
    206  1.1  ichiro 
    207  1.1  ichiro 	/* Store the bus space handle */
    208  1.1  ichiro 	*bshp = va + (bpa & PAGE_MASK);
    209  1.1  ichiro 
    210  1.1  ichiro 	for(; pa < endpa; pa += PAGE_SIZE, va += PAGE_SIZE) {
    211  1.1  ichiro 		pmap_enter(pmap_kernel(), va, pa,
    212  1.3  ichiro 		    VM_PROT_READ | VM_PROT_WRITE,
    213  1.3  ichiro 		    VM_PROT_READ | VM_PROT_WRITE | PMAP_WIRED);
    214  1.1  ichiro 	}
    215  1.1  ichiro 	pmap_update(pmap_kernel());
    216  1.1  ichiro 
    217  1.1  ichiro 	return(0);
    218  1.1  ichiro }
    219  1.1  ichiro 
    220  1.1  ichiro void
    221  1.1  ichiro ixp12x0_mem_bs_unmap(t, bsh, size)
    222  1.1  ichiro 	void *t;
    223  1.1  ichiro 	bus_space_handle_t bsh;
    224  1.1  ichiro 	bus_size_t size;
    225  1.1  ichiro {
    226  1.1  ichiro 	vaddr_t startva, endva;
    227  1.1  ichiro 
    228  1.1  ichiro 	startva = trunc_page(bsh);
    229  1.1  ichiro 	endva = round_page(bsh + size);
    230  1.1  ichiro 
    231  1.1  ichiro 	uvm_km_free(kernel_map, startva, endva - startva);
    232  1.1  ichiro }
    233  1.1  ichiro 
    234  1.1  ichiro int
    235  1.1  ichiro ixp12x0_mem_bs_alloc(t, rstart, rend, size, alignment, boundary, cacheable,
    236  1.1  ichiro     bpap, bshp)
    237  1.1  ichiro 	void *t;
    238  1.1  ichiro 	bus_addr_t rstart, rend;
    239  1.1  ichiro 	bus_size_t size, alignment, boundary;
    240  1.1  ichiro 	int cacheable;
    241  1.1  ichiro 	bus_addr_t *bpap;
    242  1.1  ichiro 	bus_space_handle_t *bshp;
    243  1.1  ichiro {
    244  1.2  provos 	panic("ixp12x0_mem_bs_alloc(): Help!");
    245  1.1  ichiro }
    246  1.1  ichiro 
    247  1.1  ichiro void
    248  1.1  ichiro ixp12x0_mem_bs_free(t, bsh, size)
    249  1.1  ichiro 	void *t;
    250  1.1  ichiro 	bus_space_handle_t bsh;
    251  1.1  ichiro 	bus_size_t size;
    252  1.1  ichiro {
    253  1.2  provos 	panic("ixp12x0_mem_bs_free(): Help!");
    254  1.1  ichiro }
    255  1.1  ichiro 
    256  1.1  ichiro paddr_t
    257  1.1  ichiro ixp12x0_mem_bs_mmap(t, addr, off, prot, flags)
    258  1.1  ichiro 	void *t;
    259  1.1  ichiro 	bus_addr_t addr;
    260  1.1  ichiro 	off_t off;
    261  1.1  ichiro 	int prot;
    262  1.1  ichiro 	int flags;
    263  1.1  ichiro {
    264  1.1  ichiro 	/* Not supported. */
    265  1.1  ichiro 	return (-1);
    266  1.1  ichiro }
    267  1.1  ichiro 
    268  1.1  ichiro /* I/O bus space functions */
    269  1.1  ichiro 
    270  1.1  ichiro int
    271  1.1  ichiro ixp12x0_io_bs_map(t, bpa, size, cacheable, bshp)
    272  1.1  ichiro 	void *t;
    273  1.1  ichiro 	bus_addr_t bpa;
    274  1.1  ichiro 	bus_size_t size;
    275  1.1  ichiro 	int cacheable;
    276  1.1  ichiro 	bus_space_handle_t *bshp;
    277  1.1  ichiro {
    278  1.1  ichiro #if 0
    279  1.1  ichiro 	struct ixp12x0_softc *sc = t;
    280  1.1  ichiro #endif
    281  1.1  ichiro #if 0
    282  1.1  ichiro 	if ((bpa + size) >= IXP12X0_PCI_IO_SIZE)
    283  1.1  ichiro 		return (EINVAL);
    284  1.1  ichiro #endif
    285  1.1  ichiro 	/*
    286  1.1  ichiro 	 * PCI I/O space is mapped at virtual address of each evaluation board.
    287  1.1  ichiro 	 * Translate the bus address to the virtual address.
    288  1.1  ichiro 	 */
    289  1.1  ichiro 	*bshp = bpa + IXP12X0_PCI_IO_VBASE;
    290  1.1  ichiro 
    291  1.1  ichiro 	return(0);
    292  1.1  ichiro }
    293  1.1  ichiro 
    294  1.1  ichiro void
    295  1.1  ichiro ixp12x0_io_bs_unmap(t, bsh, size)
    296  1.1  ichiro 	void *t;
    297  1.1  ichiro 	bus_space_handle_t bsh;
    298  1.1  ichiro 	bus_size_t size;
    299  1.1  ichiro {
    300  1.1  ichiro 	/*
    301  1.1  ichiro 	 * Temporary implementation
    302  1.1  ichiro 	 */
    303  1.1  ichiro }
    304  1.1  ichiro 
    305  1.1  ichiro int
    306  1.1  ichiro ixp12x0_io_bs_alloc(t, rstart, rend, size, alignment, boundary, cacheable,
    307  1.1  ichiro     bpap, bshp)
    308  1.1  ichiro 	void *t;
    309  1.1  ichiro 	bus_addr_t rstart, rend;
    310  1.1  ichiro 	bus_size_t size, alignment, boundary;
    311  1.1  ichiro 	int cacheable;
    312  1.1  ichiro 	bus_addr_t *bpap;
    313  1.1  ichiro 	bus_space_handle_t *bshp;
    314  1.1  ichiro {
    315  1.2  provos 	panic("ixp12x0_io_bs_alloc(): Help!");
    316  1.1  ichiro }
    317  1.1  ichiro 
    318  1.1  ichiro void
    319  1.1  ichiro ixp12x0_io_bs_free(t, bsh, size)
    320  1.1  ichiro 	void *t;
    321  1.1  ichiro 	bus_space_handle_t bsh;
    322  1.1  ichiro 	bus_size_t size;
    323  1.1  ichiro {
    324  1.2  provos 	panic("ixp12x0_io_bs_free(): Help!");
    325  1.1  ichiro }
    326  1.1  ichiro 
    327  1.1  ichiro void *
    328  1.1  ichiro ixp12x0_io_bs_vaddr(t, bsh)
    329  1.1  ichiro         void *t;
    330  1.1  ichiro         bus_space_handle_t bsh;
    331  1.1  ichiro {
    332  1.1  ichiro 	/* Not supported. */
    333  1.1  ichiro 	return (NULL);
    334  1.1  ichiro }
    335  1.1  ichiro 
    336  1.1  ichiro 
    337  1.1  ichiro /* Common routines */
    338  1.1  ichiro 
    339  1.1  ichiro int
    340  1.1  ichiro ixp12x0_bs_subregion(t, bsh, offset, size, nbshp)
    341  1.1  ichiro 	void *t;
    342  1.1  ichiro 	bus_space_handle_t bsh;
    343  1.1  ichiro 	bus_size_t offset, size;
    344  1.1  ichiro 	bus_space_handle_t *nbshp;
    345  1.1  ichiro {
    346  1.1  ichiro 
    347  1.1  ichiro 	*nbshp = bsh + offset;
    348  1.1  ichiro 	return (0);
    349  1.1  ichiro }
    350  1.1  ichiro 
    351  1.1  ichiro void *
    352  1.1  ichiro ixp12x0_bs_vaddr(t, bsh)
    353  1.1  ichiro 	void *t;
    354  1.1  ichiro 	bus_space_handle_t bsh;
    355  1.1  ichiro {
    356  1.1  ichiro 	return ((void *)bsh);
    357  1.1  ichiro }
    358  1.1  ichiro 
    359  1.1  ichiro paddr_t
    360  1.1  ichiro ixp12x0_bs_mmap(t, addr, off, prot, flags)
    361  1.1  ichiro 	void *t;
    362  1.1  ichiro 	bus_addr_t addr;
    363  1.1  ichiro 	off_t off;
    364  1.1  ichiro 	int prot;
    365  1.1  ichiro 	int flags;
    366  1.1  ichiro {
    367  1.1  ichiro 	/* Not supported. */
    368  1.1  ichiro 	return (-1);
    369  1.1  ichiro }
    370  1.1  ichiro 
    371  1.1  ichiro void
    372  1.1  ichiro ixp12x0_bs_barrier(t, bsh, offset, len, flags)
    373  1.1  ichiro 	void *t;
    374  1.1  ichiro 	bus_space_handle_t bsh;
    375  1.1  ichiro 	bus_size_t offset, len;
    376  1.1  ichiro 	int flags;
    377  1.1  ichiro {
    378  1.1  ichiro /* NULL */
    379  1.1  ichiro }
    380  1.1  ichiro 
    381  1.1  ichiro 
    382  1.1  ichiro 
    383  1.1  ichiro /* End of ixp12x0_io.c */
    384