1 1.18 skrll /* $NetBSD: ixp12x0_pci.c,v 1.18 2022/09/27 06:36:42 skrll Exp $ */ 2 1.1 ichiro /* 3 1.4 ichiro * Copyright (c) 2002, 2003 The NetBSD Foundation, Inc. 4 1.1 ichiro * All rights reserved. 5 1.1 ichiro * 6 1.1 ichiro * This code is derived from software contributed to The NetBSD Foundation 7 1.1 ichiro * by Ichiro FUKUHARA and Naoto Shimazaki. 8 1.1 ichiro * 9 1.1 ichiro * Redistribution and use in source and binary forms, with or without 10 1.1 ichiro * modification, are permitted provided that the following conditions 11 1.1 ichiro * are met: 12 1.1 ichiro * 1. Redistributions of source code must retain the above copyright 13 1.1 ichiro * notice, this list of conditions and the following disclaimer. 14 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright 15 1.1 ichiro * notice, this list of conditions and the following disclaimer in the 16 1.1 ichiro * documentation and/or other materials provided with the distribution. 17 1.1 ichiro * 18 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 19 1.1 ichiro * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 20 1.1 ichiro * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 21 1.1 ichiro * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 22 1.1 ichiro * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23 1.1 ichiro * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24 1.1 ichiro * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25 1.1 ichiro * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26 1.1 ichiro * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27 1.1 ichiro * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28 1.1 ichiro * POSSIBILITY OF SUCH DAMAGE. 29 1.1 ichiro */ 30 1.5 igy 31 1.5 igy #include <sys/cdefs.h> 32 1.18 skrll __KERNEL_RCSID(0, "$NetBSD: ixp12x0_pci.c,v 1.18 2022/09/27 06:36:42 skrll Exp $"); 33 1.1 ichiro 34 1.1 ichiro /* 35 1.1 ichiro * PCI configuration support for IXP12x0 Network Processor chip. 36 1.1 ichiro */ 37 1.1 ichiro 38 1.14 matt #include "opt_pci.h" 39 1.14 matt #include "pci.h" 40 1.14 matt 41 1.1 ichiro #include <sys/param.h> 42 1.1 ichiro #include <sys/systm.h> 43 1.1 ichiro #include <sys/device.h> 44 1.1 ichiro 45 1.1 ichiro #include <uvm/uvm_extern.h> 46 1.1 ichiro 47 1.1 ichiro #include <arm/ixp12x0/ixp12x0reg.h> 48 1.1 ichiro #include <arm/ixp12x0/ixp12x0var.h> 49 1.1 ichiro 50 1.1 ichiro #include <dev/pci/pcireg.h> 51 1.1 ichiro #include <dev/pci/pcivar.h> 52 1.2 thorpej #include <dev/pci/pciconf.h> 53 1.1 ichiro 54 1.14 matt #include <arm/locore.h> 55 1.1 ichiro 56 1.13 chs void ixp12x0_pci_attach_hook(device_t, device_t, 57 1.1 ichiro struct pcibus_attach_args *); 58 1.1 ichiro int ixp12x0_pci_bus_maxdevs(void *, int); 59 1.1 ichiro pcitag_t ixp12x0_pci_make_tag(void *, int, int, int); 60 1.1 ichiro void ixp12x0_pci_decompose_tag(void *, pcitag_t, int *, int *, int *); 61 1.1 ichiro pcireg_t ixp12x0_pci_conf_read(void *, pcitag_t, int); 62 1.1 ichiro void ixp12x0_pci_conf_write(void *, pcitag_t, int, pcireg_t); 63 1.12 matt void ixp12x0_pci_conf_interrupt(void *, int, int, int, int, int *); 64 1.1 ichiro 65 1.4 ichiro static vaddr_t ixp12x0_pci_conf_setup(void *, struct ixp12x0_softc *, pcitag_t, int); 66 1.4 ichiro 67 1.4 ichiro #define PCI_CONF_LOCK(s) (s) = disable_interrupts(I32_bit) 68 1.4 ichiro #define PCI_CONF_UNLOCK(s) restore_interrupts((s)) 69 1.4 ichiro 70 1.3 ichiro #define MAX_PCI_DEVICES 4 71 1.3 ichiro 72 1.3 ichiro /* 73 1.3 ichiro * IXM1200 PCI configuration Cycles 74 1.3 ichiro * Device Address 75 1.3 ichiro * ------------------------------------- 76 1.3 ichiro * 0 IXP1200 0x0800 - 0x08FF 77 1.3 ichiro * 1 i21555 0x1000 - 0x10FF 78 1.3 ichiro * 2 i82559 0x2000 - 0x20FF 79 1.3 ichiro * 3 PMC expansion 0x4000 - 0x40FF 80 1.3 ichiro */ 81 1.1 ichiro 82 1.1 ichiro void 83 1.9 dsl ixp12x0_pci_init(pci_chipset_tag_t pc, void *cookie) 84 1.1 ichiro { 85 1.4 ichiro #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE) 86 1.4 ichiro struct ixp12x0_softc *sc = cookie; 87 1.4 ichiro #endif 88 1.1 ichiro pc->pc_conf_v = cookie; 89 1.1 ichiro pc->pc_attach_hook = ixp12x0_pci_attach_hook; 90 1.1 ichiro pc->pc_bus_maxdevs = ixp12x0_pci_bus_maxdevs; 91 1.1 ichiro pc->pc_make_tag = ixp12x0_pci_make_tag; 92 1.1 ichiro pc->pc_decompose_tag = ixp12x0_pci_decompose_tag; 93 1.1 ichiro pc->pc_conf_read = ixp12x0_pci_conf_read; 94 1.1 ichiro pc->pc_conf_write = ixp12x0_pci_conf_write; 95 1.12 matt pc->pc_conf_interrupt = ixp12x0_pci_conf_interrupt; 96 1.4 ichiro 97 1.4 ichiro #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE) 98 1.17 thorpej struct pciconf_resources *pcires = pciconf_resource_init(); 99 1.17 thorpej 100 1.17 thorpej pciconf_resource_add(pcires, PCICONF_RESOURCE_IO, 101 1.17 thorpej 0, IXP12X0_PCI_IO_SIZE); 102 1.17 thorpej 103 1.4 ichiro /* PCI MEM space is mapped same address as real memory */ 104 1.17 thorpej pciconf_resource_add(pcires, PCICONF_RESOURCE_MEM, 105 1.17 thorpej IXP12X0_PCI_MEM_HWBASE, IXP12X0_PCI_MEM_SIZE); 106 1.17 thorpej 107 1.13 chs aprint_normal_dev(sc->sc_dev, "configuring PCI bus\n"); 108 1.17 thorpej pci_configure_bus(pc, pcires, 0 /* XXX bus = 0 */, 109 1.4 ichiro arm_dcache_align); 110 1.4 ichiro 111 1.17 thorpej pciconf_resource_fini(pcires); 112 1.4 ichiro #endif 113 1.1 ichiro } 114 1.1 ichiro 115 1.1 ichiro void 116 1.12 matt ixp12x0_pci_conf_interrupt(void *v, int a, int b, int c, int d, int *p) 117 1.1 ichiro { 118 1.1 ichiro /* Nothing */ 119 1.1 ichiro } 120 1.1 ichiro 121 1.1 ichiro void 122 1.13 chs ixp12x0_pci_attach_hook(device_t parent, device_t self, struct pcibus_attach_args *pba) 123 1.1 ichiro { 124 1.1 ichiro /* Nothing to do. */ 125 1.1 ichiro } 126 1.1 ichiro 127 1.1 ichiro int 128 1.9 dsl ixp12x0_pci_bus_maxdevs(void *v, int busno) 129 1.1 ichiro { 130 1.1 ichiro return(MAX_PCI_DEVICES); 131 1.1 ichiro } 132 1.1 ichiro 133 1.1 ichiro pcitag_t 134 1.10 dsl ixp12x0_pci_make_tag(void *v, int bus, int device, int function) 135 1.1 ichiro { 136 1.1 ichiro #ifdef PCI_DEBUG 137 1.1 ichiro printf("ixp12x0_pci_make_tag(v=%p, bus=%d, device=%d, function=%d)\n", 138 1.1 ichiro v, bus, device, function); 139 1.1 ichiro #endif 140 1.1 ichiro return ((bus << 16) | (device << 11) | (function << 8)); 141 1.1 ichiro } 142 1.1 ichiro 143 1.1 ichiro void 144 1.10 dsl ixp12x0_pci_decompose_tag(void *v, pcitag_t tag, int *busp, int *devicep, int *functionp) 145 1.1 ichiro { 146 1.1 ichiro #ifdef PCI_DEBUG 147 1.1 ichiro printf("ixp12x0_pci_decompose_tag(v=%p, tag=0x%08lx, bp=%x, dp=%x, fp=%x)\n", 148 1.1 ichiro v, tag, (int)busp, (int)devicep, (int)functionp); 149 1.1 ichiro #endif 150 1.1 ichiro 151 1.1 ichiro if (busp != NULL) 152 1.1 ichiro *busp = (tag >> 16) & 0xff; 153 1.1 ichiro if (devicep != NULL) 154 1.1 ichiro *devicep = (tag >> 11) & 0x1f; 155 1.1 ichiro if (functionp != NULL) 156 1.1 ichiro *functionp = (tag >> 8) & 0x7; 157 1.1 ichiro } 158 1.1 ichiro 159 1.4 ichiro static vaddr_t 160 1.9 dsl ixp12x0_pci_conf_setup(void *v, struct ixp12x0_softc *sc, pcitag_t tag, int offset) 161 1.1 ichiro { 162 1.1 ichiro int bus, device, function; 163 1.4 ichiro vaddr_t addr; 164 1.1 ichiro 165 1.15 msaitoh if ((unsigned int)offset >= PCI_CONF_SIZE) 166 1.15 msaitoh return 0; 167 1.15 msaitoh 168 1.1 ichiro ixp12x0_pci_decompose_tag(v, tag, &bus, &device, &function); 169 1.1 ichiro 170 1.4 ichiro if (bus == 0) { 171 1.4 ichiro /* configuration type 0 */ 172 1.4 ichiro addr = (vaddr_t) bus_space_vaddr(sc->sc_iot, sc->sc_conf0_ioh) + 173 1.6 ichiro ((1 << (device + 10)) | (offset & ~3)); 174 1.4 ichiro } else { 175 1.6 ichiro /* configuration type 1 */ 176 1.6 ichiro addr = (vaddr_t) bus_space_vaddr(sc->sc_iot, sc->sc_conf1_ioh) + 177 1.6 ichiro ((bus << 16) | (device << 11) | 178 1.6 ichiro (function << 8) | (offset & ~3) | 1); 179 1.4 ichiro } 180 1.6 ichiro return addr; 181 1.4 ichiro } 182 1.1 ichiro 183 1.4 ichiro pcireg_t 184 1.9 dsl ixp12x0_pci_conf_read(void *v, pcitag_t tag, int offset) 185 1.4 ichiro { 186 1.4 ichiro struct ixp12x0_softc *sc = v; 187 1.4 ichiro vaddr_t va = ixp12x0_pci_conf_setup(v, sc, tag, offset); 188 1.4 ichiro pcireg_t rv; 189 1.4 ichiro int s; 190 1.1 ichiro 191 1.1 ichiro #ifdef PCI_DEBUG 192 1.4 ichiro printf("ixp12x0_pci_conf_read: base=%lx,va=%lx,tag=%lx,offset=%x\n", 193 1.4 ichiro sc->sc_conf0_ioh, va, tag, offset); 194 1.1 ichiro #endif 195 1.4 ichiro if (va == 0) 196 1.4 ichiro return -1; 197 1.4 ichiro 198 1.4 ichiro PCI_CONF_LOCK(s); 199 1.4 ichiro 200 1.4 ichiro if (badaddr_read((void *) va, sizeof(rv), &rv)) { 201 1.4 ichiro #ifdef PCI_DEBUG 202 1.4 ichiro printf("conf_read: %lx bad address\n", va); 203 1.3 ichiro #endif 204 1.4 ichiro rv = (pcireg_t) - 1; 205 1.4 ichiro } 206 1.4 ichiro 207 1.4 ichiro PCI_CONF_UNLOCK(s); 208 1.4 ichiro 209 1.4 ichiro return rv; 210 1.1 ichiro } 211 1.1 ichiro 212 1.1 ichiro void 213 1.9 dsl ixp12x0_pci_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val) 214 1.1 ichiro { 215 1.4 ichiro struct ixp12x0_softc *sc = v; 216 1.4 ichiro vaddr_t va = ixp12x0_pci_conf_setup(v, sc, tag, offset); 217 1.4 ichiro int s; 218 1.1 ichiro 219 1.4 ichiro #ifdef PCI_DEBUG 220 1.4 ichiro printf("ixp12x0_pci_conf_write: tag=%lx offset=%x -> va=%lx (base=%lx)\n", 221 1.4 ichiro tag, offset, va, sc->sc_conf0_ioh); 222 1.4 ichiro #endif 223 1.1 ichiro 224 1.4 ichiro PCI_CONF_LOCK(s); 225 1.3 ichiro 226 1.4 ichiro *(pcireg_t *) va = val; 227 1.1 ichiro 228 1.4 ichiro PCI_CONF_UNLOCK(s); 229 1.1 ichiro } 230