Home | History | Annotate | Line # | Download | only in ixp12x0
ixp12x0_pci.c revision 1.10.12.3
      1  1.10.12.3     yamt /* $NetBSD: ixp12x0_pci.c,v 1.10.12.3 2014/05/22 11:39:33 yamt Exp $ */
      2        1.1   ichiro /*
      3        1.4   ichiro  * Copyright (c) 2002, 2003 The NetBSD Foundation, Inc.
      4        1.1   ichiro  * All rights reserved.
      5        1.1   ichiro  *
      6        1.1   ichiro  * This code is derived from software contributed to The NetBSD Foundation
      7        1.1   ichiro  * by Ichiro FUKUHARA and Naoto Shimazaki.
      8        1.1   ichiro  *
      9        1.1   ichiro  * Redistribution and use in source and binary forms, with or without
     10        1.1   ichiro  * modification, are permitted provided that the following conditions
     11        1.1   ichiro  * are met:
     12        1.1   ichiro  * 1. Redistributions of source code must retain the above copyright
     13        1.1   ichiro  *    notice, this list of conditions and the following disclaimer.
     14        1.1   ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1   ichiro  *    notice, this list of conditions and the following disclaimer in the
     16        1.1   ichiro  *    documentation and/or other materials provided with the distribution.
     17        1.1   ichiro  *
     18        1.1   ichiro  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     19        1.1   ichiro  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     20        1.1   ichiro  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     21        1.1   ichiro  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     22        1.1   ichiro  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     23        1.1   ichiro  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     24        1.1   ichiro  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     25        1.1   ichiro  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     26        1.1   ichiro  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     27        1.1   ichiro  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     28        1.1   ichiro  * POSSIBILITY OF SUCH DAMAGE.
     29        1.1   ichiro  */
     30        1.5      igy 
     31        1.5      igy #include <sys/cdefs.h>
     32  1.10.12.3     yamt __KERNEL_RCSID(0, "$NetBSD: ixp12x0_pci.c,v 1.10.12.3 2014/05/22 11:39:33 yamt Exp $");
     33        1.1   ichiro 
     34        1.1   ichiro /*
     35        1.1   ichiro  * PCI configuration support for IXP12x0 Network Processor chip.
     36        1.1   ichiro  */
     37        1.1   ichiro 
     38  1.10.12.3     yamt #include "opt_pci.h"
     39  1.10.12.3     yamt #include "pci.h"
     40  1.10.12.3     yamt 
     41        1.1   ichiro #include <sys/param.h>
     42        1.1   ichiro #include <sys/systm.h>
     43        1.1   ichiro #include <sys/device.h>
     44        1.1   ichiro #include <sys/extent.h>
     45        1.1   ichiro #include <sys/malloc.h>
     46        1.1   ichiro 
     47        1.1   ichiro #include <uvm/uvm_extern.h>
     48        1.1   ichiro 
     49        1.1   ichiro #include <arm/ixp12x0/ixp12x0reg.h>
     50        1.1   ichiro #include <arm/ixp12x0/ixp12x0var.h>
     51        1.1   ichiro 
     52        1.1   ichiro #include <dev/pci/pcireg.h>
     53        1.1   ichiro #include <dev/pci/pcivar.h>
     54        1.2  thorpej #include <dev/pci/pciconf.h>
     55        1.1   ichiro 
     56  1.10.12.3     yamt #include <arm/locore.h>
     57        1.1   ichiro 
     58  1.10.12.2     yamt void ixp12x0_pci_attach_hook(device_t, device_t,
     59        1.1   ichiro 	struct pcibus_attach_args *);
     60        1.1   ichiro int ixp12x0_pci_bus_maxdevs(void *, int);
     61        1.1   ichiro pcitag_t ixp12x0_pci_make_tag(void *, int, int, int);
     62        1.1   ichiro void ixp12x0_pci_decompose_tag(void *, pcitag_t, int *, int *, int *);
     63        1.1   ichiro pcireg_t ixp12x0_pci_conf_read(void *, pcitag_t, int);
     64        1.1   ichiro void ixp12x0_pci_conf_write(void *, pcitag_t, int, pcireg_t);
     65  1.10.12.2     yamt void ixp12x0_pci_conf_interrupt(void *, int, int, int, int, int *);
     66        1.1   ichiro 
     67        1.4   ichiro static vaddr_t ixp12x0_pci_conf_setup(void *, struct ixp12x0_softc *, pcitag_t, int);
     68        1.4   ichiro 
     69        1.4   ichiro #define PCI_CONF_LOCK(s)	(s) = disable_interrupts(I32_bit)
     70        1.4   ichiro #define PCI_CONF_UNLOCK(s)	restore_interrupts((s))
     71        1.4   ichiro 
     72        1.3   ichiro #define	MAX_PCI_DEVICES	4
     73        1.3   ichiro 
     74        1.3   ichiro /*
     75        1.3   ichiro  * IXM1200 PCI configuration Cycles
     76        1.3   ichiro  *  Device               Address
     77        1.3   ichiro  * -------------------------------------
     78        1.3   ichiro  *   0    IXP1200        0x0800 - 0x08FF
     79        1.3   ichiro  *   1    i21555         0x1000 - 0x10FF
     80        1.3   ichiro  *   2    i82559         0x2000 - 0x20FF
     81        1.3   ichiro  *   3    PMC expansion  0x4000 - 0x40FF
     82        1.3   ichiro  */
     83        1.1   ichiro 
     84        1.1   ichiro void
     85        1.9      dsl ixp12x0_pci_init(pci_chipset_tag_t pc, void *cookie)
     86        1.1   ichiro {
     87        1.4   ichiro #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
     88        1.4   ichiro 	struct ixp12x0_softc *sc = cookie;
     89        1.4   ichiro 	struct extent *ioext, *memext;
     90        1.4   ichiro #endif
     91        1.1   ichiro 	pc->pc_conf_v = cookie;
     92        1.1   ichiro 	pc->pc_attach_hook = ixp12x0_pci_attach_hook;
     93        1.1   ichiro 	pc->pc_bus_maxdevs = ixp12x0_pci_bus_maxdevs;
     94        1.1   ichiro 	pc->pc_make_tag = ixp12x0_pci_make_tag;
     95        1.1   ichiro 	pc->pc_decompose_tag = ixp12x0_pci_decompose_tag;
     96        1.1   ichiro 	pc->pc_conf_read = ixp12x0_pci_conf_read;
     97        1.1   ichiro 	pc->pc_conf_write = ixp12x0_pci_conf_write;
     98  1.10.12.2     yamt 	pc->pc_conf_interrupt = ixp12x0_pci_conf_interrupt;
     99        1.4   ichiro 
    100        1.4   ichiro #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
    101        1.4   ichiro 	ioext  = extent_create("pciio", 0, IXP12X0_PCI_IO_SIZE - 1,
    102  1.10.12.1     yamt 				NULL, 0, EX_NOWAIT);
    103        1.4   ichiro 	/* PCI MEM space is mapped same address as real memory */
    104        1.4   ichiro 	memext = extent_create("pcimem", IXP12X0_PCI_MEM_HWBASE,
    105        1.4   ichiro 				IXP12X0_PCI_MEM_HWBASE +
    106        1.4   ichiro 				IXP12X0_PCI_MEM_SIZE - 1,
    107  1.10.12.1     yamt 				NULL, 0, EX_NOWAIT);
    108  1.10.12.2     yamt 	aprint_normal_dev(sc->sc_dev, "configuring PCI bus\n");
    109        1.4   ichiro 	pci_configure_bus(pc, ioext, memext, NULL, 0 /* XXX bus = 0 */,
    110        1.4   ichiro 			  arm_dcache_align);
    111        1.4   ichiro 
    112        1.4   ichiro 	extent_destroy(ioext);
    113        1.4   ichiro 	extent_destroy(memext);
    114        1.4   ichiro #endif
    115        1.1   ichiro }
    116        1.1   ichiro 
    117        1.1   ichiro void
    118  1.10.12.2     yamt ixp12x0_pci_conf_interrupt(void *v, int a, int b, int c, int d, int *p)
    119        1.1   ichiro {
    120        1.1   ichiro 	/* Nothing */
    121        1.1   ichiro }
    122        1.1   ichiro 
    123        1.1   ichiro void
    124  1.10.12.2     yamt ixp12x0_pci_attach_hook(device_t parent, device_t self, struct pcibus_attach_args *pba)
    125        1.1   ichiro {
    126        1.1   ichiro 	/* Nothing to do. */
    127        1.1   ichiro }
    128        1.1   ichiro 
    129        1.1   ichiro int
    130        1.9      dsl ixp12x0_pci_bus_maxdevs(void *v, int busno)
    131        1.1   ichiro {
    132        1.1   ichiro 	return(MAX_PCI_DEVICES);
    133        1.1   ichiro }
    134        1.1   ichiro 
    135        1.1   ichiro pcitag_t
    136       1.10      dsl ixp12x0_pci_make_tag(void *v, int bus, int device, int function)
    137        1.1   ichiro {
    138        1.1   ichiro #ifdef PCI_DEBUG
    139        1.1   ichiro 	printf("ixp12x0_pci_make_tag(v=%p, bus=%d, device=%d, function=%d)\n",
    140        1.1   ichiro 		v, bus, device, function);
    141        1.1   ichiro #endif
    142        1.1   ichiro 	return ((bus << 16) | (device << 11) | (function << 8));
    143        1.1   ichiro }
    144        1.1   ichiro 
    145        1.1   ichiro void
    146       1.10      dsl ixp12x0_pci_decompose_tag(void *v, pcitag_t tag, int *busp, int *devicep, int *functionp)
    147        1.1   ichiro {
    148        1.1   ichiro #ifdef PCI_DEBUG
    149        1.1   ichiro 	printf("ixp12x0_pci_decompose_tag(v=%p, tag=0x%08lx, bp=%x, dp=%x, fp=%x)\n",
    150        1.1   ichiro 		v, tag, (int)busp, (int)devicep, (int)functionp);
    151        1.1   ichiro #endif
    152        1.1   ichiro 
    153        1.1   ichiro 	if (busp != NULL)
    154        1.1   ichiro 		*busp = (tag >> 16) & 0xff;
    155        1.1   ichiro 	if (devicep != NULL)
    156        1.1   ichiro 		*devicep = (tag >> 11) & 0x1f;
    157        1.1   ichiro 	if (functionp != NULL)
    158        1.1   ichiro 		*functionp = (tag >> 8) & 0x7;
    159        1.1   ichiro }
    160        1.1   ichiro 
    161        1.4   ichiro static vaddr_t
    162        1.9      dsl ixp12x0_pci_conf_setup(void *v, struct ixp12x0_softc *sc, pcitag_t tag, int offset)
    163        1.1   ichiro {
    164        1.1   ichiro 	int bus, device, function;
    165        1.4   ichiro 	vaddr_t addr;
    166        1.1   ichiro 
    167        1.1   ichiro 	ixp12x0_pci_decompose_tag(v, tag, &bus, &device, &function);
    168        1.1   ichiro 
    169        1.4   ichiro 	if (bus == 0) {
    170        1.4   ichiro 		/* configuration type 0 */
    171        1.4   ichiro 		addr = (vaddr_t) bus_space_vaddr(sc->sc_iot, sc->sc_conf0_ioh) +
    172        1.6   ichiro 			((1 << (device + 10)) | (offset & ~3));
    173        1.4   ichiro 	} else {
    174        1.6   ichiro 		/* configuration type 1 */
    175        1.6   ichiro 		addr = (vaddr_t) bus_space_vaddr(sc->sc_iot, sc->sc_conf1_ioh) +
    176        1.6   ichiro 			((bus << 16) | (device << 11) |
    177        1.6   ichiro 			 (function << 8) | (offset & ~3) | 1);
    178        1.4   ichiro 	}
    179        1.6   ichiro 		return addr;
    180        1.4   ichiro }
    181        1.1   ichiro 
    182        1.4   ichiro pcireg_t
    183        1.9      dsl ixp12x0_pci_conf_read(void *v, pcitag_t tag, int offset)
    184        1.4   ichiro {
    185        1.4   ichiro 	struct ixp12x0_softc *sc = v;
    186        1.4   ichiro 	vaddr_t va = ixp12x0_pci_conf_setup(v, sc, tag, offset);
    187        1.4   ichiro 	pcireg_t rv;
    188        1.4   ichiro 	int s;
    189        1.1   ichiro 
    190        1.1   ichiro #ifdef PCI_DEBUG
    191        1.4   ichiro 	printf("ixp12x0_pci_conf_read: base=%lx,va=%lx,tag=%lx,offset=%x\n",
    192        1.4   ichiro 		sc->sc_conf0_ioh, va, tag, offset);
    193        1.1   ichiro #endif
    194        1.4   ichiro 	if (va == 0)
    195        1.4   ichiro 		return -1;
    196        1.4   ichiro 
    197        1.4   ichiro 	PCI_CONF_LOCK(s);
    198        1.4   ichiro 
    199        1.4   ichiro 	if (badaddr_read((void *) va, sizeof(rv), &rv)) {
    200        1.4   ichiro #ifdef PCI_DEBUG
    201        1.4   ichiro 		printf("conf_read: %lx bad address\n", va);
    202        1.3   ichiro #endif
    203        1.4   ichiro 		rv = (pcireg_t) - 1;
    204        1.4   ichiro 	}
    205        1.4   ichiro 
    206        1.4   ichiro 	PCI_CONF_UNLOCK(s);
    207        1.4   ichiro 
    208        1.4   ichiro 	return rv;
    209        1.1   ichiro }
    210        1.1   ichiro 
    211        1.1   ichiro void
    212        1.9      dsl ixp12x0_pci_conf_write(void *v, pcitag_t tag, int offset, pcireg_t val)
    213        1.1   ichiro {
    214        1.4   ichiro 	struct ixp12x0_softc *sc = v;
    215        1.4   ichiro 	vaddr_t va = ixp12x0_pci_conf_setup(v, sc, tag, offset);
    216        1.4   ichiro 	int s;
    217        1.1   ichiro 
    218        1.4   ichiro #ifdef PCI_DEBUG
    219        1.4   ichiro 	printf("ixp12x0_pci_conf_write: tag=%lx offset=%x -> va=%lx (base=%lx)\n",
    220        1.4   ichiro 		tag, offset, va, sc->sc_conf0_ioh);
    221        1.4   ichiro #endif
    222        1.1   ichiro 
    223        1.4   ichiro 	PCI_CONF_LOCK(s);
    224        1.3   ichiro 
    225        1.4   ichiro 	*(pcireg_t *) va = val;
    226        1.1   ichiro 
    227        1.4   ichiro 	PCI_CONF_UNLOCK(s);
    228        1.1   ichiro }
    229