Home | History | Annotate | Line # | Download | only in ixp12x0
ixp12x0_pci.c revision 1.5.2.2
      1  1.5.2.1    skrll /* $NetBSD: ixp12x0_pci.c,v 1.5.2.2 2004/09/18 14:32:32 skrll Exp $ */
      2      1.1   ichiro /*
      3      1.4   ichiro  * Copyright (c) 2002, 2003 The NetBSD Foundation, Inc.
      4      1.1   ichiro  * All rights reserved.
      5      1.1   ichiro  *
      6      1.1   ichiro  * This code is derived from software contributed to The NetBSD Foundation
      7      1.1   ichiro  * by Ichiro FUKUHARA and Naoto Shimazaki.
      8      1.1   ichiro  *
      9      1.1   ichiro  * Redistribution and use in source and binary forms, with or without
     10      1.1   ichiro  * modification, are permitted provided that the following conditions
     11      1.1   ichiro  * are met:
     12      1.1   ichiro  * 1. Redistributions of source code must retain the above copyright
     13      1.1   ichiro  *    notice, this list of conditions and the following disclaimer.
     14      1.1   ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     15      1.1   ichiro  *    notice, this list of conditions and the following disclaimer in the
     16      1.1   ichiro  *    documentation and/or other materials provided with the distribution.
     17      1.1   ichiro  * 3. All advertising materials mentioning features or use of this software
     18      1.1   ichiro  *    must display the following acknowledgement:
     19      1.1   ichiro  *        This product includes software developed by the NetBSD
     20      1.1   ichiro  *        Foundation, Inc. and its contributors.
     21      1.1   ichiro  * 4. Neither the name of The NetBSD Foundation nor the names of its
     22      1.1   ichiro  *    contributors may be used to endorse or promote products derived
     23      1.1   ichiro  *    from this software without specific prior written permission.
     24      1.1   ichiro  *
     25      1.1   ichiro  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     26      1.1   ichiro  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27      1.1   ichiro  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28      1.1   ichiro  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     29      1.1   ichiro  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30      1.1   ichiro  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31      1.1   ichiro  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32      1.1   ichiro  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33      1.1   ichiro  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34      1.1   ichiro  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35      1.1   ichiro  * POSSIBILITY OF SUCH DAMAGE.
     36      1.1   ichiro  */
     37      1.5      igy 
     38      1.5      igy #include <sys/cdefs.h>
     39  1.5.2.1    skrll __KERNEL_RCSID(0, "$NetBSD: ixp12x0_pci.c,v 1.5.2.2 2004/09/18 14:32:32 skrll Exp $");
     40      1.1   ichiro 
     41      1.1   ichiro /*
     42      1.1   ichiro  * PCI configuration support for IXP12x0 Network Processor chip.
     43      1.1   ichiro  */
     44      1.1   ichiro 
     45      1.1   ichiro #include <sys/param.h>
     46      1.1   ichiro #include <sys/systm.h>
     47      1.1   ichiro #include <sys/device.h>
     48      1.1   ichiro #include <sys/extent.h>
     49      1.1   ichiro #include <sys/malloc.h>
     50      1.1   ichiro 
     51      1.1   ichiro #include <uvm/uvm_extern.h>
     52      1.1   ichiro 
     53      1.1   ichiro #include <arm/ixp12x0/ixp12x0reg.h>
     54      1.1   ichiro #include <arm/ixp12x0/ixp12x0var.h>
     55      1.1   ichiro 
     56      1.1   ichiro #include <dev/pci/pcireg.h>
     57      1.1   ichiro #include <dev/pci/pcivar.h>
     58      1.2  thorpej #include <dev/pci/pciconf.h>
     59      1.1   ichiro 
     60      1.1   ichiro #include "opt_pci.h"
     61      1.1   ichiro #include "pci.h"
     62      1.1   ichiro 
     63      1.1   ichiro void ixp12x0_pci_attach_hook(struct device *, struct device *,
     64      1.1   ichiro 	struct pcibus_attach_args *);
     65      1.1   ichiro int ixp12x0_pci_bus_maxdevs(void *, int);
     66      1.1   ichiro pcitag_t ixp12x0_pci_make_tag(void *, int, int, int);
     67      1.1   ichiro void ixp12x0_pci_decompose_tag(void *, pcitag_t, int *, int *, int *);
     68      1.1   ichiro pcireg_t ixp12x0_pci_conf_read(void *, pcitag_t, int);
     69      1.1   ichiro void ixp12x0_pci_conf_write(void *, pcitag_t, int, pcireg_t);
     70      1.1   ichiro 
     71      1.4   ichiro static vaddr_t ixp12x0_pci_conf_setup(void *, struct ixp12x0_softc *, pcitag_t, int);
     72      1.4   ichiro 
     73      1.4   ichiro #define PCI_CONF_LOCK(s)	(s) = disable_interrupts(I32_bit)
     74      1.4   ichiro #define PCI_CONF_UNLOCK(s)	restore_interrupts((s))
     75      1.4   ichiro 
     76      1.3   ichiro #define	MAX_PCI_DEVICES	4
     77      1.3   ichiro 
     78      1.3   ichiro /*
     79      1.3   ichiro  * IXM1200 PCI configuration Cycles
     80      1.3   ichiro  *  Device               Address
     81      1.3   ichiro  * -------------------------------------
     82      1.3   ichiro  *   0    IXP1200        0x0800 - 0x08FF
     83      1.3   ichiro  *   1    i21555         0x1000 - 0x10FF
     84      1.3   ichiro  *   2    i82559         0x2000 - 0x20FF
     85      1.3   ichiro  *   3    PMC expansion  0x4000 - 0x40FF
     86      1.3   ichiro  */
     87      1.1   ichiro 
     88      1.1   ichiro void
     89      1.1   ichiro ixp12x0_pci_init(pc, cookie)
     90      1.1   ichiro 	pci_chipset_tag_t pc;
     91      1.1   ichiro 	void *cookie;
     92      1.1   ichiro {
     93      1.4   ichiro #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
     94      1.4   ichiro 	struct ixp12x0_softc *sc = cookie;
     95      1.4   ichiro 	struct extent *ioext, *memext;
     96      1.4   ichiro #endif
     97      1.1   ichiro 	pc->pc_conf_v = cookie;
     98      1.1   ichiro 	pc->pc_attach_hook = ixp12x0_pci_attach_hook;
     99      1.1   ichiro 	pc->pc_bus_maxdevs = ixp12x0_pci_bus_maxdevs;
    100      1.1   ichiro 	pc->pc_make_tag = ixp12x0_pci_make_tag;
    101      1.1   ichiro 	pc->pc_decompose_tag = ixp12x0_pci_decompose_tag;
    102      1.1   ichiro 	pc->pc_conf_read = ixp12x0_pci_conf_read;
    103      1.1   ichiro 	pc->pc_conf_write = ixp12x0_pci_conf_write;
    104      1.4   ichiro 
    105      1.4   ichiro #if NPCI > 0 && defined(PCI_NETBSD_CONFIGURE)
    106      1.4   ichiro 	ioext  = extent_create("pciio", 0, IXP12X0_PCI_IO_SIZE - 1,
    107      1.4   ichiro 				M_DEVBUF, NULL, 0, EX_NOWAIT);
    108      1.4   ichiro 	/* PCI MEM space is mapped same address as real memory */
    109      1.4   ichiro 	memext = extent_create("pcimem", IXP12X0_PCI_MEM_HWBASE,
    110      1.4   ichiro 				IXP12X0_PCI_MEM_HWBASE +
    111      1.4   ichiro 				IXP12X0_PCI_MEM_SIZE - 1,
    112      1.4   ichiro 				M_DEVBUF, NULL, 0, EX_NOWAIT);
    113      1.4   ichiro 	printf("%s: configuring PCI bus\n", sc->sc_dev.dv_xname);
    114      1.4   ichiro 	pci_configure_bus(pc, ioext, memext, NULL, 0 /* XXX bus = 0 */,
    115      1.4   ichiro 			  arm_dcache_align);
    116      1.4   ichiro 
    117      1.4   ichiro 	extent_destroy(ioext);
    118      1.4   ichiro 	extent_destroy(memext);
    119      1.4   ichiro #endif
    120      1.1   ichiro }
    121      1.1   ichiro 
    122      1.1   ichiro void
    123      1.1   ichiro pci_conf_interrupt(pc, a, b, c, d, p)
    124      1.1   ichiro 	pci_chipset_tag_t pc;
    125      1.1   ichiro 	int a, b, c, d, *p;
    126      1.1   ichiro {
    127      1.1   ichiro 	/* Nothing */
    128      1.1   ichiro }
    129      1.1   ichiro 
    130      1.1   ichiro void
    131      1.1   ichiro ixp12x0_pci_attach_hook(parent, self, pba)
    132      1.1   ichiro 	struct device *parent;
    133      1.1   ichiro 	struct device *self;
    134      1.1   ichiro 	struct pcibus_attach_args *pba;
    135      1.1   ichiro {
    136      1.1   ichiro 	/* Nothing to do. */
    137      1.1   ichiro }
    138      1.1   ichiro 
    139      1.1   ichiro int
    140      1.1   ichiro ixp12x0_pci_bus_maxdevs(v, busno)
    141      1.1   ichiro 	void *v;
    142      1.1   ichiro 	int busno;
    143      1.1   ichiro {
    144      1.1   ichiro 	return(MAX_PCI_DEVICES);
    145      1.1   ichiro }
    146      1.1   ichiro 
    147      1.1   ichiro pcitag_t
    148      1.1   ichiro ixp12x0_pci_make_tag(v, bus, device, function)
    149      1.1   ichiro 	void *v;
    150      1.1   ichiro 	int bus, device, function;
    151      1.1   ichiro {
    152      1.1   ichiro #ifdef PCI_DEBUG
    153      1.1   ichiro 	printf("ixp12x0_pci_make_tag(v=%p, bus=%d, device=%d, function=%d)\n",
    154      1.1   ichiro 		v, bus, device, function);
    155      1.1   ichiro #endif
    156      1.1   ichiro 	return ((bus << 16) | (device << 11) | (function << 8));
    157      1.1   ichiro }
    158      1.1   ichiro 
    159      1.1   ichiro void
    160      1.1   ichiro ixp12x0_pci_decompose_tag(v, tag, busp, devicep, functionp)
    161      1.1   ichiro 	void *v;
    162      1.1   ichiro 	pcitag_t tag;
    163      1.1   ichiro 	int *busp, *devicep, *functionp;
    164      1.1   ichiro {
    165      1.1   ichiro #ifdef PCI_DEBUG
    166      1.1   ichiro 	printf("ixp12x0_pci_decompose_tag(v=%p, tag=0x%08lx, bp=%x, dp=%x, fp=%x)\n",
    167      1.1   ichiro 		v, tag, (int)busp, (int)devicep, (int)functionp);
    168      1.1   ichiro #endif
    169      1.1   ichiro 
    170      1.1   ichiro 	if (busp != NULL)
    171      1.1   ichiro 		*busp = (tag >> 16) & 0xff;
    172      1.1   ichiro 	if (devicep != NULL)
    173      1.1   ichiro 		*devicep = (tag >> 11) & 0x1f;
    174      1.1   ichiro 	if (functionp != NULL)
    175      1.1   ichiro 		*functionp = (tag >> 8) & 0x7;
    176      1.1   ichiro }
    177      1.1   ichiro 
    178      1.4   ichiro static vaddr_t
    179      1.4   ichiro ixp12x0_pci_conf_setup(v, sc, tag, offset)
    180      1.1   ichiro 	void *v;
    181      1.4   ichiro 	struct ixp12x0_softc *sc;
    182      1.1   ichiro 	pcitag_t tag;
    183      1.1   ichiro 	int offset;
    184      1.1   ichiro {
    185      1.1   ichiro 	int bus, device, function;
    186      1.4   ichiro 	vaddr_t addr;
    187      1.1   ichiro 
    188      1.1   ichiro 	ixp12x0_pci_decompose_tag(v, tag, &bus, &device, &function);
    189      1.1   ichiro 
    190      1.4   ichiro 	if (bus == 0) {
    191      1.4   ichiro 		/* configuration type 0 */
    192      1.4   ichiro 		addr = (vaddr_t) bus_space_vaddr(sc->sc_iot, sc->sc_conf0_ioh) +
    193  1.5.2.1    skrll 			((1 << (device + 10)) | (offset & ~3));
    194      1.4   ichiro 	} else {
    195  1.5.2.1    skrll 		/* configuration type 1 */
    196  1.5.2.1    skrll 		addr = (vaddr_t) bus_space_vaddr(sc->sc_iot, sc->sc_conf1_ioh) +
    197  1.5.2.1    skrll 			((bus << 16) | (device << 11) |
    198  1.5.2.1    skrll 			 (function << 8) | (offset & ~3) | 1);
    199      1.4   ichiro 	}
    200  1.5.2.1    skrll 		return addr;
    201      1.4   ichiro }
    202      1.1   ichiro 
    203      1.4   ichiro pcireg_t
    204      1.4   ichiro ixp12x0_pci_conf_read(v, tag, offset)
    205      1.4   ichiro 	void *v;
    206      1.4   ichiro 	pcitag_t tag;
    207      1.4   ichiro 	int offset;
    208      1.4   ichiro {
    209      1.4   ichiro 	struct ixp12x0_softc *sc = v;
    210      1.4   ichiro 	vaddr_t va = ixp12x0_pci_conf_setup(v, sc, tag, offset);
    211      1.4   ichiro 	pcireg_t rv;
    212      1.4   ichiro 	int s;
    213      1.1   ichiro 
    214      1.1   ichiro #ifdef PCI_DEBUG
    215      1.4   ichiro 	printf("ixp12x0_pci_conf_read: base=%lx,va=%lx,tag=%lx,offset=%x\n",
    216      1.4   ichiro 		sc->sc_conf0_ioh, va, tag, offset);
    217      1.1   ichiro #endif
    218      1.4   ichiro 	if (va == 0)
    219      1.4   ichiro 		return -1;
    220      1.4   ichiro 
    221      1.4   ichiro 	PCI_CONF_LOCK(s);
    222      1.4   ichiro 
    223      1.4   ichiro 	if (badaddr_read((void *) va, sizeof(rv), &rv)) {
    224      1.4   ichiro #ifdef PCI_DEBUG
    225      1.4   ichiro 		printf("conf_read: %lx bad address\n", va);
    226      1.3   ichiro #endif
    227      1.4   ichiro 		rv = (pcireg_t) - 1;
    228      1.4   ichiro 	}
    229      1.4   ichiro 
    230      1.4   ichiro 	PCI_CONF_UNLOCK(s);
    231      1.4   ichiro 
    232      1.4   ichiro 	return rv;
    233      1.1   ichiro }
    234      1.1   ichiro 
    235      1.1   ichiro void
    236      1.1   ichiro ixp12x0_pci_conf_write(v, tag, offset, val)
    237      1.1   ichiro 	void *v;
    238      1.1   ichiro 	pcitag_t tag;
    239      1.1   ichiro 	int offset;
    240      1.1   ichiro 	pcireg_t val;
    241      1.1   ichiro {
    242      1.4   ichiro 	struct ixp12x0_softc *sc = v;
    243      1.4   ichiro 	vaddr_t va = ixp12x0_pci_conf_setup(v, sc, tag, offset);
    244      1.4   ichiro 	int s;
    245      1.1   ichiro 
    246      1.4   ichiro #ifdef PCI_DEBUG
    247      1.4   ichiro 	printf("ixp12x0_pci_conf_write: tag=%lx offset=%x -> va=%lx (base=%lx)\n",
    248      1.4   ichiro 		tag, offset, va, sc->sc_conf0_ioh);
    249      1.4   ichiro #endif
    250      1.1   ichiro 
    251      1.4   ichiro 	PCI_CONF_LOCK(s);
    252      1.3   ichiro 
    253      1.4   ichiro 	*(pcireg_t *) va = val;
    254      1.1   ichiro 
    255      1.4   ichiro 	PCI_CONF_UNLOCK(s);
    256      1.1   ichiro }
    257