ixp12x0reg.h revision 1.3.2.2       1  1.3.2.1   skrll /*	$NetBSD: ixp12x0reg.h,v 1.3.2.2 2004/09/18 14:32:32 skrll Exp $ */
      2      1.1  ichiro 
      3      1.1  ichiro /*
      4      1.3  ichiro  * Copyright (c) 2002, 2003
      5      1.1  ichiro  *	Ichiro FUKUHARA <ichiro (at) ichiro.org>.
      6      1.1  ichiro  * All rights reserved.
      7      1.1  ichiro  *
      8      1.1  ichiro  * Redistribution and use in source and binary forms, with or without
      9      1.1  ichiro  * modification, are permitted provided that the following conditions
     10      1.1  ichiro  * are met:
     11      1.1  ichiro  * 1. Redistributions of source code must retain the above copyright
     12      1.1  ichiro  *    notice, this list of conditions and the following disclaimer.
     13      1.1  ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     14      1.1  ichiro  *    notice, this list of conditions and the following disclaimer in the
     15      1.1  ichiro  *    documentation and/or other materials provided with the distribution.
     16      1.1  ichiro  * 3. All advertising materials mentioning features or use of this software
     17      1.1  ichiro  *    must display the following acknowledgement:
     18      1.1  ichiro  *	This product includes software developed by Ichiro FUKUHARA.
     19      1.1  ichiro  * 4. The name of the company nor the name of the author may be used to
     20      1.1  ichiro  *    endorse or promote products derived from this software without specific
     21      1.1  ichiro  *    prior written permission.
     22      1.1  ichiro  *
     23      1.1  ichiro  * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
     24      1.1  ichiro  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25      1.1  ichiro  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26      1.1  ichiro  * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
     27      1.1  ichiro  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28      1.1  ichiro  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29      1.1  ichiro  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30      1.1  ichiro  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31      1.1  ichiro  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32      1.1  ichiro  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33      1.1  ichiro  * SUCH DAMAGE.
     34      1.1  ichiro  */
     35      1.1  ichiro 
     36      1.1  ichiro #ifndef _IXP12X0REG_H_
     37      1.1  ichiro #define _IXP12X0REG_H_
     38      1.1  ichiro 
     39      1.1  ichiro /*
     40      1.1  ichiro  * Physical memory map for the Intel IXP12X0
     41      1.1  ichiro  */
     42      1.1  ichiro 
     43      1.1  ichiro /*
     44      1.1  ichiro  * FFFF FFFF ---------------------------
     45      1.1  ichiro  *            Device 6
     46      1.1  ichiro  *            SDRAM
     47      1.1  ichiro  *              FF00 0000 - FF00 0014
     48      1.1  ichiro  *                  SDRAM Control Register
     49      1.1  ichiro  *              D000 0000 - DFFF FFFF
     50      1.1  ichiro  *                  Prefetch 256MB
     51      1.1  ichiro  *              C000 0000 - CFFF FFFF
     52      1.1  ichiro  *                  non-Prefetch 256MB
     53      1.1  ichiro  * C000 0000 ---------------------------
     54      1.1  ichiro  *            Device 5
     55      1.1  ichiro  *            AMBA Translation (ATU)
     56      1.1  ichiro  * B000 0000 ---------------------------
     57      1.1  ichiro  *            Device 4
     58      1.1  ichiro  *            Reserved
     59      1.1  ichiro  * A000 0000 ---------------------------
     60      1.1  ichiro  *            Device 3
     61      1.1  ichiro  *            StrongARM Core System
     62      1.1  ichiro  * 9000 0000 ---------------------------
     63      1.1  ichiro  *            Device 2
     64      1.1  ichiro  *            Reserved
     65      1.1  ichiro  * 8000 0000 ---------------------------
     66      1.1  ichiro  *            Device 1
     67      1.1  ichiro  *            PCI UNIT
     68      1.1  ichiro  *              6000 0000 - 7FFF FFFF
     69      1.1  ichiro  *                  PCI Memory Cycle Access
     70      1.1  ichiro  *              5400 0000 - 5400 FFFF
     71      1.1  ichiro  *                  PCI I/O Cycle Access
     72      1.3  ichiro  *              5300 0000 - 53BF FFFF
     73      1.1  ichiro  *                  PCI Type0 Configuration Cycle Access
     74      1.1  ichiro  *              5200 0000 - 52FF FFFF
     75      1.1  ichiro  *                  PCI Type1 Configuration Cycle Access
     76      1.1  ichiro  *              4200 0000 - 4200 03FF
     77      1.1  ichiro  *                  Local PCI Configuration Space
     78      1.1  ichiro  * 4000 0000 ---------------------------
     79      1.1  ichiro  *            Device 0
     80      1.1  ichiro  *            SRAM UNIT
     81      1.1  ichiro  * 0000 0000 ---------------------------
     82      1.1  ichiro  */
     83      1.1  ichiro 
     84      1.1  ichiro 
     85      1.1  ichiro /*
     86      1.1  ichiro  * Virtual memory map for the Intel IXP12X0 integrated devices
     87      1.3  ichiro  *
     88      1.3  ichiro  * IXP12x0 processors have many device registers at very lower addresses.
     89      1.3  ichiro  * To make user process space wider, we map the registers at lower address
     90  1.3.2.1   skrll  * to upper address using address translation of virtual memory system.
     91      1.3  ichiro  *
     92      1.3  ichiro  * Some device registers are staticaly mapped on upper address region.
     93      1.3  ichiro  * because we have to access them before bus_space is initialized.
     94      1.3  ichiro  * Most device is dinamicaly mapped by bus_space_map().  In this case,
     95      1.3  ichiro  * the actual mapped (virtual) address are not cared by device drivers.
     96      1.1  ichiro  */
     97      1.1  ichiro 
     98      1.1  ichiro /*
     99      1.1  ichiro  * FFFF FFFF ---------------------------
    100      1.1  ichiro  *
    101      1.3  ichiro  * F400 0000 ---------------------------
    102      1.3  ichiro  *            PCI Type 0 Configuration Cycle Access
    103      1.3  ichiro  *            VA F300 0000 == PA 5300 0000 (16Mbyte)
    104      1.3  ichiro  * F300 0000 ---------------------------
    105      1.3  ichiro  *            PCI Type 1 Configuration Cycle Access
    106      1.3  ichiro  *            VA F200 0000 == PA 5200 0000 (16Mbyte)
    107      1.3  ichiro  * F200 0000 ---------------------------
    108      1.3  ichiro  *            not used
    109  1.3.2.1   skrll  * F020 0000 ---------------------------
    110  1.3.2.1   skrll  *            PCI Registers Accessible Through I/O
    111  1.3.2.1   skrll  *            VA F010 0000 == PA 5400 0000 (1Mbyte)
    112  1.3.2.1   skrll  * F010 0000 ---------------------------
    113  1.3.2.1   skrll  *            not used
    114      1.1  ichiro  * F001 1000 ---------------------------
    115      1.1  ichiro  *            PCI Registers Accessible Through StrongARM Core
    116      1.1  ichiro  *            VA F001 0000 == PA 4200 0000 (4kbyte)
    117      1.1  ichiro  *              F001 0300 - F001 036F  TIMER
    118      1.3  ichiro  *              F001 0200 - F001 0293  PCI_FIQ
    119      1.3  ichiro  *              F001 0180 - F001 0193  PCI_IRQ
    120      1.1  ichiro  * F001 0000 ---------------------------
    121      1.1  ichiro  *            StrongARM System and Peripheral Registers
    122  1.3.2.1   skrll  *            VA F000 0000 == PA 9000 0000 (64kbyte)
    123      1.1  ichiro  *              F000 3400 - F000 3C03  UART
    124      1.1  ichiro  *              F000 3400 - F000 3C03  UART
    125      1.1  ichiro  *              F000 2000 - F000 3003  RTC
    126      1.1  ichiro  *              F000 1C00 - F000 1C03  GPIO_DATA
    127      1.1  ichiro  *              F000 1800 - F000 1C03  GPIO
    128      1.1  ichiro  *              F000 1400 - F000 1403  IRQ
    129      1.1  ichiro  *              F000 1000 - F000 1003  FIQ
    130      1.3  ichiro  *              F000 0C00 - F000 0C03  PLL_CFG (not used at this addres)
    131      1.1  ichiro  * F000 0000 ---------------------------
    132      1.1  ichiro  *            Kernel text and data
    133      1.1  ichiro  * C000 0000 ---------------------------
    134      1.1  ichiro  *            L2 tables for user process (XXX should be fixed)
    135      1.3  ichiro  * 8000 0000 ---------------------------
    136      1.3  ichiro  *            PCI Registers Accessible Through Memory
    137      1.3  ichiro  *            VA 6000 0000 == PA 6000 0000 (512Mbyte)
    138      1.1  ichiro  * 6000 0000 ---------------------------
    139      1.1  ichiro  * 5400 0000 ---------------------------
    140      1.1  ichiro  * 0000 0000 ---------------------------
    141      1.1  ichiro  *
    142      1.1  ichiro  */
    143      1.1  ichiro 
    144      1.1  ichiro /* Virtual address for I/O space */
    145      1.2  ichiro #define	IXP12X0_IO_VBASE	0xf0000000UL
    146      1.1  ichiro 
    147      1.1  ichiro /* StrongARM System and Peripheral Registers */
    148  1.3.2.1   skrll #define	IXP12X0_SYS_VBASE	0xf0000000UL
    149      1.2  ichiro #define	IXP12X0_SYS_HWBASE	0x90000000UL
    150      1.2  ichiro #define	IXP12X0_SYS_SIZE	0x00010000UL	/* 64Kbyte */
    151      1.1  ichiro 
    152      1.1  ichiro #define	IXP12X0_PLL_CFG		(IXP12X0_IO_VBASE + 0x0c00)
    153      1.1  ichiro #define	 IXP12X0_PLL_CFG_CCF	0x1f
    154      1.1  ichiro 
    155      1.1  ichiro /* PCI Registers Accessible Through StrongARM Core */
    156  1.3.2.1   skrll #define	IXP12X0_PCI_VBASE	0xf0010000UL
    157      1.2  ichiro #define	IXP12X0_PCI_HWBASE	0x42000000UL
    158      1.2  ichiro #define	IXP12X0_PCI_SIZE	0x00001000UL	/* 4Kbyte */
    159      1.1  ichiro 
    160      1.2  ichiro /* PCI I/O Space */
    161  1.3.2.1   skrll #define	IXP12X0_PCI_IO_VBASE	0xf0100000UL
    162  1.3.2.1   skrll #define	IXP12X0_PCI_IO_HWBASE	0x54000000UL
    163      1.3  ichiro #define	IXP12X0_PCI_IO_SIZE	0x00100000UL	/* 1Mbyte */
    164      1.1  ichiro 
    165      1.2  ichiro /* PCI Memory Space */
    166      1.2  ichiro #define IXP12X0_PCI_MEM_HWBASE	0x60000000UL	/* VA == PA */
    167      1.2  ichiro #define IXP12X0_PCI_MEM_VBASE	IXP12X0_PCI_MEM_HWBASE
    168      1.2  ichiro #define	IXP12X0_PCI_MEM_SIZE	0x20000000UL
    169      1.1  ichiro 
    170      1.1  ichiro /* PCI Type0/1 Configuration address */
    171      1.3  ichiro #define	IXP12X0_PCI_TYPE0_HWBASE	0x53000000UL
    172      1.3  ichiro #define	IXP12X0_PCI_TYPE0_VBASE		0xf3000000UL
    173      1.3  ichiro #define	IXP12X0_PCI_TYPE0_SIZE		0x01000000UL	/* 16MB */
    174      1.3  ichiro 
    175      1.3  ichiro #define	IXP12X0_PCI_TYPE1_HWBASE	0x52000000UL
    176      1.3  ichiro #define	IXP12X0_PCI_TYPE1_VBASE		0xf2000000UL
    177      1.3  ichiro #define	IXP12X0_PCI_TYPE1_SIZE		0x01000000UL	/* 16MB */
    178      1.1  ichiro 
    179      1.1  ichiro /*
    180      1.1  ichiro  * SlowPort I/O Register
    181      1.1  ichiro  */
    182      1.1  ichiro /* see. arch/evbarm/ixm1200/ixm1200reg.h */
    183      1.1  ichiro 
    184      1.1  ichiro /* Physical register base addresses */
    185      1.1  ichiro /* #define	IXP12X0_GPIO_VBASE */
    186      1.2  ichiro #define	IXP12X0_GPIO_HWBASE	0x90001800UL
    187      1.2  ichiro #define	IXP12X0_GPIO_SIZE	0x00000800UL
    188      1.1  ichiro 
    189      1.1  ichiro /* Interrupts */
    190      1.1  ichiro #define	IXP12X0_FIQ_VBASE	(IXP12X0_IO_VBASE + 0x1000)
    191      1.2  ichiro #define	IXP12X0_FIQ_HWBASE	0x90001000UL
    192      1.2  ichiro #define	IXP12X0_FIQ_SIZE	0x00000004UL
    193      1.1  ichiro #define	IXP12X0_IRQ_VBASE	(IXP12X0_IO_VBASE + 0x1400)
    194      1.2  ichiro #define	IXP12X0_IRQ_HWBASE	0x90001400UL
    195      1.2  ichiro #define	IXP12X0_IRQ_SIZE	0x00000004UL
    196      1.1  ichiro 
    197      1.1  ichiro /*
    198      1.1  ichiro  * Interrupt index assignment
    199      1.1  ichiro  *
    200      1.1  ichiro  *
    201      1.1  ichiro  *     FIQ/IRQ bitmap in "StrongARM System and Peripheral Registers"
    202      1.1  ichiro  *
    203      1.1  ichiro  *        3 3 2 2 2 2 2 2 2 2 2 2 1 1 1 1 1 1 1 1 1 1
    204      1.1  ichiro  * bit    1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0
    205      1.1  ichiro  *       +-+-------------------------------------------+-+-+-+-+-+-+-+---+
    206      1.1  ichiro  *       |M|                                           |U|S|R|S|U|C|P|   |
    207      1.1  ichiro  *       |B|                                           |A|D|T|R|E|I|C|   |
    208      1.1  ichiro  *       |Z|                    RES                    |R|R|C|A|N|N|I|RES|
    209      1.1  ichiro  *       | |                                           |T|A| |M|G|T| |   |
    210      1.1  ichiro  *       | |                                           | |M| | | | | |   |
    211      1.1  ichiro  *       +-+-------------------------------------------+-+-+-+-+-+-+-+---+
    212      1.1  ichiro  *        3
    213      1.1  ichiro  * index  1                                             8 7 6 5 4 3 2
    214      1.1  ichiro  *
    215      1.1  ichiro  *
    216      1.1  ichiro  * We Map a software interrupt queue index to the unused bits in the
    217      1.1  ichiro  * IRQ/FIQ registers. (in "StrongARM System and Peripheral Registers")
    218      1.1  ichiro  *
    219      1.1  ichiro  * XXX will need to revisit this if those bits are ever used in future
    220      1.1  ichiro  * steppings).
    221      1.1  ichiro  *
    222      1.1  ichiro  *        3 3 2 2 2 2 2 2 2 2 2 2 1 1 1 1 1 1 1 1 1 1
    223      1.1  ichiro  * bit    1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0
    224      1.1  ichiro  *       +-+-+-+-+-+-----------------------------------+-+-+-+-+-+-+-+---+
    225      1.1  ichiro  *       |M|S|C|N|S|                                   |U|S|R|S|U|C|P|   |
    226      1.1  ichiro  *       |B|O|L|E|E|                                   |A|D|T|R|E|I|C|   |
    227      1.1  ichiro  *       |Z|F|O|T|R|                RES                |R|R|C|A|N|N|I|RES|
    228      1.1  ichiro  *       | |T|C| |I|                                   |T|A| |M|G|T| |   |
    229      1.1  ichiro  *       | | |K| |A|                                   | |M| | | | | |   |
    230      1.1  ichiro  *       | | | | |L|                                   | | | | | | | |   |
    231      1.1  ichiro  *       +-+-+-+-+-+-----------------------------------+-+-+-+-+-+-+-+---+
    232      1.1  ichiro  *        3 3 2 2 2
    233      1.1  ichiro  * index  1 0 9 8 7                                     8 7 6 5 4 3 2
    234      1.1  ichiro  *
    235      1.1  ichiro  */
    236      1.1  ichiro 
    237      1.1  ichiro #define NIRQ			64
    238      1.1  ichiro #define SYS_NIRQ		32
    239      1.1  ichiro 
    240      1.1  ichiro #define	IXP12X0_INTR_MBZ	31
    241      1.1  ichiro #define	IXP12X0_INTR_bit30	30
    242      1.1  ichiro #define	IXP12X0_INTR_bit29	29
    243      1.1  ichiro #define	IXP12X0_INTR_bit28	28
    244      1.1  ichiro #define	IXP12X0_INTR_bit27	27
    245      1.1  ichiro #define	IXP12X0_INTR_bit26	26
    246      1.1  ichiro #define	IXP12X0_INTR_bit25	25
    247      1.1  ichiro #define	IXP12X0_INTR_bit24	24
    248      1.1  ichiro #define	IXP12X0_INTR_bit23	23
    249      1.1  ichiro #define	IXP12X0_INTR_bit22	22
    250      1.1  ichiro #define	IXP12X0_INTR_bit21	21
    251      1.1  ichiro #define	IXP12X0_INTR_bit20	20
    252      1.1  ichiro #define	IXP12X0_INTR_bit19	19
    253      1.1  ichiro #define	IXP12X0_INTR_bit18	18
    254      1.1  ichiro #define	IXP12X0_INTR_bit17	17
    255      1.1  ichiro #define	IXP12X0_INTR_bit16	16
    256      1.1  ichiro #define	IXP12X0_INTR_bit15	15
    257      1.1  ichiro #define	IXP12X0_INTR_bit14	14
    258      1.1  ichiro #define	IXP12X0_INTR_bit13	13
    259      1.1  ichiro #define	IXP12X0_INTR_bit12	12
    260      1.1  ichiro #define	IXP12X0_INTR_bit11	11
    261      1.1  ichiro #define	IXP12X0_INTR_bit10	10
    262      1.1  ichiro #define	IXP12X0_INTR_bit9	9
    263      1.1  ichiro #define	IXP12X0_INTR_UART	8
    264      1.1  ichiro #define	IXP12X0_INTR_SDRAM	7
    265      1.1  ichiro #define	IXP12X0_INTR_RTC	6
    266      1.1  ichiro #define	IXP12X0_INTR_SRAM	5
    267      1.1  ichiro #define	IXP12X0_INTR_UENG	4
    268      1.1  ichiro #define	IXP12X0_INTR_CINT	3
    269      1.1  ichiro #define	IXP12X0_INTR_PCI	2
    270      1.1  ichiro #define	IXP12X0_INTR_bit1	1
    271      1.1  ichiro #define	IXP12X0_INTR_bit0	0
    272      1.1  ichiro 
    273      1.1  ichiro #define	IXP12X0_INTR_MASK					\
    274      1.1  ichiro 				((1U << IXP12X0_INTR_MBZ)	\
    275      1.1  ichiro 				 | (1U << IXP12X0_INTR_UART)	\
    276      1.1  ichiro 				 | (1U << IXP12X0_INTR_SDRAM)	\
    277      1.1  ichiro 				 | (1U << IXP12X0_INTR_RTC)	\
    278      1.1  ichiro 				 | (1U << IXP12X0_INTR_SRAM)	\
    279      1.1  ichiro 				 | (1U << IXP12X0_INTR_UENG)	\
    280      1.1  ichiro 				 | (1U << IXP12X0_INTR_CINT))
    281      1.1  ichiro 
    282      1.1  ichiro #endif /* _IXP12X0REG_H_ */
    283