Home | History | Annotate | Line # | Download | only in ixp12x0
      1  1.11    skrll /*	$NetBSD: ixp12x0var.h,v 1.11 2012/11/12 18:00:37 skrll Exp $ */
      2   1.1   ichiro /*
      3   1.1   ichiro  * Copyright (c) 2002
      4   1.1   ichiro  *	Ichiro FUKUHARA <ichiro (at) ichiro.org>.
      5   1.1   ichiro  * All rights reserved.
      6   1.1   ichiro  *
      7   1.1   ichiro  * Redistribution and use in source and binary forms, with or without
      8   1.1   ichiro  * modification, are permitted provided that the following conditions
      9   1.1   ichiro  * are met:
     10   1.1   ichiro  * 1. Redistributions of source code must retain the above copyright
     11   1.1   ichiro  *    notice, this list of conditions and the following disclaimer.
     12   1.1   ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1   ichiro  *    notice, this list of conditions and the following disclaimer in the
     14   1.1   ichiro  *    documentation and/or other materials provided with the distribution.
     15   1.1   ichiro  *
     16   1.1   ichiro  * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR
     17   1.1   ichiro  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1   ichiro  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.1   ichiro  * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR
     20   1.1   ichiro  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     21   1.1   ichiro  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     22   1.1   ichiro  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     23   1.1   ichiro  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     24   1.1   ichiro  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.1   ichiro  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.1   ichiro  * SUCH DAMAGE.
     27   1.1   ichiro  */
     28   1.1   ichiro 
     29   1.1   ichiro #ifndef _IXP12X0VAR_H_
     30   1.1   ichiro #define _IXP12X0VAR_H_
     31   1.1   ichiro 
     32   1.1   ichiro #include <sys/conf.h>
     33   1.1   ichiro #include <sys/device.h>
     34   1.1   ichiro #include <sys/queue.h>
     35   1.1   ichiro 
     36   1.9   dyoung #include <sys/bus.h>
     37   1.1   ichiro 
     38   1.1   ichiro #include <dev/pci/pcivar.h>
     39   1.1   ichiro 
     40   1.1   ichiro struct ixp12x0_softc {
     41  1.10      chs 	device_t sc_dev;
     42   1.1   ichiro 	bus_space_tag_t sc_iot;
     43   1.1   ichiro 
     44   1.6      igy 	/* Handles for the PCI */
     45   1.3   ichiro 	bus_space_handle_t sc_pci_ioh;		/* PCI CSR */
     46   1.3   ichiro 	bus_space_handle_t sc_conf0_ioh;	/* PCI Configuration 0 */
     47   1.3   ichiro 	bus_space_handle_t sc_conf1_ioh;	/* PCI Configuration 1 */
     48   1.1   ichiro 
     49   1.6      igy 	/* DMA, and PCI chipset */
     50   1.1   ichiro         struct arm32_bus_dma_tag ia_pci_dmat;
     51   1.1   ichiro         struct arm32_pci_chipset ia_pci_chipset;
     52   1.1   ichiro 
     53   1.3   ichiro 	/* DMA window info for PCI DMA. */
     54   1.3   ichiro 	struct arm32_dma_range ia_pci_dma_range;
     55   1.3   ichiro 
     56   1.1   ichiro 	/* GPIO */
     57   1.1   ichiro };
     58   1.1   ichiro 
     59   1.1   ichiro struct intrhand {
     60   1.1   ichiro 	TAILQ_ENTRY(intrhand) ih_list;	/* link on intrq list */
     61   1.1   ichiro 	int (*ih_func)(void *);		/* interrupt handler */
     62   1.1   ichiro 	void *ih_arg;			/* arg for handler */
     63   1.1   ichiro 	int ih_ipl;			/* IPL_* */
     64   1.1   ichiro 	int ih_irq;			/* IRQ number */
     65   1.1   ichiro };
     66   1.1   ichiro 
     67   1.1   ichiro #define	IRQNAMESIZE	sizeof("ixpintr ipl xxx")
     68   1.1   ichiro 
     69   1.1   ichiro struct intrq {
     70   1.1   ichiro 	TAILQ_HEAD(, intrhand) iq_list;	/* handler list */
     71   1.1   ichiro 	struct evcnt iq_ev;		/* event counter */
     72  1.11    skrll 	uint32_t iq_mask;		/* IRQs to mask while handling */
     73  1.11    skrll 	uint32_t iq_pci_mask;		/* PCI IRQs to mask while handling */
     74  1.11    skrll 	uint32_t iq_levels;		/* IPL_*'s this IRQ has */
     75   1.1   ichiro 	char iq_name[IRQNAMESIZE];	/* interrupt name */
     76   1.3   ichiro 	int iq_ist;			/* share type */
     77   1.1   ichiro };
     78   1.1   ichiro 
     79   1.1   ichiro struct pmap_ent {
     80   1.1   ichiro 	const char*	msg;
     81   1.1   ichiro 	vaddr_t		va;
     82   1.1   ichiro 	paddr_t		pa;
     83   1.1   ichiro 	vsize_t		sz;
     84   1.1   ichiro 	int		prot;
     85   1.1   ichiro 	int		cache;
     86   1.1   ichiro };
     87   1.4      igy 
     88   1.4      igy extern struct bus_space	ixp12x0_bs_tag;
     89   1.1   ichiro 
     90   1.1   ichiro void	ixp12x0_pci_init(pci_chipset_tag_t, void *);
     91   1.3   ichiro void	ixp12x0_pci_dma_init(struct ixp12x0_softc *);
     92   1.1   ichiro void	ixp12x0_attach(struct ixp12x0_softc *);
     93   1.1   ichiro void	ixp12x0_intr_init(void);
     94   1.1   ichiro void	*ixp12x0_intr_establish(int irq, int ipl, int (*)(void *), void *);
     95   1.1   ichiro void	ixp12x0_intr_disestablish(void *);
     96   1.1   ichiro void	ixp12x0_pmap_chunk_table(vaddr_t l1pt, struct pmap_ent* m);
     97   1.1   ichiro void	ixp12x0_pmap_io_reg(vaddr_t l1pt);
     98   1.2  thorpej void	ixp12x0_reset(void);
     99   1.1   ichiro 
    100   1.1   ichiro #endif /* _IXP12X0VAR_H_ */
    101