armadaxpreg.h revision 1.8 1 1.1 kiyohara /*******************************************************************************
2 1.1 kiyohara Copyright (C) Marvell International Ltd. and its affiliates
3 1.1 kiyohara
4 1.1 kiyohara Developed by Semihalf
5 1.1 kiyohara
6 1.1 kiyohara ********************************************************************************
7 1.1 kiyohara Marvell BSD License
8 1.1 kiyohara
9 1.1 kiyohara If you received this File from Marvell, you may opt to use, redistribute and/or
10 1.1 kiyohara modify this File under the following licensing terms.
11 1.1 kiyohara Redistribution and use in source and binary forms, with or without modification,
12 1.1 kiyohara are permitted provided that the following conditions are met:
13 1.1 kiyohara
14 1.1 kiyohara * Redistributions of source code must retain the above copyright notice,
15 1.1 kiyohara this list of conditions and the following disclaimer.
16 1.1 kiyohara
17 1.1 kiyohara * Redistributions in binary form must reproduce the above copyright
18 1.1 kiyohara notice, this list of conditions and the following disclaimer in the
19 1.1 kiyohara documentation and/or other materials provided with the distribution.
20 1.1 kiyohara
21 1.1 kiyohara * Neither the name of Marvell nor the names of its contributors may be
22 1.1 kiyohara used to endorse or promote products derived from this software without
23 1.1 kiyohara specific prior written permission.
24 1.1 kiyohara
25 1.1 kiyohara THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
26 1.1 kiyohara ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
27 1.1 kiyohara WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
28 1.1 kiyohara DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR
29 1.1 kiyohara ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
30 1.1 kiyohara (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
31 1.1 kiyohara LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
32 1.1 kiyohara ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
33 1.1 kiyohara (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
34 1.1 kiyohara SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35 1.1 kiyohara
36 1.1 kiyohara *******************************************************************************/
37 1.1 kiyohara
38 1.1 kiyohara #ifndef _ARMADAXPREG_H_
39 1.1 kiyohara #define _ARMADAXPREG_H_
40 1.1 kiyohara
41 1.1 kiyohara #include <arm/marvell/mvsocreg.h>
42 1.1 kiyohara #include <evbarm/marvell/marvellvar.h>
43 1.1 kiyohara
44 1.1 kiyohara #define ARMADAXP_UNITID_DDR MVSOC_UNITID_DDR
45 1.1 kiyohara #define ARMADAXP_UNITID_DEVBUS MVSOC_UNITID_DEVBUS
46 1.1 kiyohara #define ARMADAXP_UNITID_MLMB MVSOC_UNITID_MLMB
47 1.1 kiyohara #define ARMADAXP_UNITID_PEX MVSOC_UNITID_PEX
48 1.1 kiyohara #define ARMADAXP_UNITID_USB 0x5 /* USB registers */
49 1.1 kiyohara #define ARMADAXP_UNITID_XORE0 0x6 /* Reserved? */
50 1.1 kiyohara #define ARMADAXP_UNITID_GBE0 0x7
51 1.5 hsuenaga #define ARMADAXP_UNITID_GBE1 0x7
52 1.1 kiyohara #define ARMADAXP_UNITID_GBE2 0x3
53 1.5 hsuenaga #define ARMADAXP_UNITID_GBE3 0x3
54 1.1 kiyohara #define ARMADAXP_UNITID_PEX0 MVSOC_UNITID_PEX
55 1.1 kiyohara #define ARMADAXP_UNITID_PEX1 0x8
56 1.1 kiyohara #define ARMADAXP_UNITID_PEX2 MVSOC_UNITID_PEX
57 1.1 kiyohara #define ARMADAXP_UNITID_PEX3 0x8
58 1.1 kiyohara #define ARMADAXP_UNITID_CRYPT 0x9
59 1.1 kiyohara #define ARMADAXP_UNITID_SATA 0xa
60 1.1 kiyohara #define ARMADAXP_UNITID_BM 0xc
61 1.5 hsuenaga #define ARMADAXP_UNITID_NAND 0xd /* NAND registers */
62 1.1 kiyohara #define ARMADAXP_UNITID_SDIO 0xd /* SDIO registers */
63 1.5 hsuenaga #define ARMADAXP_UNITID_LCD 0xe
64 1.5 hsuenaga #define ARMADAXP_UNITID_XORE1 0xf
65 1.1 kiyohara
66 1.5 hsuenaga /* DDR Attributes */
67 1.5 hsuenaga #define ARMADAXP_ATTR_DDR_CS0 0x0e
68 1.5 hsuenaga #define ARMADAXP_ATTR_DDR_CS1 0x0d
69 1.5 hsuenaga #define ARMADAXP_ATTR_DDR_CS2 0x0b
70 1.5 hsuenaga #define ARMADAXP_ATTR_DDR_CS3 0x07
71 1.5 hsuenaga
72 1.5 hsuenaga /* DEVBUS Attributes */
73 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_UART 0x01
74 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI0_CS0 0x1e
75 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI0_CS1 0x5e
76 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI0_CS2 0x9e
77 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI0_CS3 0xde
78 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI0_CS4 0x1f
79 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI0_CS5 0x5f
80 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI0_CS6 0x9f
81 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI0_CS7 0xdf
82 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI1_CS0 0x1a
83 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI1_CS1 0x5a
84 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI1_CS2 0x9a
85 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI1_CS3 0xda
86 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI1_CS4 0x1b
87 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI1_CS5 0x5b
88 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI1_CS6 0x9b
89 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_SPI1_CS7 0xdb
90 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_DEV_CS0 0x3e
91 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_DEV_CS1 0x3d
92 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_DEV_CS2 0x3b
93 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_DEV_CS3 0x37
94 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_BOOT_CS 0x2f
95 1.5 hsuenaga #define ARMADAXP_ATTR_DEVBUS_BOOT_ROM 0x1d
96 1.5 hsuenaga
97 1.5 hsuenaga /* NAND Attributes */
98 1.5 hsuenaga #define ARMADAXP_ATTR_NAND_RESERVED 0x20
99 1.5 hsuenaga
100 1.5 hsuenaga /* PCIe Attributes */
101 1.8 skrll /* port 0 has 4 lanes. port 1 has either 4 or 1 lanes. */
102 1.1 kiyohara #define ARMADAXP_ATTR_PEXx0_MEM 0xe8
103 1.1 kiyohara #define ARMADAXP_ATTR_PEXx0_IO 0xe0
104 1.1 kiyohara #define ARMADAXP_ATTR_PEXx1_MEM 0xd8
105 1.1 kiyohara #define ARMADAXP_ATTR_PEXx1_IO 0xd0
106 1.1 kiyohara #define ARMADAXP_ATTR_PEXx2_MEM 0xb8
107 1.1 kiyohara #define ARMADAXP_ATTR_PEXx2_IO 0xb0
108 1.1 kiyohara #define ARMADAXP_ATTR_PEXx3_MEM 0x78
109 1.1 kiyohara #define ARMADAXP_ATTR_PEXx3_IO 0x70
110 1.5 hsuenaga /* port 2, 3 has only 1 lane */
111 1.1 kiyohara #define ARMADAXP_ATTR_PEX2_MEM 0xf8
112 1.1 kiyohara #define ARMADAXP_ATTR_PEX2_IO 0xf0
113 1.1 kiyohara #define ARMADAXP_ATTR_PEX3_MEM 0xf8
114 1.1 kiyohara #define ARMADAXP_ATTR_PEX3_IO 0xf0
115 1.1 kiyohara
116 1.5 hsuenaga /* GbE Attributes */
117 1.5 hsuenaga #define ARMADAXP_ATTR_GBE_RESERVED 0x00
118 1.5 hsuenaga
119 1.5 hsuenaga /* BM Attributes */
120 1.5 hsuenaga #define ARMADAXP_ATTR_BM_RESERVED 0x00
121 1.5 hsuenaga
122 1.5 hsuenaga /* CRYPT Attributes */
123 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT_SWAP_MASK __BITS(1,0)
124 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT_SWAP_B (0x0 << 0)
125 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT_SWAP_NONE (0x1 << 0)
126 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT_SWAP_BW (0x2 << 0)
127 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT_SWAP_W (0x3 << 0)
128 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT_UNIT_MASK __BITS(3,2)
129 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT_UNIT0 (0x1 << 2)
130 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT_UNIT1 (0x2 << 2)
131 1.5 hsuenaga
132 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT0_NOSWAP \
133 1.5 hsuenaga (ARMADAXP_ATTR_CRYPT_SWAP_NONE|ARMADAXP_ATTR_CRYPT_UNIT0)
134 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT0_SWAP_BYTE \
135 1.5 hsuenaga (ARMADAXP_ATTR_CRYPT_SWAP_B|ARMADAXP_ATTR_CRYPT_UNIT0)
136 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT0_SWAP_BYTE_WORD \
137 1.5 hsuenaga (ARMADAXP_ATTR_CRYPT_SWAP_BW|ARMADAXP_ATTR_CRYPT_UNIT0)
138 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT0_SWAP_WORD \
139 1.5 hsuenaga (ARMADAXP_ATTR_CRYPT_SWAP_W|ARMADAXP_ATTR_CRYPT_UNIT0)
140 1.5 hsuenaga
141 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT1_NOSWAP \
142 1.5 hsuenaga (ARMADAXP_ATTR_CRYPT_SWAP_NONE|ARMADAXP_ATTR_CRYPT_UNIT1)
143 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT1_SWAP_BYTE \
144 1.5 hsuenaga (ARMADAXP_ATTR_CRYPT_SWAP_B|ARMADAXP_ATTR_CRYPT_UNIT1)
145 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT1_SWAP_BYTE_WORD \
146 1.5 hsuenaga (ARMADAXP_ATTR_CRYPT_SWAP_BW|ARMADAXP_ATTR_CRYPT_UNIT1)
147 1.5 hsuenaga #define ARMADAXP_ATTR_CRYPT1_SWAP_WORD \
148 1.5 hsuenaga (ARMADAXP_ATTR_CRYPT_SWAP_W|ARMADAXP_ATTR_CRYPT_UNIT1)
149 1.5 hsuenaga
150 1.5 hsuenaga
151 1.5 hsuenaga #define ARMADAXP_IRQ_ERR_SUMMARY 4
152 1.5 hsuenaga
153 1.1 kiyohara #define ARMADAXP_IRQ_GBE0_TH_RXTX 8 /* GBE0_TH_RXTX_Int */
154 1.1 kiyohara #define ARMADAXP_IRQ_GBE1_TH_RXTX 10 /* GBE1_TH_RXTX_Int */
155 1.1 kiyohara #define ARMADAXP_IRQ_GBE2_TH_RXTX 12 /* GBE2_TH_RXTX_Int */
156 1.1 kiyohara #define ARMADAXP_IRQ_GBE3_TH_RXTX 14 /* GBE3_TH_RXTX_Int */
157 1.1 kiyohara
158 1.1 kiyohara #define ARMADAXP_IRQ_LCD 29
159 1.1 kiyohara #define ARMADAXP_IRQ_SPI 30
160 1.1 kiyohara #define ARMADAXP_IRQ_TWSI0 31
161 1.1 kiyohara #define ARMADAXP_IRQ_TWSI1 32
162 1.1 kiyohara #define ARMADAXP_IRQ_IDMA0 33 /* IDMA Channel 0 */
163 1.1 kiyohara #define ARMADAXP_IRQ_IDMA1 34 /* IDMA Channel 1 */
164 1.1 kiyohara #define ARMADAXP_IRQ_IDMA2 35 /* IDMA Channel 2 */
165 1.1 kiyohara #define ARMADAXP_IRQ_IDMA3 36 /* IDMA Channel 3 */
166 1.1 kiyohara #define ARMADAXP_IRQ_TIMER0 37
167 1.1 kiyohara #define ARMADAXP_IRQ_TIMER1 38
168 1.1 kiyohara #define ARMADAXP_IRQ_TIMER2 39
169 1.1 kiyohara #define ARMADAXP_IRQ_TIMER3 40
170 1.1 kiyohara #define ARMADAXP_IRQ_UART0 41
171 1.1 kiyohara #define ARMADAXP_IRQ_UART1 42
172 1.1 kiyohara #define ARMADAXP_IRQ_UART2 43
173 1.1 kiyohara #define ARMADAXP_IRQ_UART3 44
174 1.1 kiyohara #if 0
175 1.1 kiyohara #define ARMADAXP_IRQ_USB0 45
176 1.1 kiyohara #define ARMADAXP_IRQ_USB1 46
177 1.1 kiyohara #define ARMADAXP_IRQ_USB2 47
178 1.1 kiyohara #else
179 1.1 kiyohara /*
180 1.1 kiyohara * According to functional specification (MV-S107021-00B.pdf), interrupt number
181 1.1 kiyohara * for USB0_int is 47, in fact this number is 45. Because of that interrupt
182 1.1 kiyohara * number definitions are not equivalent to ArmadaXP functional specification
183 1.1 kiyohara * (MV-S107021-00B.pdf).
184 1.1 kiyohara */
185 1.1 kiyohara #define ARMADAXP_IRQ_USB0 45 /* USB2 */
186 1.1 kiyohara #define ARMADAXP_IRQ_USB1 46 /* USB1 */
187 1.1 kiyohara #define ARMADAXP_IRQ_USB2 47 /* USB0 */
188 1.1 kiyohara #endif
189 1.1 kiyohara #define ARMADAXP_IRQ_CESA0 48
190 1.1 kiyohara #define ARMADAXP_IRQ_CESA1 49
191 1.1 kiyohara #define ARMADAXP_IRQ_RTC 50
192 1.1 kiyohara #define ARMADAXP_IRQ_XOR0CH0 51 /* XOR0 Ch0 */
193 1.1 kiyohara #define ARMADAXP_IRQ_XOR0CH1 52 /* XOR0 Ch1 */
194 1.1 kiyohara #define ARMADAXP_IRQ_BM 53 /* Buffer Management */
195 1.1 kiyohara #define ARMADAXP_IRQ_SDIO 54
196 1.1 kiyohara #define ARMADAXP_IRQ_SATA0 55
197 1.1 kiyohara #define ARMADAXP_IRQ_TDM 56
198 1.1 kiyohara #define ARMADAXP_IRQ_SATA1 57
199 1.1 kiyohara #define ARMADAXP_IRQ_PEX00 58 /* PCIe Port0.0 INTA/B/C/D */
200 1.1 kiyohara #define ARMADAXP_IRQ_PEX01 59 /* PCIe Port0.1 INTA/B/C/D */
201 1.1 kiyohara #define ARMADAXP_IRQ_PEX02 60 /* PCIe Port0.2 INTA/B/C/D */
202 1.1 kiyohara #define ARMADAXP_IRQ_PEX03 61 /* PCIe Port0.3 INTA/B/C/D */
203 1.1 kiyohara #define ARMADAXP_IRQ_PEX10 62 /* PCIe Port1.0 INTA/B/C/D */
204 1.1 kiyohara #define ARMADAXP_IRQ_PEX11 63 /* PCIe Port1.1 INTA/B/C/D */
205 1.1 kiyohara #define ARMADAXP_IRQ_PEX12 64 /* PCIe Port1.2 INTA/B/C/D */
206 1.1 kiyohara #define ARMADAXP_IRQ_PEX13 65 /* PCIe Port1.3 INTA/B/C/D */
207 1.7 kiyohara #define ARMADAXP_IRQ_GBE0_SUM 66
208 1.1 kiyohara #define ARMADAXP_IRQ_XOR1CH2 94 /* XOR1 Ch2 */
209 1.1 kiyohara #define ARMADAXP_IRQ_XOR1CH3 95 /* XOR1 Ch3 */
210 1.1 kiyohara #define ARMADAXP_IRQ_PEX2 99 /* PCIe Port2 INTA/B/C/D */
211 1.1 kiyohara #define ARMADAXP_IRQ_PEX3 103 /* PCIe Port3 INTA/B/C/D */
212 1.6 kiyohara #define ARMADAXP_IRQ_PMU 107 /* Power Management Unit */
213 1.1 kiyohara
214 1.5 hsuenaga #define ARMADAXP_IRQ_SOURCES 116
215 1.1 kiyohara
216 1.5 hsuenaga /*
217 1.5 hsuenaga * IRQ mappings for Error Interrupt Cause(ARMADAXP_MLMB_MPIC_ERR_CAUSE)
218 1.5 hsuenaga */
219 1.5 hsuenaga #define ARMADAXP_IRQ_ERROR_BASE 120
220 1.5 hsuenaga #define ARMADAXP_IRQ_ERROR_SOURCES 32
221 1.5 hsuenaga #define ARMADAXP_IRQ_ERROR(x) (120 + (x))
222 1.5 hsuenaga #define ARMADAXP_IRQ_ERROR_BIT(irq) (1 << irq)
223 1.5 hsuenaga
224 1.5 hsuenaga #define ARMADAXP_IRQ_CESA0_ERR ARMADAXP_IRQ_ERROR(0)
225 1.5 hsuenaga #define ARMADAXP_IRQ_DEVBUS_ERR ARMADAXP_IRQ_ERROR(1)
226 1.5 hsuenaga #define ARMADAXP_IRQ_IDMA_ERR ARMADAXP_IRQ_ERROR(2)
227 1.5 hsuenaga #define ARMADAXP_IRQ_XOR1_ERR ARMADAXP_IRQ_ERROR(3)
228 1.5 hsuenaga #define ARMADAXP_IRQ_PEX0_ERR ARMADAXP_IRQ_ERROR(4)
229 1.5 hsuenaga #define ARMADAXP_IRQ_PEX1_ERR ARMADAXP_IRQ_ERROR(5)
230 1.5 hsuenaga #define ARMADAXP_IRQ_GBE_ERR ARMADAXP_IRQ_ERROR(6)
231 1.5 hsuenaga #define ARMADAXP_IRQ_CESA1_ERR ARMADAXP_IRQ_ERROR(7)
232 1.5 hsuenaga #define ARMADAXP_IRQ_USB_ERR ARMADAXP_IRQ_ERROR(8)
233 1.5 hsuenaga #define ARMADAXP_IRQ_DRAM_ERR ARMADAXP_IRQ_ERROR(9)
234 1.5 hsuenaga #define ARMADAXP_IRQ_XOR0_ERR ARMADAXP_IRQ_ERROR(10)
235 1.5 hsuenaga #define ARMADAXP_IRQ_BM_ERR ARMADAXP_IRQ_ERROR(12)
236 1.5 hsuenaga #define ARMADAXP_IRQ_CIB_ERR ARMADAXP_IRQ_ERROR(13)
237 1.5 hsuenaga #define ARMADAXP_IRQ_PEX2_ERR ARMADAXP_IRQ_ERROR(15)
238 1.5 hsuenaga #define ARMADAXP_IRQ_PEX3_ERR ARMADAXP_IRQ_ERROR(16)
239 1.5 hsuenaga #define ARMADAXP_IRQ_SATA0_ERR ARMADAXP_IRQ_ERROR(17)
240 1.5 hsuenaga #define ARMADAXP_IRQ_SATA1_ERR ARMADAXP_IRQ_ERROR(18)
241 1.5 hsuenaga #define ARMADAXP_IRQ_TDM_ERR ARMADAXP_IRQ_ERROR(20)
242 1.5 hsuenaga #define ARMADAXP_IRQ_NAND_ERR ARMADAXP_IRQ_ERROR(21)
243 1.5 hsuenaga
244 1.5 hsuenaga #define ARMADAXP_MLMB_NWINDOW 20
245 1.1 kiyohara #define ARMADAXP_MLMB_NREMAP 8
246 1.1 kiyohara
247 1.1 kiyohara /*
248 1.1 kiyohara * Physical address of integrated peripherals
249 1.1 kiyohara */
250 1.1 kiyohara
251 1.1 kiyohara #undef UNITID2PHYS
252 1.1 kiyohara #define UNITID2PHYS(uid) ((ARMADAXP_UNITID_ ## uid) << 16)
253 1.1 kiyohara
254 1.1 kiyohara /*
255 1.1 kiyohara * Real-Time Clock Unit Registers
256 1.1 kiyohara */
257 1.1 kiyohara #define ARMADAXP_RTC_BASE (MVSOC_DEVBUS_BASE + 0x0300)
258 1.1 kiyohara
259 1.1 kiyohara /*
260 1.1 kiyohara * SPI Interface Registers
261 1.1 kiyohara */
262 1.1 kiyohara #define ARMADAXP_SPI_BASE (MVSOC_DEVBUS_BASE + 0x0600)
263 1.1 kiyohara
264 1.1 kiyohara /*
265 1.1 kiyohara * TWSI Interface Registers
266 1.1 kiyohara */
267 1.1 kiyohara #define ARMADAXP_TWSI1_BASE (MVSOC_DEVBUS_BASE + 0x1100)
268 1.1 kiyohara
269 1.1 kiyohara /*
270 1.1 kiyohara * UART Interface Registers
271 1.1 kiyohara */ /* NS16550 compatible */
272 1.1 kiyohara #define ARMADAXP_COM2_BASE (MVSOC_DEVBUS_BASE + 0x2200)
273 1.1 kiyohara #define ARMADAXP_COM3_BASE (MVSOC_DEVBUS_BASE + 0x2300)
274 1.1 kiyohara
275 1.1 kiyohara /*
276 1.1 kiyohara * General Purpose Input/Output Port Registers
277 1.1 kiyohara */
278 1.1 kiyohara #define ARMADAXP_GPIO0_BASE (MVSOC_DEVBUS_BASE + 0x8100)
279 1.1 kiyohara #define ARMADAXP_GPIO1_BASE (MVSOC_DEVBUS_BASE + 0x8120)
280 1.1 kiyohara #define ARMADAXP_GPIO2_BASE (MVSOC_DEVBUS_BASE + 0x8140)
281 1.1 kiyohara
282 1.1 kiyohara /*
283 1.2 kiyohara * Miscellanseous Register
284 1.1 kiyohara */
285 1.2 kiyohara #define ARMADAXP_MISC_BASE (MVSOC_DEVBUS_BASE + 0x8200)
286 1.2 kiyohara
287 1.2 kiyohara #define ARMADAXP_MISC_PMCGC 0x20 /* PM Clock Gating Control */
288 1.1 kiyohara #define ARMADAXP_MISC_SAR_LO 0x30 /* Sample At Reset Low */
289 1.1 kiyohara #define ARMADAXP_MISC_SAR_HI 0x34 /* Sample At Reset High */
290 1.2 kiyohara #define ARMADAXP_MISC_RSTOUTNMASKR 0x60 /* RSTOUTn Mask Register */
291 1.2 kiyohara #define ARMADAXP_MISC_RSTOUTNMASKR_GLOBALSOFTRSTOUTEN (1 << 0)
292 1.2 kiyohara #define ARMADAXP_MISC_SSRR 0x64 /* System Soft Reset Register */
293 1.2 kiyohara #define ARMADAXP_MISC_SSRR_GLOBALSOFTRST (1 << 0)
294 1.1 kiyohara
295 1.7 kiyohara /*
296 1.7 kiyohara * Thermal Sensor and Thermal Managemer
297 1.7 kiyohara */
298 1.7 kiyohara #define ARMADAXP_TS_BASE (MVSOC_DEVBUS_BASE + 0x82b0)
299 1.7 kiyohara #define ARMADAXP_TM_BASE (MVSOC_DEVBUS_BASE + 0x84c0)
300 1.7 kiyohara #define ARMADA370_TM_BASE (MVSOC_DEVBUS_BASE + 0x8300)
301 1.7 kiyohara
302 1.1 kiyohara /* Multiprocessor Interrupt Controller Registers */
303 1.7 kiyohara #define ARMADAXP_MLMB_CFUCONFIG 0x228
304 1.7 kiyohara #define ARMADAXP_MLMB_CFUCONFIG_POUTOSL2 (1 << 18)
305 1.7 kiyohara #define ARMADAXP_MLMB_CFUCONFIG_POCTOSL2 (1 << 18)
306 1.7 kiyohara
307 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_BASE 0x20a00
308 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_CPU_BASE 0x21800
309 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_CTRL 0x0
310 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_SOFT_INT 0x4
311 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_ERR_CAUSE 0x20
312 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_ISE 0x30
313 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_ICE 0x34
314 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_ISCR_BASE 0x100
315 1.1 kiyohara
316 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_DOORBELL 0x78
317 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_DOORBELL_MASK 0x7c
318 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_CTP 0xb0
319 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_IIACK 0xb4
320 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_ISM 0xb8
321 1.1 kiyohara #define ARMADAXP_MLMB_MPIC_ICM 0xbc
322 1.5 hsuenaga #define ARMADAXP_MLMB_MPIC_ERR_MASK 0xc0
323 1.1 kiyohara
324 1.1 kiyohara /* Multiprocessor Interrupt Controller Shifts */
325 1.1 kiyohara #define MPIC_CTP_SHIFT 28 /* Global priority level field */
326 1.1 kiyohara #define MPIC_ISCR_SHIFT 24 /* IRQ source priority level field */
327 1.1 kiyohara
328 1.1 kiyohara /* Cache Main Control */
329 1.1 kiyohara #define ARMADAXP_L2_BASE 0x8000
330 1.1 kiyohara #define ARMADAXP_L2_CTRL 0x100
331 1.1 kiyohara #define ARMADAXP_L2_AUX_CTRL 0x104
332 1.1 kiyohara #define ARMADAXP_L2_CNTR_CTRL 0x200
333 1.1 kiyohara #define ARMADAXP_L2_CNTR_CONF(x) (0x204 + (x) * 0xc)
334 1.1 kiyohara #define ARMADAXP_L2_INT_CAUSE 0x220
335 1.1 kiyohara #define ARMADAXP_L2_CFU 0x228
336 1.3 hsuenaga #define ARMADAXP_L2_SYNC 0x700
337 1.3 hsuenaga #define ARMADAXP_L2_STATUS 0x704
338 1.3 hsuenaga /* Cache maintance operations */
339 1.3 hsuenaga #define ARMADAXP_L2_RANGE_BASE 0x720
340 1.3 hsuenaga #define ARMADAXP_L2_INV_PHYS 0x770
341 1.3 hsuenaga #define ARMADAXP_L2_INV_RANGE 0x774
342 1.3 hsuenaga #define ARMADAXP_L2_INV_IDXWAY 0x778
343 1.3 hsuenaga #define ARMADAXP_L2_INV_WAY 0x77c
344 1.3 hsuenaga #define ARMADAXP_L2_BLOCK 0x78c
345 1.3 hsuenaga #define ARMADAXP_L2_WB_PHYS 0x7b0
346 1.3 hsuenaga #define ARMADAXP_L2_WB_RANGE 0x7b4
347 1.3 hsuenaga #define ARMADAXP_L2_WB_IDXWAY 0x7b8
348 1.3 hsuenaga #define ARMADAXP_L2_WB_WAY 0x7bc
349 1.3 hsuenaga #define ARMADAXP_L2_WBINV_PHYS 0x7f0
350 1.3 hsuenaga #define ARMADAXP_L2_WBINV_RANGE 0x7f4
351 1.3 hsuenaga #define ARMADAXP_L2_WBINV_IDXWAY 0x7f8
352 1.3 hsuenaga #define ARMADAXP_L2_WBINV_WAY 0x7fc
353 1.4 hsuenaga
354 1.4 hsuenaga /* Cache line size */
355 1.4 hsuenaga #define ARMADAXP_L2_SIZE (256 * 1024) /* bytes */
356 1.4 hsuenaga #define ARMADAXP_L2_LINE_SIZE 32
357 1.4 hsuenaga #define ARMADAXP_L2_ALIGN (ARMADAXP_L2_LINE_SIZE - 1)
358 1.4 hsuenaga #define ARMADAXP_L2_WAYS 4
359 1.4 hsuenaga #define ARMADAXP_L2_WAY_SIZE (ARMADAXP_L2_SIZE / ARMADAXP_L2_WAYS)
360 1.4 hsuenaga #define ARMADAXP_L2_SETS \
361 1.4 hsuenaga (ARMADAXP_L2_WAY_SIZE / ARMADAXP_L2_LINE_SIZE)
362 1.4 hsuenaga
363 1.4 hsuenaga /* ARMADAXP_L2_CTRL */
364 1.4 hsuenaga #define L2_CTRL_ENABLE (1 << 0)
365 1.4 hsuenaga
366 1.4 hsuenaga /* ARMADAXP_L2_AUX_CTRL */
367 1.5 hsuenaga #define L2_AUX_WBWT_MODE_MASK __BITS(1,0)
368 1.5 hsuenaga #define L2_AUX_WBWT_MODE_BY_ATTR (0 << 0)
369 1.5 hsuenaga #define L2_AUX_WBWT_MODE_WB (1 << 0)
370 1.5 hsuenaga #define L2_AUX_WBWT_MODE_WT (2 << 0)
371 1.5 hsuenaga #define L2_AUX_FLUSH_ON_POWERDOWN __BIT(3)
372 1.5 hsuenaga #define L2_AUX_ECC_ENABLE __BIT(20)
373 1.5 hsuenaga #define L2_AUX_PARITY_ENABLE __BIT(21)
374 1.5 hsuenaga #define L2_AUX_INVAL_UCE __BIT(22)
375 1.5 hsuenaga #define L2_AUX_FORCE_WA_MASK __BITS(24,23)
376 1.5 hsuenaga #define L2_AUX_FORCE_WA_BY_ATTR (0 << 23)
377 1.5 hsuenaga #define L2_AUX_FORCE_WA_DISABLE (1 << 23)
378 1.5 hsuenaga #define L2_AUX_FORCE_WA_ENABLE (2 << 23)
379 1.5 hsuenaga #define L2_AUX_FORCE_WA_ENABLE_DT (3 << 23)
380 1.4 hsuenaga #define L2_AUX_REP_STRAT_MASK (3 << 27)
381 1.4 hsuenaga #define L2_AUX_REP_STRAT_LFSR (1 << 27)
382 1.4 hsuenaga #define L2_AUX_REP_STRAT_PLRU (2 << 27)
383 1.4 hsuenaga #define L2_AUX_REP_STRAT_SEMIPLRU (3 << 27)
384 1.4 hsuenaga #define L2_AUX_L2_SIZE_MASK (0x03 << 10)
385 1.4 hsuenaga #define L2_AUX_L2_SIZE_256K (0x00 << 10)
386 1.4 hsuenaga #define L2_AUX_L2_ASSOC_MASK (0x0f << 13)
387 1.4 hsuenaga #define L2_AUX_L2_ASSOC_4WAY (0x03 << 13)
388 1.4 hsuenaga #define L2_AUX_L2_WAY_MASK (0x07 << 17)
389 1.4 hsuenaga #define L2_AUX_L2_WAY_16K (0x02 << 17)
390 1.4 hsuenaga #define L2_AUX_L2_WAY_32K (0x03 << 17)
391 1.4 hsuenaga #define L2_AUX_L2_WAY_64K (0x04 << 17)
392 1.4 hsuenaga #define L2_AUX_L2_WAY_128K (0x05 << 17)
393 1.4 hsuenaga #define L2_AUX_L2_WAY_256K (0x06 << 17)
394 1.4 hsuenaga #define L2_AUX_L2_WAY_512K (0x07 << 17)
395 1.4 hsuenaga
396 1.1 kiyohara #define L2_ALL_WAYS 0xffffffff
397 1.1 kiyohara
398 1.1 kiyohara /*
399 1.1 kiyohara * PCI-Express Interface Registers
400 1.1 kiyohara */
401 1.1 kiyohara #define ARMADAXP_PEX01_BASE (MVSOC_PEX_BASE + 0x4000)
402 1.1 kiyohara #define ARMADAXP_PEX02_BASE (MVSOC_PEX_BASE + 0x8000)
403 1.1 kiyohara #define ARMADAXP_PEX03_BASE (MVSOC_PEX_BASE + 0xc000)
404 1.1 kiyohara #define ARMADAXP_PEX10_BASE (UNITID2PHYS(PEX1))
405 1.1 kiyohara #define ARMADAXP_PEX11_BASE (ARMADAXP_PEX10_BASE + 0x4000)
406 1.1 kiyohara #define ARMADAXP_PEX12_BASE (ARMADAXP_PEX10_BASE + 0x8000)
407 1.1 kiyohara #define ARMADAXP_PEX13_BASE (ARMADAXP_PEX10_BASE + 0xc000)
408 1.1 kiyohara #define ARMADAXP_PEX2_BASE (UNITID2PHYS(PEX2) + 0x2000)
409 1.1 kiyohara #define ARMADAXP_PEX3_BASE (UNITID2PHYS(PEX3) + 0x2000)
410 1.1 kiyohara
411 1.1 kiyohara /*
412 1.1 kiyohara * USB 2.0 Interface Registers
413 1.1 kiyohara */
414 1.1 kiyohara #define ARMADAXP_USB_BASE (UNITID2PHYS(USB)) /* 0x50000 */
415 1.1 kiyohara #define ARMADAXP_USB0_BASE (ARMADAXP_USB_BASE + 0x0000)
416 1.1 kiyohara #define ARMADAXP_USB1_BASE (ARMADAXP_USB_BASE + 0x1000)
417 1.1 kiyohara #define ARMADAXP_USB2_BASE (ARMADAXP_USB_BASE + 0x2000)
418 1.1 kiyohara
419 1.7 kiyohara /*
420 1.1 kiyohara * XOR Engine Registers
421 1.1 kiyohara */
422 1.1 kiyohara #define ARMADAXP_XORE0_BASE (UNITID2PHYS(XORE0)) /* 0x60000 */
423 1.1 kiyohara #define ARMADAXP_XORE1_BASE (UNITID2PHYS(XORE1)) /* 0xf0000 */
424 1.1 kiyohara
425 1.1 kiyohara /*
426 1.1 kiyohara * Gigabit Ethernet Registers
427 1.1 kiyohara */
428 1.1 kiyohara #define ARMADAXP_GBE0_BASE (UNITID2PHYS(GBE0)) /* 0x70000 */
429 1.1 kiyohara #define ARMADAXP_GBE1_BASE (ARMADAXP_GBE0_BASE + 0x4000)
430 1.1 kiyohara #define ARMADAXP_GBE2_BASE (UNITID2PHYS(GBE2)) /* 0x30000 */
431 1.1 kiyohara #define ARMADAXP_GBE3_BASE (ARMADAXP_GBE2_BASE + 0x4000)
432 1.1 kiyohara
433 1.1 kiyohara /*
434 1.1 kiyohara * Precise Time Protocol (PTP) Registers
435 1.1 kiyohara */
436 1.1 kiyohara #define ARMADAXP_PTP_BASE (UNITID2PHYS(GBE0)) /* 0x7c000 */
437 1.1 kiyohara
438 1.7 kiyohara /*
439 1.1 kiyohara * Cryptographic Engine and Security Accelerator Registers
440 1.1 kiyohara */
441 1.1 kiyohara #define ARMADAXP_CESA0_BASE (UNITID2PHYS(CRYPT) + 0xd000) /* 0x9d000 */
442 1.1 kiyohara #define ARMADAXP_CESA1_BASE (UNITID2PHYS(CRYPT) + 0xf000) /* 0x9f000 */
443 1.1 kiyohara
444 1.5 hsuenaga #define ARMADAXP_XPSEC0_BASE (UNITID2PHYS(CRYPT) + 0x0000) /* 0x90000 */
445 1.5 hsuenaga #define ARMADAXP_XPSEC1_BASE (UNITID2PHYS(CRYPT) + 0x2000) /* 0x92000 */
446 1.5 hsuenaga
447 1.1 kiyohara /*
448 1.1 kiyohara * Serial-ATA Host Controller (SATAHC) Registers
449 1.1 kiyohara */
450 1.1 kiyohara #define ARMADAXP_SATAHC_BASE (UNITID2PHYS(SATA)) /* 0xa0000 */
451 1.1 kiyohara
452 1.1 kiyohara /*
453 1.1 kiyohara * Buffer Management Controller Registers
454 1.1 kiyohara */
455 1.1 kiyohara #define ARMADAXP_BMC_BASE (UNITID2PHYS(BM)) /* 0xc0000 */
456 1.1 kiyohara
457 1.1 kiyohara /*
458 1.1 kiyohara * NAND Flash Controller Version 2.0 Registers
459 1.1 kiyohara */
460 1.5 hsuenaga #define ARMADAXP_NAND_BASE (UINTID2PHYS(NAND))
461 1.1 kiyohara
462 1.1 kiyohara /*
463 1.1 kiyohara * PnC Unit Registers
464 1.1 kiyohara */
465 1.1 kiyohara #define ARMADAXP_PNC_BASE (UNITID2PHYS(PNC)) /* 0xc8000 */
466 1.1 kiyohara
467 1.1 kiyohara /*
468 1.1 kiyohara * SDIO Registers
469 1.1 kiyohara */
470 1.1 kiyohara #define ARMADAXP_SDIO_BASE (UNITID2PHYS(SDIO) + 0x4000) /* 0xd4000 */
471 1.1 kiyohara
472 1.1 kiyohara /*
473 1.1 kiyohara * Liquid Crystal Display Registers
474 1.1 kiyohara */
475 1.1 kiyohara #define ARMADAXP_LCD_BASE (UNITID2PHYS(LCD)) /* 0xe0000 */
476 1.1 kiyohara
477 1.1 kiyohara #endif /* _ARMADAXPREG_H_ */
478