Home | History | Annotate | Line # | Download | only in marvell
dove.c revision 1.1.6.2
      1  1.1.6.2  pgoyette /*	$NetBSD: dove.c,v 1.1.6.2 2017/03/20 06:57:11 pgoyette Exp $	*/
      2  1.1.6.2  pgoyette /*
      3  1.1.6.2  pgoyette  * Copyright (c) 2016 KIYOHARA Takashi
      4  1.1.6.2  pgoyette  * All rights reserved.
      5  1.1.6.2  pgoyette  *
      6  1.1.6.2  pgoyette  * Redistribution and use in source and binary forms, with or without
      7  1.1.6.2  pgoyette  * modification, are permitted provided that the following conditions
      8  1.1.6.2  pgoyette  * are met:
      9  1.1.6.2  pgoyette  * 1. Redistributions of source code must retain the above copyright
     10  1.1.6.2  pgoyette  *    notice, this list of conditions and the following disclaimer.
     11  1.1.6.2  pgoyette  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1.6.2  pgoyette  *    notice, this list of conditions and the following disclaimer in the
     13  1.1.6.2  pgoyette  *    documentation and/or other materials provided with the distribution.
     14  1.1.6.2  pgoyette  *
     15  1.1.6.2  pgoyette  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16  1.1.6.2  pgoyette  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17  1.1.6.2  pgoyette  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18  1.1.6.2  pgoyette  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19  1.1.6.2  pgoyette  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20  1.1.6.2  pgoyette  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21  1.1.6.2  pgoyette  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22  1.1.6.2  pgoyette  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23  1.1.6.2  pgoyette  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24  1.1.6.2  pgoyette  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25  1.1.6.2  pgoyette  * POSSIBILITY OF SUCH DAMAGE.
     26  1.1.6.2  pgoyette  */
     27  1.1.6.2  pgoyette 
     28  1.1.6.2  pgoyette #include <sys/cdefs.h>
     29  1.1.6.2  pgoyette __KERNEL_RCSID(0, "$NetBSD: dove.c,v 1.1.6.2 2017/03/20 06:57:11 pgoyette Exp $");
     30  1.1.6.2  pgoyette 
     31  1.1.6.2  pgoyette #define _INTR_PRIVATE
     32  1.1.6.2  pgoyette 
     33  1.1.6.2  pgoyette #include "mvsocgpp.h"
     34  1.1.6.2  pgoyette #include "mvsocpmu.h"
     35  1.1.6.2  pgoyette 
     36  1.1.6.2  pgoyette #include <sys/param.h>
     37  1.1.6.2  pgoyette #include <sys/bus.h>
     38  1.1.6.2  pgoyette #include <sys/device.h>
     39  1.1.6.2  pgoyette #include <sys/errno.h>
     40  1.1.6.2  pgoyette 
     41  1.1.6.2  pgoyette #include <machine/intr.h>
     42  1.1.6.2  pgoyette 
     43  1.1.6.2  pgoyette #include <arm/cpufunc.h>
     44  1.1.6.2  pgoyette #include <arm/pic/picvar.h>
     45  1.1.6.2  pgoyette #include <arm/pic/picvar.h>
     46  1.1.6.2  pgoyette 
     47  1.1.6.2  pgoyette #include <arm/marvell/mvsocreg.h>
     48  1.1.6.2  pgoyette #include <arm/marvell/mvsocvar.h>
     49  1.1.6.2  pgoyette #include <arm/marvell/mvsocpmuvar.h>
     50  1.1.6.2  pgoyette #include <arm/marvell/dovereg.h>
     51  1.1.6.2  pgoyette 
     52  1.1.6.2  pgoyette #include <dev/marvell/marvellreg.h>
     53  1.1.6.2  pgoyette 
     54  1.1.6.2  pgoyette 
     55  1.1.6.2  pgoyette #define read_dbreg	read_mlmbreg
     56  1.1.6.2  pgoyette #define write_dbreg	write_mlmbreg
     57  1.1.6.2  pgoyette #if NMVSOCPMU > 0
     58  1.1.6.2  pgoyette #define READ_PMUREG(sc, o)	\
     59  1.1.6.2  pgoyette 		bus_space_read_4((sc)->sc_iot, (sc)->sc_pmch, (o))
     60  1.1.6.2  pgoyette #define WRITE_PMUREG(sc, o, v)	\
     61  1.1.6.2  pgoyette 		bus_space_write_4((sc)->sc_iot, (sc)->sc_pmch, (o), (v))
     62  1.1.6.2  pgoyette #else
     63  1.1.6.2  pgoyette vaddr_t pmu_base = -1;
     64  1.1.6.2  pgoyette #define READ_PMUREG(sc, o)	(*(volatile uint32_t *)(pmu_base + (o)))
     65  1.1.6.2  pgoyette #endif
     66  1.1.6.2  pgoyette 
     67  1.1.6.2  pgoyette static void dove_intr_init(void);
     68  1.1.6.2  pgoyette 
     69  1.1.6.2  pgoyette static void dove_pic_unblock_irqs(struct pic_softc *, size_t, uint32_t);
     70  1.1.6.2  pgoyette static void dove_pic_block_irqs(struct pic_softc *, size_t, uint32_t);
     71  1.1.6.2  pgoyette static void dove_pic_establish_irq(struct pic_softc *, struct intrsource *);
     72  1.1.6.2  pgoyette static void dove_pic_source_name(struct pic_softc *, int, char *, size_t);
     73  1.1.6.2  pgoyette 
     74  1.1.6.2  pgoyette static int dove_find_pending_irqs(void);
     75  1.1.6.2  pgoyette 
     76  1.1.6.2  pgoyette static void dove_getclks(bus_addr_t);
     77  1.1.6.2  pgoyette static int dove_clkgating(struct marvell_attach_args *);
     78  1.1.6.2  pgoyette 
     79  1.1.6.2  pgoyette #if NMVSOCPMU > 0
     80  1.1.6.2  pgoyette struct dove_pmu_softc {
     81  1.1.6.2  pgoyette 	struct mvsocpmu_softc sc_mvsocpmu_sc;
     82  1.1.6.2  pgoyette 
     83  1.1.6.2  pgoyette 	bus_space_tag_t sc_iot;
     84  1.1.6.2  pgoyette 	bus_space_handle_t sc_pmch;	/* Power Management Core handler */
     85  1.1.6.2  pgoyette 	bus_space_handle_t sc_pmh;	/* Power Management handler */
     86  1.1.6.2  pgoyette 
     87  1.1.6.2  pgoyette 	int sc_xpratio;
     88  1.1.6.2  pgoyette 	int sc_dpratio;
     89  1.1.6.2  pgoyette };
     90  1.1.6.2  pgoyette static int dove_pmu_match(device_t, struct cfdata *, void *);
     91  1.1.6.2  pgoyette static void dove_pmu_attach(device_t, device_t, void *);
     92  1.1.6.2  pgoyette static int dove_pmu_intr(void *);
     93  1.1.6.2  pgoyette static int dove_tm_val2uc(int);
     94  1.1.6.2  pgoyette static int dove_tm_uc2val(int);
     95  1.1.6.2  pgoyette static int dove_dfs_slow(struct dove_pmu_softc *, bool);
     96  1.1.6.2  pgoyette 
     97  1.1.6.2  pgoyette CFATTACH_DECL_NEW(mvsocpmu, sizeof(struct dove_pmu_softc),
     98  1.1.6.2  pgoyette     dove_pmu_match, dove_pmu_attach, NULL, NULL);
     99  1.1.6.2  pgoyette #endif
    100  1.1.6.2  pgoyette 
    101  1.1.6.2  pgoyette 
    102  1.1.6.2  pgoyette static const char * const sources[64] = {
    103  1.1.6.2  pgoyette     "Bridge(0)",       "Host2CPUDoorbell(1)","CPU2HostDoorbell(2)","NF(3)",
    104  1.1.6.2  pgoyette     "PDMA(4)",         "SPI1(5)",         "SPI0(6)",         "UART0(7)",
    105  1.1.6.2  pgoyette     "UART1(8)",        "UART2(9)",        "UART3(10)",       "TWSI(11)",
    106  1.1.6.2  pgoyette     "GPIO7_0(12)",     "GPIO15_8(13)",    "GPIO23_16(14)",   "PEX0_Err(15)",
    107  1.1.6.2  pgoyette     "PEX0_INT(16)",    "PEX1_Err(17)",    "PEX1_INT(18)",    "Audio0_INT(19)",
    108  1.1.6.2  pgoyette     "Audio0_Err(20)",  "Audio1_INT(21)",  "Audio1_Err(22)",  "USBBr(23)",
    109  1.1.6.2  pgoyette     "USB0Cnt(24)",     "USB1Cnt(25)",     "GbERx(26)",       "GbETx(27)",
    110  1.1.6.2  pgoyette     "GbEMisc(28)",     "GbESum(29)",      "GbEErr(30)",      "SecurityInt(31)",
    111  1.1.6.2  pgoyette 
    112  1.1.6.2  pgoyette     "AC97(32)",        "PMU(33)",         "CAM(34)",         "SD0(35)",
    113  1.1.6.2  pgoyette     "SD1(36)",        "SD0_wakeup_Int(37)","SD1_wakeup_Int(38)","XOR0_DMA0(39)",
    114  1.1.6.2  pgoyette     "XOR0_DMA1(40)",   "XOR0Err(41)",     "XOR1_DMA0(42)",   "XOR1_DMA1(43)",
    115  1.1.6.2  pgoyette     "XOR1Err(44)",     "IRE_DCON(45)",    "LCD1(46)",        "LCD0(47)",
    116  1.1.6.2  pgoyette     "GPU(48)",         "Reserved(49)",    "Reserved_18(50)", "Vmeta(51)",
    117  1.1.6.2  pgoyette     "Reserved_20(52)", "Reserved_21(53)", "SSPTimer(54)",    "SSPInt(55)",
    118  1.1.6.2  pgoyette     "MemoryErr(56)", "DwnstrmExclTrn(57)","UpstrmAddrErr(58)","SecurityErr(59)",
    119  1.1.6.2  pgoyette     "GPIO_31_24(60)",  "HighGPIO(61)",    "SATAInt(62)",     "Reserved_31(63)"
    120  1.1.6.2  pgoyette };
    121  1.1.6.2  pgoyette 
    122  1.1.6.2  pgoyette static struct pic_ops dove_picops = {
    123  1.1.6.2  pgoyette 	.pic_unblock_irqs = dove_pic_unblock_irqs,
    124  1.1.6.2  pgoyette 	.pic_block_irqs = dove_pic_block_irqs,
    125  1.1.6.2  pgoyette 	.pic_establish_irq = dove_pic_establish_irq,
    126  1.1.6.2  pgoyette 	.pic_source_name = dove_pic_source_name,
    127  1.1.6.2  pgoyette };
    128  1.1.6.2  pgoyette static struct pic_softc dove_pic = {
    129  1.1.6.2  pgoyette 	.pic_ops = &dove_picops,
    130  1.1.6.2  pgoyette 	.pic_maxsources = 64,
    131  1.1.6.2  pgoyette 	.pic_name = "dove",
    132  1.1.6.2  pgoyette };
    133  1.1.6.2  pgoyette 
    134  1.1.6.2  pgoyette static struct {
    135  1.1.6.2  pgoyette 	bus_size_t offset;
    136  1.1.6.2  pgoyette 	uint32_t bits;
    137  1.1.6.2  pgoyette } clkgatings[]= {
    138  1.1.6.2  pgoyette 	{ DOVE_USB0_BASE,	(1 << 0) },
    139  1.1.6.2  pgoyette 	{ DOVE_USB1_BASE,	(1 << 1) },
    140  1.1.6.2  pgoyette 	{ DOVE_GBE_BASE,	(1 << 2) | (1 << 30) },
    141  1.1.6.2  pgoyette 	{ DOVE_SATAHC_BASE,	(1 << 3) },
    142  1.1.6.2  pgoyette 	{ MVSOC_PEX_BASE,	(1 << 4) },
    143  1.1.6.2  pgoyette 	{ DOVE_PEX1_BASE,	(1 << 5) },
    144  1.1.6.2  pgoyette 	{ DOVE_SDHC0_BASE,	(1 << 8) },
    145  1.1.6.2  pgoyette 	{ DOVE_SDHC1_BASE,	(1 << 9) },
    146  1.1.6.2  pgoyette 	{ DOVE_NAND_BASE,	(1 << 10) },
    147  1.1.6.2  pgoyette 	{ DOVE_CAMERA_BASE,	(1 << 11) },
    148  1.1.6.2  pgoyette 	{ DOVE_AUDIO0_BASE,	(1 << 12) },
    149  1.1.6.2  pgoyette 	{ DOVE_AUDIO1_BASE,	(1 << 13) },
    150  1.1.6.2  pgoyette 	{ DOVE_CESA_BASE,	(1 << 15) },
    151  1.1.6.2  pgoyette #if 0
    152  1.1.6.2  pgoyette 	{ PDMA, (1 << 22) },	/* PdmaEnClock */
    153  1.1.6.2  pgoyette #endif
    154  1.1.6.2  pgoyette 	{ DOVE_XORE_BASE,	(1 << 23) | (1 << 24) },
    155  1.1.6.2  pgoyette };
    156  1.1.6.2  pgoyette 
    157  1.1.6.2  pgoyette 
    158  1.1.6.2  pgoyette /*
    159  1.1.6.2  pgoyette  * dove_bootstrap:
    160  1.1.6.2  pgoyette  *
    161  1.1.6.2  pgoyette  *	Initialize the rest of the Dove dependencies, making it
    162  1.1.6.2  pgoyette  *	ready to handle interrupts from devices.
    163  1.1.6.2  pgoyette  *	And clks, PMU.
    164  1.1.6.2  pgoyette  */
    165  1.1.6.2  pgoyette void
    166  1.1.6.2  pgoyette dove_bootstrap(bus_addr_t iobase)
    167  1.1.6.2  pgoyette {
    168  1.1.6.2  pgoyette 
    169  1.1.6.2  pgoyette 	/* disable all interrupts */
    170  1.1.6.2  pgoyette 	write_dbreg(DOVE_DB_MIRQIMR, 0);
    171  1.1.6.2  pgoyette 	write_dbreg(DOVE_DB_SMIRQIMR, 0);
    172  1.1.6.2  pgoyette 
    173  1.1.6.2  pgoyette 	/* disable all bridge interrupts */
    174  1.1.6.2  pgoyette 	write_mlmbreg(MVSOC_MLMB_MLMBIMR, 0);
    175  1.1.6.2  pgoyette 
    176  1.1.6.2  pgoyette 	mvsoc_intr_init = dove_intr_init;
    177  1.1.6.2  pgoyette 
    178  1.1.6.2  pgoyette #if NMVSOCGPP > 0
    179  1.1.6.2  pgoyette 	/*
    180  1.1.6.2  pgoyette 	 * 64 General Purpose Port I/O (GPIO [63:0]) and
    181  1.1.6.2  pgoyette 	 * an additional eight General Purpose Outputs (GPO [71:64]).
    182  1.1.6.2  pgoyette 	 */
    183  1.1.6.2  pgoyette 	gpp_npins = 72;
    184  1.1.6.2  pgoyette 	gpp_irqbase = 96;	/* Main(32) + Second Main(32) + Bridge(32) */
    185  1.1.6.2  pgoyette #endif
    186  1.1.6.2  pgoyette 
    187  1.1.6.2  pgoyette 	dove_getclks(iobase);
    188  1.1.6.2  pgoyette 
    189  1.1.6.2  pgoyette 	mvsoc_clkgating = dove_clkgating;
    190  1.1.6.2  pgoyette #if NMVSOCPMU == 0
    191  1.1.6.2  pgoyette 	pmu_base = iobase + DOVE_PMU_BASE;
    192  1.1.6.2  pgoyette #endif
    193  1.1.6.2  pgoyette }
    194  1.1.6.2  pgoyette 
    195  1.1.6.2  pgoyette static void
    196  1.1.6.2  pgoyette dove_intr_init(void)
    197  1.1.6.2  pgoyette {
    198  1.1.6.2  pgoyette 	extern struct pic_softc mvsoc_bridge_pic;
    199  1.1.6.2  pgoyette 	void *ih __diagused;
    200  1.1.6.2  pgoyette 
    201  1.1.6.2  pgoyette 	pic_add(&dove_pic, 0);
    202  1.1.6.2  pgoyette 
    203  1.1.6.2  pgoyette 	pic_add(&mvsoc_bridge_pic, 64);
    204  1.1.6.2  pgoyette 	ih = intr_establish(DOVE_IRQ_BRIDGE, IPL_HIGH, IST_LEVEL_HIGH,
    205  1.1.6.2  pgoyette 	    pic_handle_intr, &mvsoc_bridge_pic);
    206  1.1.6.2  pgoyette 	KASSERT(ih != NULL);
    207  1.1.6.2  pgoyette 
    208  1.1.6.2  pgoyette 	find_pending_irqs = dove_find_pending_irqs;
    209  1.1.6.2  pgoyette }
    210  1.1.6.2  pgoyette 
    211  1.1.6.2  pgoyette /* ARGSUSED */
    212  1.1.6.2  pgoyette static void
    213  1.1.6.2  pgoyette dove_pic_unblock_irqs(struct pic_softc *pic, size_t irqbase, uint32_t irq_mask)
    214  1.1.6.2  pgoyette {
    215  1.1.6.2  pgoyette 	const size_t reg = DOVE_DB_MIRQIMR
    216  1.1.6.2  pgoyette 	   + irqbase * (DOVE_DB_SMIRQIMR - DOVE_DB_MIRQIMR) / 32;
    217  1.1.6.2  pgoyette 
    218  1.1.6.2  pgoyette 	KASSERT(irqbase < 64);
    219  1.1.6.2  pgoyette 	write_dbreg(reg, read_dbreg(reg) | irq_mask);
    220  1.1.6.2  pgoyette }
    221  1.1.6.2  pgoyette 
    222  1.1.6.2  pgoyette /* ARGSUSED */
    223  1.1.6.2  pgoyette static void
    224  1.1.6.2  pgoyette dove_pic_block_irqs(struct pic_softc *pic, size_t irqbase,
    225  1.1.6.2  pgoyette 			uint32_t irq_mask)
    226  1.1.6.2  pgoyette {
    227  1.1.6.2  pgoyette 	const size_t reg = DOVE_DB_MIRQIMR
    228  1.1.6.2  pgoyette 	   + irqbase * (DOVE_DB_SMIRQIMR - DOVE_DB_MIRQIMR) / 32;
    229  1.1.6.2  pgoyette 
    230  1.1.6.2  pgoyette 	KASSERT(irqbase < 64);
    231  1.1.6.2  pgoyette 	write_dbreg(reg, read_dbreg(reg) & ~irq_mask);
    232  1.1.6.2  pgoyette }
    233  1.1.6.2  pgoyette 
    234  1.1.6.2  pgoyette /* ARGSUSED */
    235  1.1.6.2  pgoyette static void
    236  1.1.6.2  pgoyette dove_pic_establish_irq(struct pic_softc *pic, struct intrsource *is)
    237  1.1.6.2  pgoyette {
    238  1.1.6.2  pgoyette 	/* Nothing */
    239  1.1.6.2  pgoyette }
    240  1.1.6.2  pgoyette 
    241  1.1.6.2  pgoyette static void
    242  1.1.6.2  pgoyette dove_pic_source_name(struct pic_softc *pic, int irq, char *buf, size_t len)
    243  1.1.6.2  pgoyette {
    244  1.1.6.2  pgoyette 
    245  1.1.6.2  pgoyette 	strlcpy(buf, sources[pic->pic_irqbase + irq], len);
    246  1.1.6.2  pgoyette }
    247  1.1.6.2  pgoyette 
    248  1.1.6.2  pgoyette /*
    249  1.1.6.2  pgoyette  * Called with interrupts disabled
    250  1.1.6.2  pgoyette  */
    251  1.1.6.2  pgoyette static int
    252  1.1.6.2  pgoyette dove_find_pending_irqs(void)
    253  1.1.6.2  pgoyette {
    254  1.1.6.2  pgoyette 	int ipl = 0;
    255  1.1.6.2  pgoyette 
    256  1.1.6.2  pgoyette 	uint32_t cause = read_dbreg(DOVE_DB_MICR);
    257  1.1.6.2  pgoyette 	uint32_t pending = read_dbreg(DOVE_DB_MIRQIMR);
    258  1.1.6.2  pgoyette 	pending &= cause;
    259  1.1.6.2  pgoyette 	if (pending)
    260  1.1.6.2  pgoyette 		ipl |= pic_mark_pending_sources(&dove_pic, 0, pending);
    261  1.1.6.2  pgoyette 
    262  1.1.6.2  pgoyette 	uint32_t cause2 = read_dbreg(DOVE_DB_SMICR);
    263  1.1.6.2  pgoyette 	uint32_t pending2 = read_dbreg(DOVE_DB_SMIRQIMR);
    264  1.1.6.2  pgoyette 	pending2 &= cause2;
    265  1.1.6.2  pgoyette 	if (pending2)
    266  1.1.6.2  pgoyette 		ipl |= pic_mark_pending_sources(&dove_pic, 32, pending2);
    267  1.1.6.2  pgoyette 
    268  1.1.6.2  pgoyette 	return ipl;
    269  1.1.6.2  pgoyette }
    270  1.1.6.2  pgoyette 
    271  1.1.6.2  pgoyette /*
    272  1.1.6.2  pgoyette  * Clock functions
    273  1.1.6.2  pgoyette  */
    274  1.1.6.2  pgoyette 
    275  1.1.6.2  pgoyette static void
    276  1.1.6.2  pgoyette dove_getclks(bus_addr_t iobase)
    277  1.1.6.2  pgoyette {
    278  1.1.6.2  pgoyette 	uint32_t val;
    279  1.1.6.2  pgoyette 
    280  1.1.6.2  pgoyette #define MHz	* 1000 * 1000
    281  1.1.6.2  pgoyette 
    282  1.1.6.2  pgoyette 	val = *(volatile uint32_t *)(iobase + DOVE_MISC_BASE +
    283  1.1.6.2  pgoyette 	    DOVE_MISC_SAMPLE_AT_RESET0);
    284  1.1.6.2  pgoyette 
    285  1.1.6.2  pgoyette 	switch (val & 0x01800000) {
    286  1.1.6.2  pgoyette 	case 0x00000000: mvTclk = 166 MHz; break;
    287  1.1.6.2  pgoyette 	case 0x00800000: mvTclk = 125 MHz; break;
    288  1.1.6.2  pgoyette 	default:
    289  1.1.6.2  pgoyette 		panic("unknown mvTclk\n");
    290  1.1.6.2  pgoyette 	}
    291  1.1.6.2  pgoyette 
    292  1.1.6.2  pgoyette 	switch (val & 0x000001e0) {
    293  1.1.6.2  pgoyette 	case 0x000000a0: mvPclk = 1000 MHz; break;
    294  1.1.6.2  pgoyette 	case 0x000000c0: mvPclk =  933 MHz; break;
    295  1.1.6.2  pgoyette 	case 0x000000e0: mvPclk =  933 MHz; break;
    296  1.1.6.2  pgoyette 	case 0x00000100: mvPclk =  800 MHz; break;
    297  1.1.6.2  pgoyette 	case 0x00000120: mvPclk =  800 MHz; break;
    298  1.1.6.2  pgoyette 	case 0x00000140: mvPclk =  800 MHz; break;
    299  1.1.6.2  pgoyette 	case 0x00000160: mvPclk = 1067 MHz; break;
    300  1.1.6.2  pgoyette 	case 0x00000180: mvPclk =  667 MHz; break;
    301  1.1.6.2  pgoyette 	case 0x000001a0: mvPclk =  533 MHz; break;
    302  1.1.6.2  pgoyette 	case 0x000001c0: mvPclk =  400 MHz; break;
    303  1.1.6.2  pgoyette 	case 0x000001e0: mvPclk =  333 MHz; break;
    304  1.1.6.2  pgoyette 	default:
    305  1.1.6.2  pgoyette 		panic("unknown mvPclk\n");
    306  1.1.6.2  pgoyette 	}
    307  1.1.6.2  pgoyette 
    308  1.1.6.2  pgoyette 	switch (val & 0x0000f000) {
    309  1.1.6.2  pgoyette 	case 0x00000000: mvSysclk = mvPclk /  1; break;
    310  1.1.6.2  pgoyette 	case 0x00002000: mvSysclk = mvPclk /  2; break;
    311  1.1.6.2  pgoyette 	case 0x00004000: mvSysclk = mvPclk /  3; break;
    312  1.1.6.2  pgoyette 	case 0x00006000: mvSysclk = mvPclk /  4; break;
    313  1.1.6.2  pgoyette 	case 0x00008000: mvSysclk = mvPclk /  5; break;
    314  1.1.6.2  pgoyette 	case 0x0000a000: mvSysclk = mvPclk /  6; break;
    315  1.1.6.2  pgoyette 	case 0x0000c000: mvSysclk = mvPclk /  7; break;
    316  1.1.6.2  pgoyette 	case 0x0000e000: mvSysclk = mvPclk /  8; break;
    317  1.1.6.2  pgoyette 	case 0x0000f000: mvSysclk = mvPclk / 10; break;
    318  1.1.6.2  pgoyette 	}
    319  1.1.6.2  pgoyette 
    320  1.1.6.2  pgoyette #undef MHz
    321  1.1.6.2  pgoyette 
    322  1.1.6.2  pgoyette }
    323  1.1.6.2  pgoyette 
    324  1.1.6.2  pgoyette static int
    325  1.1.6.2  pgoyette dove_clkgating(struct marvell_attach_args *mva)
    326  1.1.6.2  pgoyette {
    327  1.1.6.2  pgoyette 	uint32_t val;
    328  1.1.6.2  pgoyette 	int i;
    329  1.1.6.2  pgoyette 
    330  1.1.6.2  pgoyette #if NMVSOCPMU > 0
    331  1.1.6.2  pgoyette 	struct dove_pmu_softc *pmu =
    332  1.1.6.2  pgoyette 	    device_private(device_find_by_xname("mvsocpmu0"));
    333  1.1.6.2  pgoyette 
    334  1.1.6.2  pgoyette 	if (pmu == NULL)
    335  1.1.6.2  pgoyette 		return 0;
    336  1.1.6.2  pgoyette #else
    337  1.1.6.2  pgoyette 	KASSERT(pmu_base != -1);
    338  1.1.6.2  pgoyette #endif
    339  1.1.6.2  pgoyette 
    340  1.1.6.2  pgoyette 	if (strcmp(mva->mva_name, "mvsocpmu") == 0)
    341  1.1.6.2  pgoyette 		return 0;
    342  1.1.6.2  pgoyette 
    343  1.1.6.2  pgoyette 	for (i = 0; i < __arraycount(clkgatings); i++) {
    344  1.1.6.2  pgoyette 		if (clkgatings[i].offset == mva->mva_offset) {
    345  1.1.6.2  pgoyette 			val = READ_PMUREG(pmu, DOVE_PMU_CGCR);
    346  1.1.6.2  pgoyette 			if ((val & clkgatings[i].bits) == clkgatings[i].bits)
    347  1.1.6.2  pgoyette 				/* Clock enabled */
    348  1.1.6.2  pgoyette 				return 0;
    349  1.1.6.2  pgoyette 			return 1;
    350  1.1.6.2  pgoyette 		}
    351  1.1.6.2  pgoyette 	}
    352  1.1.6.2  pgoyette 	/* Clock Gating not support */
    353  1.1.6.2  pgoyette 	return 0;
    354  1.1.6.2  pgoyette }
    355  1.1.6.2  pgoyette 
    356  1.1.6.2  pgoyette #if NMVSOCPMU > 0
    357  1.1.6.2  pgoyette static int
    358  1.1.6.2  pgoyette dove_pmu_match(device_t parent, struct cfdata *match, void *aux)
    359  1.1.6.2  pgoyette {
    360  1.1.6.2  pgoyette 	struct marvell_attach_args *mva = aux;
    361  1.1.6.2  pgoyette 
    362  1.1.6.2  pgoyette 	if (mvsocpmu_match(parent, match, aux) == 0)
    363  1.1.6.2  pgoyette 		return 0;
    364  1.1.6.2  pgoyette 
    365  1.1.6.2  pgoyette 	if (mva->mva_offset == MVA_OFFSET_DEFAULT ||
    366  1.1.6.2  pgoyette 	    mva->mva_irq == MVA_IRQ_DEFAULT)
    367  1.1.6.2  pgoyette 		return 0;
    368  1.1.6.2  pgoyette 
    369  1.1.6.2  pgoyette 	mva->mva_size = DOVE_PMU_SIZE;
    370  1.1.6.2  pgoyette 	return 1;
    371  1.1.6.2  pgoyette }
    372  1.1.6.2  pgoyette 
    373  1.1.6.2  pgoyette static void
    374  1.1.6.2  pgoyette dove_pmu_attach(device_t parent, device_t self, void *aux)
    375  1.1.6.2  pgoyette {
    376  1.1.6.2  pgoyette 	struct dove_pmu_softc *sc = device_private(self);
    377  1.1.6.2  pgoyette 	struct marvell_attach_args *mva = aux;
    378  1.1.6.2  pgoyette 	uint32_t tdc0, cpucdc0;
    379  1.1.6.2  pgoyette 
    380  1.1.6.2  pgoyette 	sc->sc_iot = mva->mva_iot;
    381  1.1.6.2  pgoyette 	if (bus_space_subregion(sc->sc_iot, mva->mva_ioh,
    382  1.1.6.2  pgoyette 	    mva->mva_offset, mva->mva_size, &sc->sc_pmch))
    383  1.1.6.2  pgoyette 		panic("%s: Cannot map core registers", device_xname(self));
    384  1.1.6.2  pgoyette 	if (bus_space_subregion(sc->sc_iot, mva->mva_ioh,
    385  1.1.6.2  pgoyette 	    mva->mva_offset + (DOVE_PMU_BASE2 - DOVE_PMU_BASE),
    386  1.1.6.2  pgoyette 	    DOVE_PMU_SIZE, &sc->sc_pmh))
    387  1.1.6.2  pgoyette 		panic("%s: Cannot map registers", device_xname(self));
    388  1.1.6.2  pgoyette 	if (bus_space_subregion(sc->sc_iot, mva->mva_ioh,
    389  1.1.6.2  pgoyette 	    mva->mva_offset + (DOVE_PMU_SRAM_BASE - DOVE_PMU_BASE),
    390  1.1.6.2  pgoyette 	    DOVE_PMU_SRAM_SIZE, &sc->sc_pmh))
    391  1.1.6.2  pgoyette 		panic("%s: Cannot map SRAM", device_xname(self));
    392  1.1.6.2  pgoyette 
    393  1.1.6.2  pgoyette 	tdc0 = READ_PMUREG(sc, DOVE_PMU_TDC0R);
    394  1.1.6.2  pgoyette 	tdc0 &= ~(DOVE_PMU_TDC0R_THERMAVGNUM_MASK |
    395  1.1.6.2  pgoyette 	    DOVE_PMU_TDC0R_THERMREFCALCOUNT_MASK |
    396  1.1.6.2  pgoyette 	    DOVE_PMU_TDC0R_THERMSELVCAL_MASK);
    397  1.1.6.2  pgoyette 	tdc0 |= (DOVE_PMU_TDC0R_THERMAVGNUM_2 |
    398  1.1.6.2  pgoyette 	    DOVE_PMU_TDC0R_THERMREFCALCOUNT(0xf1) |
    399  1.1.6.2  pgoyette 	    DOVE_PMU_TDC0R_THERMSELVCAL(2));
    400  1.1.6.2  pgoyette 	WRITE_PMUREG(sc, DOVE_PMU_TDC0R, tdc0);
    401  1.1.6.2  pgoyette 	WRITE_PMUREG(sc, DOVE_PMU_TDC0R,
    402  1.1.6.2  pgoyette 	    READ_PMUREG(sc, DOVE_PMU_TDC0R) | DOVE_PMU_TDC0R_THERMSOFTRESET);
    403  1.1.6.2  pgoyette 	delay(1);
    404  1.1.6.2  pgoyette 	WRITE_PMUREG(sc, DOVE_PMU_TDC0R,
    405  1.1.6.2  pgoyette 	    READ_PMUREG(sc, DOVE_PMU_TDC0R) & ~DOVE_PMU_TDC0R_THERMSOFTRESET);
    406  1.1.6.2  pgoyette 	cpucdc0 = READ_PMUREG(sc, DOVE_PMU_CPUCDC0R);
    407  1.1.6.2  pgoyette 	sc->sc_xpratio = DOVE_PMU_CPUCDC0R_XPRATIO(cpucdc0);
    408  1.1.6.2  pgoyette 	sc->sc_dpratio = DOVE_PMU_CPUCDC0R_DPRATIO(cpucdc0);
    409  1.1.6.2  pgoyette 
    410  1.1.6.2  pgoyette 	sc->sc_mvsocpmu_sc.sc_iot = mva->mva_iot;
    411  1.1.6.2  pgoyette 
    412  1.1.6.2  pgoyette 	if (bus_space_subregion(sc->sc_iot, sc->sc_pmch,
    413  1.1.6.2  pgoyette 	    DOVE_PMU_TM_BASE, MVSOC_PMU_TM_SIZE, &sc->sc_mvsocpmu_sc.sc_tmh))
    414  1.1.6.2  pgoyette 		panic("%s: Cannot map thermal managaer registers",
    415  1.1.6.2  pgoyette 		    device_xname(self));
    416  1.1.6.2  pgoyette 	sc->sc_mvsocpmu_sc.sc_uc2val = dove_tm_uc2val;
    417  1.1.6.2  pgoyette 	sc->sc_mvsocpmu_sc.sc_val2uc = dove_tm_val2uc;
    418  1.1.6.2  pgoyette 
    419  1.1.6.2  pgoyette 	mvsocpmu_attach(parent, self, aux);
    420  1.1.6.2  pgoyette 
    421  1.1.6.2  pgoyette 	WRITE_PMUREG(sc, DOVE_PMU_PMUICR, 0);
    422  1.1.6.2  pgoyette 	WRITE_PMUREG(sc, DOVE_PMU_PMUIMR, DOVE_PMU_PMUI_THERMOVERHEAT);
    423  1.1.6.2  pgoyette 
    424  1.1.6.2  pgoyette 	marvell_intr_establish(mva->mva_irq, IPL_HIGH, dove_pmu_intr, sc);
    425  1.1.6.2  pgoyette }
    426  1.1.6.2  pgoyette 
    427  1.1.6.2  pgoyette static int
    428  1.1.6.2  pgoyette dove_pmu_intr(void *arg)
    429  1.1.6.2  pgoyette {
    430  1.1.6.2  pgoyette 	struct dove_pmu_softc *sc = arg;
    431  1.1.6.2  pgoyette 	uint32_t cause, mask;
    432  1.1.6.2  pgoyette 
    433  1.1.6.2  pgoyette 	mask = READ_PMUREG(sc, DOVE_PMU_PMUIMR);
    434  1.1.6.2  pgoyette 	cause = READ_PMUREG(sc, DOVE_PMU_PMUICR);
    435  1.1.6.2  pgoyette printf("dove pmu intr: cause 0x%x, mask 0x%x\n", cause, mask);
    436  1.1.6.2  pgoyette 	WRITE_PMUREG(sc, DOVE_PMU_PMUICR, 0);
    437  1.1.6.2  pgoyette 	cause &= mask;
    438  1.1.6.2  pgoyette 
    439  1.1.6.2  pgoyette 	if (cause & DOVE_PMU_PMUI_BATTFAULT) {
    440  1.1.6.2  pgoyette printf("  Battery Falut\n");
    441  1.1.6.2  pgoyette 	}
    442  1.1.6.2  pgoyette 	if (cause & DOVE_PMU_PMUI_RTCALARM) {
    443  1.1.6.2  pgoyette printf("  RTC Alarm\n");
    444  1.1.6.2  pgoyette 	}
    445  1.1.6.2  pgoyette 	if (cause & DOVE_PMU_PMUI_THERMOVERHEAT) {
    446  1.1.6.2  pgoyette 		mask |= DOVE_PMU_PMUI_THERMCOOLING;
    447  1.1.6.2  pgoyette 		if (dove_dfs_slow(sc, true) == 0)
    448  1.1.6.2  pgoyette 			mask &= ~DOVE_PMU_PMUI_THERMOVERHEAT;
    449  1.1.6.2  pgoyette 		WRITE_PMUREG(sc, DOVE_PMU_PMUIMR, mask);
    450  1.1.6.2  pgoyette 	}
    451  1.1.6.2  pgoyette 	if (cause & DOVE_PMU_PMUI_THERMCOOLING) {
    452  1.1.6.2  pgoyette 		mask |= DOVE_PMU_PMUI_THERMOVERHEAT;
    453  1.1.6.2  pgoyette 		if (dove_dfs_slow(sc, false) == 0)
    454  1.1.6.2  pgoyette 			mask &= ~DOVE_PMU_PMUI_THERMCOOLING;
    455  1.1.6.2  pgoyette 		WRITE_PMUREG(sc, DOVE_PMU_PMUIMR, mask);
    456  1.1.6.2  pgoyette 	}
    457  1.1.6.2  pgoyette 	if (cause & DOVE_PMU_PMUI_DVSDONE) {
    458  1.1.6.2  pgoyette printf("  DVS Done\n");
    459  1.1.6.2  pgoyette 	}
    460  1.1.6.2  pgoyette 	if (cause & DOVE_PMU_PMUI_DFSDONE) {
    461  1.1.6.2  pgoyette printf("  DFS Done\n");
    462  1.1.6.2  pgoyette 	}
    463  1.1.6.2  pgoyette 
    464  1.1.6.2  pgoyette 	return 0;
    465  1.1.6.2  pgoyette }
    466  1.1.6.2  pgoyette 
    467  1.1.6.2  pgoyette static int
    468  1.1.6.2  pgoyette dove_tm_uc2val(int v)
    469  1.1.6.2  pgoyette {
    470  1.1.6.2  pgoyette 
    471  1.1.6.2  pgoyette 	return (2281638 - v / 1000 * 10) / 7298;
    472  1.1.6.2  pgoyette }
    473  1.1.6.2  pgoyette 
    474  1.1.6.2  pgoyette static int
    475  1.1.6.2  pgoyette dove_tm_val2uc(int v)
    476  1.1.6.2  pgoyette {
    477  1.1.6.2  pgoyette 
    478  1.1.6.2  pgoyette 	return (2281638 - 7298 * v) / 10 * 1000;
    479  1.1.6.2  pgoyette }
    480  1.1.6.2  pgoyette 
    481  1.1.6.2  pgoyette static int
    482  1.1.6.2  pgoyette dove_dfs_slow(struct dove_pmu_softc *sc, bool slow)
    483  1.1.6.2  pgoyette {
    484  1.1.6.2  pgoyette 	uint32_t control, status, psw, pmucr;
    485  1.1.6.2  pgoyette 	int rv;
    486  1.1.6.2  pgoyette uint32_t cause0, cause1, cause2;
    487  1.1.6.2  pgoyette 
    488  1.1.6.2  pgoyette 	status = READ_PMUREG(sc, DOVE_PMU_CPUSDFSSR);
    489  1.1.6.2  pgoyette 	status &= DOVE_PMU_CPUSDFSSR_CPUSLOWMODESTTS_MASK;
    490  1.1.6.2  pgoyette 	if ((slow && status == DOVE_PMU_CPUSDFSSR_CPUSLOWMODESTTS_SLOW) ||
    491  1.1.6.2  pgoyette 	    (!slow && status == DOVE_PMU_CPUSDFSSR_CPUSLOWMODESTTS_TURBO))
    492  1.1.6.2  pgoyette 		return 0;
    493  1.1.6.2  pgoyette 
    494  1.1.6.2  pgoyette cause0 = READ_PMUREG(sc, DOVE_PMU_PMUICR);
    495  1.1.6.2  pgoyette 	/*
    496  1.1.6.2  pgoyette 	 * 1. Disable the CPU FIQ and IRQ interrupts.
    497  1.1.6.2  pgoyette 	 */
    498  1.1.6.2  pgoyette 	psw = disable_interrupts(I32_bit | F32_bit);
    499  1.1.6.2  pgoyette 
    500  1.1.6.2  pgoyette 	/*
    501  1.1.6.2  pgoyette 	 * 2. Program the new CPU Speed mode in the CPU Subsystem DFS Control
    502  1.1.6.2  pgoyette 	 *    Register.
    503  1.1.6.2  pgoyette 	 */
    504  1.1.6.2  pgoyette 	control = READ_PMUREG(sc, DOVE_PMU_CPUSDFSCR);
    505  1.1.6.2  pgoyette 	if (slow) {
    506  1.1.6.2  pgoyette 		control |= DOVE_PMU_CPUSDFSCR_CPUSLOWEN;
    507  1.1.6.2  pgoyette 		control |= DOVE_PMU_CPUSDFSCR_CPUL2CR(sc->sc_dpratio);
    508  1.1.6.2  pgoyette 	} else {
    509  1.1.6.2  pgoyette 		control &= ~DOVE_PMU_CPUSDFSCR_CPUSLOWEN;
    510  1.1.6.2  pgoyette 		control |= DOVE_PMU_CPUSDFSCR_CPUL2CR(sc->sc_xpratio);
    511  1.1.6.2  pgoyette 	}
    512  1.1.6.2  pgoyette 	WRITE_PMUREG(sc, DOVE_PMU_CPUSDFSCR, control);
    513  1.1.6.2  pgoyette 
    514  1.1.6.2  pgoyette 	/*
    515  1.1.6.2  pgoyette 	 * 3. Enable the <DFSDone> field in the PMU Interrupts Mask Register
    516  1.1.6.2  pgoyette 	 *    to wake up the CPU when the DFS procedure has been completed.
    517  1.1.6.2  pgoyette 	 */
    518  1.1.6.2  pgoyette 	WRITE_PMUREG(sc, DOVE_PMU_PMUIMR,
    519  1.1.6.2  pgoyette 	    READ_PMUREG(sc, DOVE_PMU_PMUIMR) | DOVE_PMU_PMUI_DFSDONE);
    520  1.1.6.2  pgoyette 
    521  1.1.6.2  pgoyette 	/*
    522  1.1.6.2  pgoyette 	 * 4. Set the <MaskFIQ> and <MaskIRQ> field in the PMU Control Register.
    523  1.1.6.2  pgoyette 	 *    The PMU masks the main interrupt pins of the Interrupt Controller
    524  1.1.6.2  pgoyette 	 *    (FIQ and IRQ) from, so that they cannot be asserted to the CPU
    525  1.1.6.2  pgoyette 	 *    core.
    526  1.1.6.2  pgoyette 	 */
    527  1.1.6.2  pgoyette 	pmucr = bus_space_read_4(sc->sc_iot, sc->sc_pmh, DOVE_PMU_PMUCR);
    528  1.1.6.2  pgoyette cause1 = READ_PMUREG(sc, DOVE_PMU_PMUICR);
    529  1.1.6.2  pgoyette 	bus_space_write_4(sc->sc_iot, sc->sc_pmh, DOVE_PMU_PMUCR,
    530  1.1.6.2  pgoyette 	    pmucr | DOVE_PMU_PMUCR_MASKFIQ | DOVE_PMU_PMUCR_MASKIRQ);
    531  1.1.6.2  pgoyette 
    532  1.1.6.2  pgoyette 	/*
    533  1.1.6.2  pgoyette 	 * 5. Set the <DFSEn> field in the CPU Subsystem DFS Control Register.
    534  1.1.6.2  pgoyette 	 */
    535  1.1.6.2  pgoyette 	WRITE_PMUREG(sc, DOVE_PMU_CPUSDFSCR,
    536  1.1.6.2  pgoyette 	    READ_PMUREG(sc, DOVE_PMU_CPUSDFSCR) | DOVE_PMU_CPUSDFSCR_DFSEN);
    537  1.1.6.2  pgoyette 
    538  1.1.6.2  pgoyette 	/*
    539  1.1.6.2  pgoyette 	 * 6. Use the WFI instruction (Wait for Interrupt), to place the CPU
    540  1.1.6.2  pgoyette 	 *    in Sleep mode.
    541  1.1.6.2  pgoyette 	 */
    542  1.1.6.2  pgoyette cause2 = READ_PMUREG(sc, DOVE_PMU_PMUICR);
    543  1.1.6.2  pgoyette 	__asm("wfi");
    544  1.1.6.2  pgoyette 
    545  1.1.6.2  pgoyette 	status = READ_PMUREG(sc, DOVE_PMU_CPUSDFSSR);
    546  1.1.6.2  pgoyette 	status &= DOVE_PMU_CPUSDFSSR_CPUSLOWMODESTTS_MASK;
    547  1.1.6.2  pgoyette 	if ((slow && status == DOVE_PMU_CPUSDFSSR_CPUSLOWMODESTTS_SLOW) ||
    548  1.1.6.2  pgoyette 	    (!slow && status == DOVE_PMU_CPUSDFSSR_CPUSLOWMODESTTS_TURBO)) {
    549  1.1.6.2  pgoyette 		rv = 0;
    550  1.1.6.2  pgoyette 		printf("DFS changed to %s\n", slow ? "slow" : "turbo");
    551  1.1.6.2  pgoyette 	} else {
    552  1.1.6.2  pgoyette 		rv = 1;
    553  1.1.6.2  pgoyette 		printf("DFS failed to %s\n", slow ? "slow" : "turbo");
    554  1.1.6.2  pgoyette 	}
    555  1.1.6.2  pgoyette 
    556  1.1.6.2  pgoyette 	bus_space_write_4(sc->sc_iot, sc->sc_pmh, DOVE_PMU_PMUCR, pmucr);
    557  1.1.6.2  pgoyette 	restore_interrupts(psw);
    558  1.1.6.2  pgoyette printf("causes: 0x%x -> 0x%x -> 0x%x\n", cause0, cause1, cause2);
    559  1.1.6.2  pgoyette 
    560  1.1.6.2  pgoyette 	return rv;
    561  1.1.6.2  pgoyette }
    562  1.1.6.2  pgoyette #endif
    563