Home | History | Annotate | Line # | Download | only in marvell
mvsoc.c revision 1.12.2.1
      1  1.12.2.1     rmind /*	$NetBSD: mvsoc.c,v 1.12.2.1 2014/05/18 17:44:58 rmind Exp $	*/
      2       1.1  kiyohara /*
      3  1.12.2.1     rmind  * Copyright (c) 2007, 2008, 2013, 2014 KIYOHARA Takashi
      4       1.1  kiyohara  * All rights reserved.
      5       1.1  kiyohara  *
      6       1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
      7       1.1  kiyohara  * modification, are permitted provided that the following conditions
      8       1.1  kiyohara  * are met:
      9       1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     10       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     11       1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     13       1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     14       1.1  kiyohara  *
     15       1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16       1.1  kiyohara  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17       1.1  kiyohara  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18       1.1  kiyohara  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19       1.1  kiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20       1.1  kiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21       1.1  kiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22       1.1  kiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23       1.1  kiyohara  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24       1.1  kiyohara  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25       1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     26       1.1  kiyohara  */
     27       1.1  kiyohara 
     28       1.1  kiyohara #include <sys/cdefs.h>
     29  1.12.2.1     rmind __KERNEL_RCSID(0, "$NetBSD: mvsoc.c,v 1.12.2.1 2014/05/18 17:44:58 rmind Exp $");
     30       1.1  kiyohara 
     31       1.1  kiyohara #include "opt_cputypes.h"
     32       1.1  kiyohara #include "opt_mvsoc.h"
     33       1.1  kiyohara 
     34       1.1  kiyohara #include <sys/param.h>
     35       1.1  kiyohara #include <sys/bus.h>
     36       1.1  kiyohara #include <sys/device.h>
     37       1.1  kiyohara #include <sys/errno.h>
     38       1.1  kiyohara 
     39       1.1  kiyohara #include <dev/pci/pcidevs.h>
     40       1.1  kiyohara #include <dev/pci/pcireg.h>
     41       1.1  kiyohara #include <dev/marvell/marvellreg.h>
     42       1.1  kiyohara #include <dev/marvell/marvellvar.h>
     43       1.1  kiyohara 
     44       1.1  kiyohara #include <arm/marvell/mvsocreg.h>
     45       1.1  kiyohara #include <arm/marvell/mvsocvar.h>
     46       1.1  kiyohara #include <arm/marvell/orionreg.h>
     47       1.1  kiyohara #include <arm/marvell/kirkwoodreg.h>
     48  1.12.2.1     rmind #include <arm/marvell/mv78xx0reg.h>
     49  1.12.2.1     rmind #include <arm/marvell/armadaxpreg.h>
     50       1.1  kiyohara 
     51  1.12.2.1     rmind #include <uvm/uvm.h>
     52      1.11   rkujawa 
     53       1.1  kiyohara #include "locators.h"
     54       1.1  kiyohara 
     55       1.9      matt #ifdef MVSOC_CONSOLE_EARLY
     56       1.9      matt #include <dev/ic/ns16550reg.h>
     57       1.9      matt #include <dev/ic/comreg.h>
     58       1.9      matt #include <dev/cons.h>
     59       1.9      matt #endif
     60       1.1  kiyohara 
     61       1.1  kiyohara static int mvsoc_match(device_t, struct cfdata *, void *);
     62       1.1  kiyohara static void mvsoc_attach(device_t, device_t, void *);
     63       1.1  kiyohara 
     64       1.1  kiyohara static int mvsoc_print(void *, const char *);
     65       1.1  kiyohara static int mvsoc_search(device_t, cfdata_t, const int *, void *);
     66       1.1  kiyohara 
     67  1.12.2.1     rmind static int mvsoc_target_ddr(uint32_t, uint32_t *, uint32_t *);
     68  1.12.2.1     rmind static int mvsoc_target_ddr3(uint32_t, uint32_t *, uint32_t *);
     69  1.12.2.1     rmind static int mvsoc_target_peripheral(uint32_t, uint32_t, uint32_t *, uint32_t *);
     70  1.12.2.1     rmind 
     71       1.1  kiyohara uint32_t mvPclk, mvSysclk, mvTclk = 0;
     72       1.1  kiyohara int nwindow = 0, nremap = 0;
     73       1.1  kiyohara static vaddr_t regbase = 0xffffffff, dsc_base, pex_base;
     74       1.1  kiyohara vaddr_t mlmb_base;
     75       1.1  kiyohara 
     76       1.1  kiyohara void (*mvsoc_intr_init)(void);
     77  1.12.2.1     rmind int (*mvsoc_clkgating)(struct marvell_attach_args *);
     78       1.1  kiyohara 
     79       1.1  kiyohara 
     80       1.9      matt #ifdef MVSOC_CONSOLE_EARLY
     81       1.9      matt static vaddr_t com_base;
     82       1.9      matt 
     83       1.9      matt static inline uint32_t
     84       1.9      matt uart_read(bus_size_t o)
     85       1.9      matt {
     86       1.9      matt 	return *(volatile uint32_t *)(com_base + (o << 2));
     87       1.9      matt }
     88       1.9      matt 
     89       1.9      matt static inline void
     90       1.9      matt uart_write(bus_size_t o, uint32_t v)
     91       1.9      matt {
     92       1.9      matt 	*(volatile uint32_t *)(com_base + (o << 2)) = v;
     93       1.9      matt }
     94       1.9      matt 
     95       1.9      matt static int
     96       1.9      matt mvsoc_cngetc(dev_t dv)
     97       1.9      matt {
     98       1.9      matt         if ((uart_read(com_lsr) & LSR_RXRDY) == 0)
     99       1.9      matt 		return -1;
    100       1.9      matt 
    101       1.9      matt 	return uart_read(com_data) & 0xff;
    102       1.9      matt }
    103       1.9      matt 
    104       1.9      matt static void
    105       1.9      matt mvsoc_cnputc(dev_t dv, int c)
    106       1.9      matt {
    107       1.9      matt 	int timo = 150000;
    108       1.9      matt 
    109       1.9      matt         while ((uart_read(com_lsr) & LSR_TXRDY) == 0 && --timo > 0)
    110       1.9      matt 		;
    111       1.9      matt 
    112       1.9      matt 	uart_write(com_data, c);
    113       1.9      matt 
    114       1.9      matt 	timo = 150000;
    115       1.9      matt         while ((uart_read(com_lsr) & LSR_TSRE) == 0 && --timo > 0)
    116       1.9      matt 		;
    117       1.9      matt }
    118       1.9      matt 
    119       1.9      matt static struct consdev mvsoc_earlycons = {
    120       1.9      matt 	.cn_putc = mvsoc_cnputc,
    121       1.9      matt 	.cn_getc = mvsoc_cngetc,
    122       1.9      matt 	.cn_pollc = nullcnpollc,
    123       1.9      matt };
    124       1.9      matt #endif
    125       1.9      matt 
    126       1.9      matt 
    127       1.1  kiyohara /* attributes */
    128       1.1  kiyohara static struct {
    129       1.1  kiyohara 	int tag;
    130       1.1  kiyohara 	uint32_t attr;
    131       1.1  kiyohara 	uint32_t target;
    132       1.1  kiyohara } mvsoc_tags[] = {
    133       1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS0,
    134       1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS0,	MVSOC_UNITID_DDR },
    135       1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS1,
    136       1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS1,	MVSOC_UNITID_DDR },
    137       1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS2,
    138       1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS2,	MVSOC_UNITID_DDR },
    139       1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS3,
    140       1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS3,	MVSOC_UNITID_DDR },
    141       1.1  kiyohara 
    142  1.12.2.1     rmind 	{ MARVELL_TAG_DDR3_CS0,
    143  1.12.2.1     rmind 	  MARVELL_ATTR_SDRAM_CS0,	MVSOC_UNITID_DDR },
    144  1.12.2.1     rmind 	{ MARVELL_TAG_DDR3_CS1,
    145  1.12.2.1     rmind 	  MARVELL_ATTR_SDRAM_CS1,	MVSOC_UNITID_DDR },
    146  1.12.2.1     rmind 	{ MARVELL_TAG_DDR3_CS2,
    147  1.12.2.1     rmind 	  MARVELL_ATTR_SDRAM_CS2,	MVSOC_UNITID_DDR },
    148  1.12.2.1     rmind 	{ MARVELL_TAG_DDR3_CS3,
    149  1.12.2.1     rmind 	  MARVELL_ATTR_SDRAM_CS3,	MVSOC_UNITID_DDR },
    150  1.12.2.1     rmind 
    151       1.1  kiyohara #if defined(ORION)
    152       1.1  kiyohara 	{ ORION_TAG_DEVICE_CS0,
    153       1.1  kiyohara 	  ORION_ATTR_DEVICE_CS0,	MVSOC_UNITID_DEVBUS },
    154       1.1  kiyohara 	{ ORION_TAG_DEVICE_CS1,
    155       1.1  kiyohara 	  ORION_ATTR_DEVICE_CS1,	MVSOC_UNITID_DEVBUS },
    156       1.1  kiyohara 	{ ORION_TAG_DEVICE_CS2,
    157       1.1  kiyohara 	  ORION_ATTR_DEVICE_CS2,	MVSOC_UNITID_DEVBUS },
    158       1.1  kiyohara 	{ ORION_TAG_DEVICE_BOOTCS,
    159       1.1  kiyohara 	  ORION_ATTR_BOOT_CS,		MVSOC_UNITID_DEVBUS },
    160       1.1  kiyohara 	{ ORION_TAG_FLASH_CS,
    161       1.1  kiyohara 	  ORION_ATTR_FLASH_CS,		MVSOC_UNITID_DEVBUS },
    162       1.1  kiyohara 	{ ORION_TAG_PEX0_MEM,
    163       1.6  kiyohara 	  ORION_ATTR_PEX_MEM,		MVSOC_UNITID_PEX },
    164       1.1  kiyohara 	{ ORION_TAG_PEX0_IO,
    165       1.6  kiyohara 	  ORION_ATTR_PEX_IO,		MVSOC_UNITID_PEX },
    166       1.1  kiyohara 	{ ORION_TAG_PEX1_MEM,
    167       1.1  kiyohara 	  ORION_ATTR_PEX_MEM,		ORION_UNITID_PEX1 },
    168       1.1  kiyohara 	{ ORION_TAG_PEX1_IO,
    169       1.1  kiyohara 	  ORION_ATTR_PEX_IO,		ORION_UNITID_PEX1 },
    170       1.1  kiyohara 	{ ORION_TAG_PCI_MEM,
    171       1.1  kiyohara 	  ORION_ATTR_PCI_MEM,		ORION_UNITID_PCI },
    172       1.1  kiyohara 	{ ORION_TAG_PCI_IO,
    173       1.1  kiyohara 	  ORION_ATTR_PCI_IO,		ORION_UNITID_PCI },
    174       1.1  kiyohara 	{ ORION_TAG_CRYPT,
    175       1.1  kiyohara 	  ORION_ATTR_CRYPT,		ORION_UNITID_CRYPT },
    176       1.1  kiyohara #endif
    177       1.1  kiyohara 
    178       1.1  kiyohara #if defined(KIRKWOOD)
    179       1.1  kiyohara 	{ KIRKWOOD_TAG_NAND,
    180       1.1  kiyohara 	  KIRKWOOD_ATTR_NAND,		MVSOC_UNITID_DEVBUS },
    181       1.1  kiyohara 	{ KIRKWOOD_TAG_SPI,
    182       1.1  kiyohara 	  KIRKWOOD_ATTR_SPI,		MVSOC_UNITID_DEVBUS },
    183       1.1  kiyohara 	{ KIRKWOOD_TAG_BOOTROM,
    184       1.1  kiyohara 	  KIRKWOOD_ATTR_BOOTROM,	MVSOC_UNITID_DEVBUS },
    185       1.1  kiyohara 	{ KIRKWOOD_TAG_PEX_MEM,
    186       1.6  kiyohara 	  KIRKWOOD_ATTR_PEX_MEM,	MVSOC_UNITID_PEX },
    187       1.1  kiyohara 	{ KIRKWOOD_TAG_PEX_IO,
    188       1.6  kiyohara 	  KIRKWOOD_ATTR_PEX_IO,		MVSOC_UNITID_PEX },
    189       1.6  kiyohara 	{ KIRKWOOD_TAG_PEX1_MEM,
    190       1.6  kiyohara 	  KIRKWOOD_ATTR_PEX1_MEM,	MVSOC_UNITID_PEX },
    191       1.6  kiyohara 	{ KIRKWOOD_TAG_PEX1_IO,
    192       1.6  kiyohara 	  KIRKWOOD_ATTR_PEX1_IO,	MVSOC_UNITID_PEX },
    193       1.1  kiyohara 	{ KIRKWOOD_TAG_CRYPT,
    194       1.1  kiyohara 	  KIRKWOOD_ATTR_CRYPT,		KIRKWOOD_UNITID_CRYPT },
    195       1.1  kiyohara #endif
    196  1.12.2.1     rmind 
    197  1.12.2.1     rmind #if defined(MV78XX0)
    198  1.12.2.1     rmind 	{ MV78XX0_TAG_DEVICE_CS0,
    199  1.12.2.1     rmind 	  MV78XX0_ATTR_DEVICE_CS0,	MVSOC_UNITID_DEVBUS },
    200  1.12.2.1     rmind 	{ MV78XX0_TAG_DEVICE_CS1,
    201  1.12.2.1     rmind 	  MV78XX0_ATTR_DEVICE_CS1,	MVSOC_UNITID_DEVBUS },
    202  1.12.2.1     rmind 	{ MV78XX0_TAG_DEVICE_CS2,
    203  1.12.2.1     rmind 	  MV78XX0_ATTR_DEVICE_CS2,	MVSOC_UNITID_DEVBUS },
    204  1.12.2.1     rmind 	{ MV78XX0_TAG_DEVICE_CS3,
    205  1.12.2.1     rmind 	  MV78XX0_ATTR_DEVICE_CS3,	MVSOC_UNITID_DEVBUS },
    206  1.12.2.1     rmind 	{ MV78XX0_TAG_DEVICE_BOOTCS,
    207  1.12.2.1     rmind 	  MV78XX0_ATTR_BOOT_CS,		MVSOC_UNITID_DEVBUS },
    208  1.12.2.1     rmind 	{ MV78XX0_TAG_SPI,
    209  1.12.2.1     rmind 	  MV78XX0_ATTR_SPI,		MVSOC_UNITID_DEVBUS },
    210  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX0_MEM,
    211  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_0_MEM,	MVSOC_UNITID_PEX },
    212  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX01_MEM,
    213  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_1_MEM,	MVSOC_UNITID_PEX },
    214  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX02_MEM,
    215  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_2_MEM,	MVSOC_UNITID_PEX },
    216  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX03_MEM,
    217  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_3_MEM,	MVSOC_UNITID_PEX },
    218  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX0_IO,
    219  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_0_IO,	MVSOC_UNITID_PEX },
    220  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX01_IO,
    221  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_1_IO,	MVSOC_UNITID_PEX },
    222  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX02_IO,
    223  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_2_IO,	MVSOC_UNITID_PEX },
    224  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX03_IO,
    225  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_3_IO,	MVSOC_UNITID_PEX },
    226  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX1_MEM,
    227  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_0_MEM,	MV78XX0_UNITID_PEX1 },
    228  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX11_MEM,
    229  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_1_MEM,	MV78XX0_UNITID_PEX1 },
    230  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX12_MEM,
    231  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_2_MEM,	MV78XX0_UNITID_PEX1 },
    232  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX13_MEM,
    233  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_3_MEM,	MV78XX0_UNITID_PEX1 },
    234  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX1_IO,
    235  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_0_IO,	MV78XX0_UNITID_PEX1 },
    236  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX11_IO,
    237  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_1_IO,	MV78XX0_UNITID_PEX1 },
    238  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX12_IO,
    239  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_2_IO,	MV78XX0_UNITID_PEX1 },
    240  1.12.2.1     rmind 	{ MV78XX0_TAG_PEX13_IO,
    241  1.12.2.1     rmind 	  MV78XX0_ATTR_PEX_3_IO,	MV78XX0_UNITID_PEX1 },
    242  1.12.2.1     rmind 	{ MV78XX0_TAG_CRYPT,
    243  1.12.2.1     rmind 	  MV78XX0_ATTR_CRYPT,		MV78XX0_UNITID_CRYPT },
    244  1.12.2.1     rmind #endif
    245  1.12.2.1     rmind 
    246      1.11   rkujawa #if defined(ARMADAXP)
    247      1.11   rkujawa 	{ ARMADAXP_TAG_PEX00_MEM,
    248      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx0_MEM,	ARMADAXP_UNITID_PEX0 },
    249      1.11   rkujawa 	{ ARMADAXP_TAG_PEX00_IO,
    250      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx0_IO,	ARMADAXP_UNITID_PEX0 },
    251      1.11   rkujawa 	{ ARMADAXP_TAG_PEX01_MEM,
    252      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx1_MEM,	ARMADAXP_UNITID_PEX0 },
    253      1.11   rkujawa 	{ ARMADAXP_TAG_PEX01_IO,
    254      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx1_IO,	ARMADAXP_UNITID_PEX0 },
    255      1.11   rkujawa 	{ ARMADAXP_TAG_PEX02_MEM,
    256      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx2_MEM,	ARMADAXP_UNITID_PEX0 },
    257      1.11   rkujawa 	{ ARMADAXP_TAG_PEX02_IO,
    258      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx2_IO,	ARMADAXP_UNITID_PEX0 },
    259      1.11   rkujawa 	{ ARMADAXP_TAG_PEX03_MEM,
    260      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx3_MEM,	ARMADAXP_UNITID_PEX0 },
    261      1.11   rkujawa 	{ ARMADAXP_TAG_PEX03_IO,
    262      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx3_IO,	ARMADAXP_UNITID_PEX0 },
    263      1.11   rkujawa 	{ ARMADAXP_TAG_PEX2_MEM,
    264      1.11   rkujawa 	  ARMADAXP_ATTR_PEX2_MEM,	ARMADAXP_UNITID_PEX2 },
    265      1.11   rkujawa 	{ ARMADAXP_TAG_PEX2_IO,
    266      1.11   rkujawa 	  ARMADAXP_ATTR_PEX2_IO,	ARMADAXP_UNITID_PEX2 },
    267      1.11   rkujawa 	{ ARMADAXP_TAG_PEX3_MEM,
    268      1.11   rkujawa 	  ARMADAXP_ATTR_PEX3_MEM,	ARMADAXP_UNITID_PEX3 },
    269      1.11   rkujawa 	{ ARMADAXP_TAG_PEX3_IO,
    270      1.11   rkujawa 	  ARMADAXP_ATTR_PEX3_IO,	ARMADAXP_UNITID_PEX3 },
    271      1.11   rkujawa #endif
    272       1.1  kiyohara };
    273       1.1  kiyohara 
    274       1.1  kiyohara #if defined(ORION)
    275       1.1  kiyohara #define ORION_1(m)	MARVELL_ORION_1_ ## m
    276       1.1  kiyohara #define ORION_2(m)	MARVELL_ORION_2_ ## m
    277       1.1  kiyohara #endif
    278       1.1  kiyohara #if defined(KIRKWOOD)
    279       1.1  kiyohara #undef KIRKWOOD
    280       1.1  kiyohara #define KIRKWOOD(m)	MARVELL_KIRKWOOD_ ## m
    281       1.1  kiyohara #endif
    282       1.1  kiyohara #if defined(MV78XX0)
    283       1.1  kiyohara #undef MV78XX0
    284       1.1  kiyohara #define MV78XX0(m)	MARVELL_MV78XX0_ ## m
    285       1.1  kiyohara #endif
    286  1.12.2.1     rmind #if defined(ARMADAXP)
    287  1.12.2.1     rmind #undef ARMADAXP
    288  1.12.2.1     rmind #define ARMADAXP(m)	MARVELL_ARMADAXP_ ## m
    289  1.12.2.1     rmind #define ARMADA370(m)	MARVELL_ARMADA370_ ## m
    290  1.12.2.1     rmind #endif
    291       1.1  kiyohara static struct {
    292       1.1  kiyohara 	uint16_t model;
    293       1.1  kiyohara 	uint8_t rev;
    294       1.1  kiyohara 	const char *modelstr;
    295       1.1  kiyohara 	const char *revstr;
    296       1.1  kiyohara 	const char *typestr;
    297       1.1  kiyohara } nametbl[] = {
    298       1.1  kiyohara #if defined(ORION)
    299       1.1  kiyohara 	{ ORION_1(88F1181),	0, "MV88F1181", NULL,	"Orion1" },
    300       1.1  kiyohara 	{ ORION_1(88F5082),	2, "MV88F5082", "A2",	"Orion1" },
    301       1.1  kiyohara 	{ ORION_1(88F5180N),	3, "MV88F5180N","B1",	"Orion1" },
    302       1.1  kiyohara 	{ ORION_1(88F5181),	0, "MV88F5181",	"A0",	"Orion1" },
    303       1.1  kiyohara 	{ ORION_1(88F5181),	1, "MV88F5181",	"A1",	"Orion1" },
    304       1.1  kiyohara 	{ ORION_1(88F5181),	2, "MV88F5181",	"B0",	"Orion1" },
    305       1.1  kiyohara 	{ ORION_1(88F5181),	3, "MV88F5181",	"B1",	"Orion1" },
    306       1.1  kiyohara 	{ ORION_1(88F5181),	8, "MV88F5181L","A0",	"Orion1" },
    307       1.1  kiyohara 	{ ORION_1(88F5181),	9, "MV88F5181L","A1",	"Orion1" },
    308       1.1  kiyohara 	{ ORION_1(88F5182),	0, "MV88F5182",	"A0",	"Orion1" },
    309       1.1  kiyohara 	{ ORION_1(88F5182),	1, "MV88F5182",	"A1",	"Orion1" },
    310       1.1  kiyohara 	{ ORION_1(88F5182),	2, "MV88F5182",	"A2",	"Orion1" },
    311       1.1  kiyohara 	{ ORION_1(88F6082),	0, "MV88F6082",	"A0",	"Orion1" },
    312       1.1  kiyohara 	{ ORION_1(88F6082),	1, "MV88F6082",	"A1",	"Orion1" },
    313       1.1  kiyohara 	{ ORION_1(88F6183),	0, "MV88F6183",	"A0",	"Orion1" },
    314       1.1  kiyohara 	{ ORION_1(88F6183),	1, "MV88F6183",	"Z0",	"Orion1" },
    315       1.1  kiyohara 	{ ORION_1(88W8660),	0, "MV88W8660",	"A0",	"Orion1" },
    316       1.1  kiyohara 	{ ORION_1(88W8660),	1, "MV88W8660",	"A1",	"Orion1" },
    317       1.1  kiyohara 
    318       1.1  kiyohara 	{ ORION_2(88F1281),	0, "MV88F1281",	"A0",	"Orion2" },
    319       1.1  kiyohara 	{ ORION_2(88F5281),	0, "MV88F5281",	"A0",	"Orion2" },
    320       1.1  kiyohara 	{ ORION_2(88F5281),	1, "MV88F5281",	"B0",	"Orion2" },
    321       1.1  kiyohara 	{ ORION_2(88F5281),	2, "MV88F5281",	"C0",	"Orion2" },
    322       1.1  kiyohara 	{ ORION_2(88F5281),	3, "MV88F5281",	"C1",	"Orion2" },
    323       1.1  kiyohara 	{ ORION_2(88F5281),	4, "MV88F5281",	"D0",	"Orion2" },
    324       1.1  kiyohara #endif
    325       1.1  kiyohara 
    326       1.1  kiyohara #if defined(KIRKWOOD)
    327       1.1  kiyohara 	{ KIRKWOOD(88F6180),	2, "88F6180",	"A0",	"Kirkwood" },
    328       1.6  kiyohara 	{ KIRKWOOD(88F6180),	3, "88F6180",	"A1",	"Kirkwood" },
    329       1.1  kiyohara 	{ KIRKWOOD(88F6192),	0, "88F619x",	"Z0",	"Kirkwood" },
    330       1.1  kiyohara 	{ KIRKWOOD(88F6192),	2, "88F619x",	"A0",	"Kirkwood" },
    331       1.4   reinoud 	{ KIRKWOOD(88F6192),	3, "88F619x",	"A1",	"Kirkwood" },
    332       1.1  kiyohara 	{ KIRKWOOD(88F6281),	0, "88F6281",	"Z0",	"Kirkwood" },
    333       1.1  kiyohara 	{ KIRKWOOD(88F6281),	2, "88F6281",	"A0",	"Kirkwood" },
    334       1.1  kiyohara 	{ KIRKWOOD(88F6281),	3, "88F6281",	"A1",	"Kirkwood" },
    335       1.6  kiyohara 	{ KIRKWOOD(88F6282),	0, "88F6282",	"A0",	"Kirkwood" },
    336       1.6  kiyohara 	{ KIRKWOOD(88F6282),	1, "88F6282",	"A1",	"Kirkwood" },
    337       1.1  kiyohara #endif
    338       1.1  kiyohara 
    339       1.1  kiyohara #if defined(MV78XX0)
    340       1.1  kiyohara 	{ MV78XX0(MV78100),	1, "MV78100",	"A0",  "Discovery Innovation" },
    341       1.1  kiyohara 	{ MV78XX0(MV78100),	2, "MV78100",	"A1",  "Discovery Innovation" },
    342       1.1  kiyohara 	{ MV78XX0(MV78200),	1, "MV78200",	"A0",  "Discovery Innovation" },
    343       1.1  kiyohara #endif
    344      1.11   rkujawa 
    345      1.11   rkujawa #if defined(ARMADAXP)
    346      1.11   rkujawa 	{ ARMADAXP(MV78130),	1, "MV78130",	"A0",  "Armada XP" },
    347      1.11   rkujawa 	{ ARMADAXP(MV78160),	1, "MV78160",	"A0",  "Armada XP" },
    348      1.11   rkujawa 	{ ARMADAXP(MV78230),	1, "MV78260",	"A0",  "Armada XP" },
    349      1.11   rkujawa 	{ ARMADAXP(MV78260),	1, "MV78260",	"A0",  "Armada XP" },
    350      1.11   rkujawa 	{ ARMADAXP(MV78460),	1, "MV78460",	"A0",  "Armada XP" },
    351      1.11   rkujawa 	{ ARMADAXP(MV78460),	2, "MV78460",	"B0",  "Armada XP" },
    352  1.12.2.1     rmind 
    353  1.12.2.1     rmind 	{ ARMADA370(MV6707),	0, "MV6707",	"A0",  "Armada 370" },
    354  1.12.2.1     rmind 	{ ARMADA370(MV6707),	1, "MV6707",	"A1",  "Armada 370" },
    355  1.12.2.1     rmind 	{ ARMADA370(MV6710),	0, "MV6710",	"A0",  "Armada 370" },
    356  1.12.2.1     rmind 	{ ARMADA370(MV6710),	1, "MV6710",	"A1",  "Armada 370" },
    357  1.12.2.1     rmind 	{ ARMADA370(MV6W11),	0, "MV6W11",	"A0",  "Armada 370" },
    358  1.12.2.1     rmind 	{ ARMADA370(MV6W11),	1, "MV6W11",	"A1",  "Armada 370" },
    359      1.11   rkujawa #endif
    360       1.1  kiyohara };
    361       1.1  kiyohara 
    362  1.12.2.1     rmind enum marvell_tags ddr_tags[] = {
    363  1.12.2.1     rmind 	MARVELL_TAG_SDRAM_CS0,
    364  1.12.2.1     rmind 	MARVELL_TAG_SDRAM_CS1,
    365  1.12.2.1     rmind 	MARVELL_TAG_SDRAM_CS2,
    366  1.12.2.1     rmind 	MARVELL_TAG_SDRAM_CS3,
    367  1.12.2.1     rmind 
    368  1.12.2.1     rmind 	MARVELL_TAG_UNDEFINED
    369  1.12.2.1     rmind };
    370  1.12.2.1     rmind enum marvell_tags ddr3_tags[] = {
    371  1.12.2.1     rmind 	MARVELL_TAG_DDR3_CS0,
    372  1.12.2.1     rmind 	MARVELL_TAG_DDR3_CS1,
    373  1.12.2.1     rmind 	MARVELL_TAG_DDR3_CS2,
    374  1.12.2.1     rmind 	MARVELL_TAG_DDR3_CS3,
    375  1.12.2.1     rmind 
    376  1.12.2.1     rmind 	MARVELL_TAG_UNDEFINED
    377  1.12.2.1     rmind };
    378  1.12.2.1     rmind static struct {
    379  1.12.2.1     rmind 	uint16_t model;
    380  1.12.2.1     rmind 	uint8_t rev;
    381  1.12.2.1     rmind 	enum marvell_tags *tags;
    382  1.12.2.1     rmind } tagstbl[] = {
    383  1.12.2.1     rmind #if defined(ORION)
    384  1.12.2.1     rmind 	{ ORION_1(88F1181),	0, ddr_tags },
    385  1.12.2.1     rmind 	{ ORION_1(88F5082),	2, ddr_tags },
    386  1.12.2.1     rmind 	{ ORION_1(88F5180N),	3, ddr_tags },
    387  1.12.2.1     rmind 	{ ORION_1(88F5181),	0, ddr_tags },
    388  1.12.2.1     rmind 	{ ORION_1(88F5181),	1, ddr_tags },
    389  1.12.2.1     rmind 	{ ORION_1(88F5181),	2, ddr_tags },
    390  1.12.2.1     rmind 	{ ORION_1(88F5181),	3, ddr_tags },
    391  1.12.2.1     rmind 	{ ORION_1(88F5181),	8, ddr_tags },
    392  1.12.2.1     rmind 	{ ORION_1(88F5181),	9, ddr_tags },
    393  1.12.2.1     rmind 	{ ORION_1(88F5182),	0, ddr_tags },
    394  1.12.2.1     rmind 	{ ORION_1(88F5182),	1, ddr_tags },
    395  1.12.2.1     rmind 	{ ORION_1(88F5182),	2, ddr_tags },
    396  1.12.2.1     rmind 	{ ORION_1(88F6082),	0, ddr_tags },
    397  1.12.2.1     rmind 	{ ORION_1(88F6082),	1, ddr_tags },
    398  1.12.2.1     rmind 	{ ORION_1(88F6183),	0, ddr_tags },
    399  1.12.2.1     rmind 	{ ORION_1(88F6183),	1, ddr_tags },
    400  1.12.2.1     rmind 	{ ORION_1(88W8660),	0, ddr_tags },
    401  1.12.2.1     rmind 	{ ORION_1(88W8660),	1, ddr_tags },
    402  1.12.2.1     rmind 
    403  1.12.2.1     rmind 	{ ORION_2(88F1281),	0, ddr_tags },
    404  1.12.2.1     rmind 	{ ORION_2(88F5281),	0, ddr_tags },
    405  1.12.2.1     rmind 	{ ORION_2(88F5281),	1, ddr_tags },
    406  1.12.2.1     rmind 	{ ORION_2(88F5281),	2, ddr_tags },
    407  1.12.2.1     rmind 	{ ORION_2(88F5281),	3, ddr_tags },
    408  1.12.2.1     rmind 	{ ORION_2(88F5281),	4, ddr_tags },
    409  1.12.2.1     rmind #endif
    410  1.12.2.1     rmind 
    411  1.12.2.1     rmind #if defined(KIRKWOOD)
    412  1.12.2.1     rmind 	{ KIRKWOOD(88F6180),	2, ddr_tags },
    413  1.12.2.1     rmind 	{ KIRKWOOD(88F6180),	3, ddr_tags },
    414  1.12.2.1     rmind 	{ KIRKWOOD(88F6192),	0, ddr_tags },
    415  1.12.2.1     rmind 	{ KIRKWOOD(88F6192),	2, ddr_tags },
    416  1.12.2.1     rmind 	{ KIRKWOOD(88F6192),	3, ddr_tags },
    417  1.12.2.1     rmind 	{ KIRKWOOD(88F6281),	0, ddr_tags },
    418  1.12.2.1     rmind 	{ KIRKWOOD(88F6281),	2, ddr_tags },
    419  1.12.2.1     rmind 	{ KIRKWOOD(88F6281),	3, ddr_tags },
    420  1.12.2.1     rmind 	{ KIRKWOOD(88F6282),	0, ddr_tags },
    421  1.12.2.1     rmind 	{ KIRKWOOD(88F6282),	1, ddr_tags },
    422  1.12.2.1     rmind #endif
    423  1.12.2.1     rmind 
    424  1.12.2.1     rmind #if defined(MV78XX0)
    425  1.12.2.1     rmind 	{ MV78XX0(MV78100),	1, ddr_tags },
    426  1.12.2.1     rmind 	{ MV78XX0(MV78100),	2, ddr_tags },
    427  1.12.2.1     rmind 	{ MV78XX0(MV78200),	1, ddr_tags },
    428  1.12.2.1     rmind #endif
    429  1.12.2.1     rmind 
    430  1.12.2.1     rmind #if defined(ARMADAXP)
    431  1.12.2.1     rmind 	{ ARMADAXP(MV78130),	1, ddr3_tags },
    432  1.12.2.1     rmind 	{ ARMADAXP(MV78160),	1, ddr3_tags },
    433  1.12.2.1     rmind 	{ ARMADAXP(MV78230),	1, ddr3_tags },
    434  1.12.2.1     rmind 	{ ARMADAXP(MV78260),	1, ddr3_tags },
    435  1.12.2.1     rmind 	{ ARMADAXP(MV78460),	1, ddr3_tags },
    436  1.12.2.1     rmind 	{ ARMADAXP(MV78460),	2, ddr3_tags },
    437  1.12.2.1     rmind 
    438  1.12.2.1     rmind 	{ ARMADA370(MV6707),	0, ddr3_tags },
    439  1.12.2.1     rmind 	{ ARMADA370(MV6707),	1, ddr3_tags },
    440  1.12.2.1     rmind 	{ ARMADA370(MV6710),	0, ddr3_tags },
    441  1.12.2.1     rmind 	{ ARMADA370(MV6710),	1, ddr3_tags },
    442  1.12.2.1     rmind 	{ ARMADA370(MV6W11),	0, ddr3_tags },
    443  1.12.2.1     rmind 	{ ARMADA370(MV6W11),	1, ddr3_tags },
    444  1.12.2.1     rmind #endif
    445  1.12.2.1     rmind };
    446  1.12.2.1     rmind 
    447  1.12.2.1     rmind 
    448       1.1  kiyohara #define OFFSET_DEFAULT	MVA_OFFSET_DEFAULT
    449       1.1  kiyohara #define IRQ_DEFAULT	MVA_IRQ_DEFAULT
    450       1.1  kiyohara static const struct mvsoc_periph {
    451       1.1  kiyohara 	int model;
    452       1.1  kiyohara 	const char *name;
    453       1.1  kiyohara 	int unit;
    454       1.1  kiyohara 	bus_size_t offset;
    455       1.1  kiyohara 	int irq;
    456       1.1  kiyohara } mvsoc_periphs[] = {
    457       1.1  kiyohara #if defined(ORION)
    458  1.12.2.1     rmind #define ORION_IRQ_TMR		(32 + MVSOC_MLMB_MLMBI_CPUTIMER0INTREQ)
    459  1.12.2.1     rmind 
    460  1.12.2.1     rmind     { ORION_1(88F1181),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    461       1.1  kiyohara     { ORION_1(88F1181),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    462       1.1  kiyohara     { ORION_1(88F1181),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    463       1.1  kiyohara     { ORION_1(88F1181),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    464       1.1  kiyohara     { ORION_1(88F1181),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    465       1.1  kiyohara     { ORION_1(88F1181),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    466       1.1  kiyohara     { ORION_1(88F1181),	"mvpex",   1, ORION_PEX1_BASE,	ORION_IRQ_PEX1INT },
    467       1.1  kiyohara 
    468  1.12.2.1     rmind     { ORION_1(88F5082),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    469       1.1  kiyohara     { ORION_1(88F5082),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    470       1.1  kiyohara     { ORION_1(88F5082),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    471       1.1  kiyohara     { ORION_1(88F5082),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    472       1.1  kiyohara     { ORION_1(88F5082),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    473       1.1  kiyohara     { ORION_1(88F5082),	"ehci",    1, ORION_USB1_BASE,	ORION_IRQ_USBCNT1 },
    474       1.7  kiyohara     { ORION_1(88F5082),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    475       1.1  kiyohara     { ORION_1(88F5082),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    476       1.1  kiyohara     { ORION_1(88F5082),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    477       1.1  kiyohara     { ORION_1(88F5082),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    478       1.1  kiyohara     { ORION_1(88F5082),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    479       1.1  kiyohara     { ORION_1(88F5082),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    480       1.1  kiyohara 
    481  1.12.2.1     rmind     { ORION_1(88F5180N),"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    482       1.1  kiyohara     { ORION_1(88F5180N),"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    483       1.1  kiyohara     { ORION_1(88F5180N),"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    484       1.1  kiyohara     { ORION_1(88F5180N),"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    485       1.1  kiyohara     { ORION_1(88F5180N),"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    486       1.7  kiyohara     { ORION_1(88F5180N),"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    487       1.1  kiyohara     { ORION_1(88F5180N),"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    488       1.1  kiyohara     { ORION_1(88F5180N),"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    489       1.1  kiyohara     { ORION_1(88F5180N),"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    490       1.1  kiyohara     { ORION_1(88F5180N),"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    491       1.1  kiyohara 
    492  1.12.2.1     rmind     { ORION_1(88F5181),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    493       1.1  kiyohara     { ORION_1(88F5181),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    494       1.1  kiyohara     { ORION_1(88F5181),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    495       1.1  kiyohara     { ORION_1(88F5181),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    496       1.1  kiyohara     { ORION_1(88F5181),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    497       1.7  kiyohara     { ORION_1(88F5181),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    498       1.1  kiyohara     { ORION_1(88F5181),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    499       1.1  kiyohara     { ORION_1(88F5181),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    500       1.1  kiyohara     { ORION_1(88F5181),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    501       1.1  kiyohara     { ORION_1(88F5181),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    502       1.1  kiyohara     { ORION_1(88F5181),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    503       1.1  kiyohara 
    504  1.12.2.1     rmind     { ORION_1(88F5182),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    505       1.1  kiyohara     { ORION_1(88F5182),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    506       1.1  kiyohara     { ORION_1(88F5182),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    507       1.1  kiyohara     { ORION_1(88F5182),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    508       1.1  kiyohara     { ORION_1(88F5182),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    509       1.1  kiyohara     { ORION_1(88F5182),	"ehci",    1, ORION_USB1_BASE,	ORION_IRQ_USBCNT1 },
    510       1.7  kiyohara     { ORION_1(88F5182),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    511       1.1  kiyohara     { ORION_1(88F5182),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    512       1.1  kiyohara     { ORION_1(88F5182),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    513       1.1  kiyohara     { ORION_1(88F5182),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    514       1.1  kiyohara     { ORION_1(88F5182),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    515       1.1  kiyohara     { ORION_1(88F5182),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    516       1.1  kiyohara 
    517  1.12.2.1     rmind     { ORION_1(88F6082),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    518       1.1  kiyohara     { ORION_1(88F6082),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    519       1.1  kiyohara     { ORION_1(88F6082),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    520       1.1  kiyohara     { ORION_1(88F6082),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    521       1.1  kiyohara     { ORION_1(88F6082),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    522       1.1  kiyohara     { ORION_1(88F6082),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    523       1.1  kiyohara     { ORION_1(88F6082),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    524       1.1  kiyohara     { ORION_1(88F6082),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    525       1.1  kiyohara     { ORION_1(88F6082),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    526       1.1  kiyohara     { ORION_1(88F6082),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    527       1.1  kiyohara 
    528  1.12.2.1     rmind     { ORION_1(88F6183),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    529       1.1  kiyohara     { ORION_1(88F6183),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    530       1.1  kiyohara     { ORION_1(88F6183),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    531       1.1  kiyohara     { ORION_1(88F6183),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    532       1.1  kiyohara 
    533  1.12.2.1     rmind     { ORION_1(88W8660),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    534       1.1  kiyohara     { ORION_1(88W8660),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    535       1.1  kiyohara     { ORION_1(88W8660),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    536       1.1  kiyohara     { ORION_1(88W8660),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    537       1.1  kiyohara     { ORION_1(88W8660),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    538       1.7  kiyohara     { ORION_1(88W8660),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    539       1.1  kiyohara     { ORION_1(88W8660),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    540       1.1  kiyohara     { ORION_1(88W8660),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    541       1.1  kiyohara     { ORION_1(88W8660),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    542       1.1  kiyohara     { ORION_1(88W8660),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    543       1.1  kiyohara 
    544  1.12.2.1     rmind     { ORION_2(88F1281),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    545       1.1  kiyohara     { ORION_2(88F1281),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    546       1.1  kiyohara     { ORION_2(88F1281),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    547       1.1  kiyohara     { ORION_2(88F1281),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    548       1.1  kiyohara     { ORION_2(88F1281),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    549       1.1  kiyohara     { ORION_2(88F1281),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    550       1.1  kiyohara     { ORION_2(88F1281),	"mvpex",   1, ORION_PEX1_BASE,	ORION_IRQ_PEX1INT },
    551       1.1  kiyohara 
    552  1.12.2.1     rmind     { ORION_2(88F5281),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    553       1.1  kiyohara     { ORION_2(88F5281),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    554       1.1  kiyohara     { ORION_2(88F5281),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    555       1.1  kiyohara     { ORION_2(88F5281),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    556       1.1  kiyohara     { ORION_2(88F5281),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    557       1.7  kiyohara     { ORION_2(88F5281),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    558       1.1  kiyohara     { ORION_2(88F5281),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    559       1.1  kiyohara     { ORION_2(88F5281),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    560       1.1  kiyohara     { ORION_2(88F5281),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    561       1.1  kiyohara     { ORION_2(88F5281),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    562       1.1  kiyohara #endif
    563       1.1  kiyohara 
    564       1.1  kiyohara #if defined(KIRKWOOD)
    565  1.12.2.1     rmind #define KIRKWOOD_IRQ_TMR	(64 + MVSOC_MLMB_MLMBI_CPUTIMER0INTREQ)
    566  1.12.2.1     rmind 
    567  1.12.2.1     rmind     { KIRKWOOD(88F6180),"mvsoctmr",0, MVSOC_TMR_BASE,	KIRKWOOD_IRQ_TMR },
    568       1.1  kiyohara     { KIRKWOOD(88F6180),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    569       1.2      matt     { KIRKWOOD(88F6180),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    570       1.1  kiyohara     { KIRKWOOD(88F6180),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    571       1.1  kiyohara     { KIRKWOOD(88F6180),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    572       1.1  kiyohara     { KIRKWOOD(88F6180),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    573       1.7  kiyohara     { KIRKWOOD(88F6180),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    574       1.1  kiyohara     { KIRKWOOD(88F6180),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    575       1.1  kiyohara     { KIRKWOOD(88F6180),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    576       1.1  kiyohara     { KIRKWOOD(88F6180),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    577       1.1  kiyohara     { KIRKWOOD(88F6180),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    578       1.1  kiyohara     { KIRKWOOD(88F6180),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    579       1.1  kiyohara 
    580  1.12.2.1     rmind     { KIRKWOOD(88F6192),"mvsoctmr",0, MVSOC_TMR_BASE,	KIRKWOOD_IRQ_TMR },
    581       1.1  kiyohara     { KIRKWOOD(88F6192),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    582       1.2      matt     { KIRKWOOD(88F6192),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    583       1.1  kiyohara     { KIRKWOOD(88F6192),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    584       1.1  kiyohara     { KIRKWOOD(88F6192),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    585       1.1  kiyohara     { KIRKWOOD(88F6192),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    586       1.7  kiyohara     { KIRKWOOD(88F6192),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    587       1.1  kiyohara     { KIRKWOOD(88F6192),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    588       1.1  kiyohara     { KIRKWOOD(88F6192),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    589       1.1  kiyohara     { KIRKWOOD(88F6192),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    590       1.1  kiyohara     { KIRKWOOD(88F6192),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
    591       1.1  kiyohara     { KIRKWOOD(88F6192),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    592       1.1  kiyohara     { KIRKWOOD(88F6192),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
    593       1.1  kiyohara     { KIRKWOOD(88F6192),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    594       1.1  kiyohara 
    595  1.12.2.1     rmind     { KIRKWOOD(88F6281),"mvsoctmr",0, MVSOC_TMR_BASE,	KIRKWOOD_IRQ_TMR },
    596       1.1  kiyohara     { KIRKWOOD(88F6281),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    597       1.2      matt     { KIRKWOOD(88F6281),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    598       1.1  kiyohara     { KIRKWOOD(88F6281),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    599       1.1  kiyohara     { KIRKWOOD(88F6281),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    600  1.12.2.1     rmind     { KIRKWOOD(88F6281),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    601       1.7  kiyohara     { KIRKWOOD(88F6281),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    602       1.1  kiyohara     { KIRKWOOD(88F6281),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    603  1.12.2.1     rmind     { KIRKWOOD(88F6281),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT },
    604  1.12.2.1     rmind     { KIRKWOOD(88F6281),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    605  1.12.2.1     rmind     { KIRKWOOD(88F6281),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
    606  1.12.2.1     rmind     { KIRKWOOD(88F6281),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    607  1.12.2.1     rmind     { KIRKWOOD(88F6281),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
    608  1.12.2.1     rmind     { KIRKWOOD(88F6281),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    609       1.6  kiyohara 
    610  1.12.2.1     rmind     { KIRKWOOD(88F6282),"mvsoctmr",0, MVSOC_TMR_BASE,	KIRKWOOD_IRQ_TMR },
    611       1.6  kiyohara     { KIRKWOOD(88F6282),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    612       1.6  kiyohara     { KIRKWOOD(88F6282),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    613       1.8  kiyohara     { KIRKWOOD(88F6282),"mvsocts", 0, KIRKWOOD_TS_BASE,	IRQ_DEFAULT },
    614       1.6  kiyohara     { KIRKWOOD(88F6282),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    615       1.6  kiyohara     { KIRKWOOD(88F6282),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    616       1.6  kiyohara     { KIRKWOOD(88F6282),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    617       1.7  kiyohara     { KIRKWOOD(88F6282),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    618       1.6  kiyohara     { KIRKWOOD(88F6282),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    619       1.6  kiyohara     { KIRKWOOD(88F6282),"gttwsi",  1, KIRKWOOD_TWSI1_BASE,KIRKWOOD_IRQ_TWSI1 },
    620       1.6  kiyohara     { KIRKWOOD(88F6282),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    621       1.6  kiyohara     { KIRKWOOD(88F6282),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    622       1.6  kiyohara     { KIRKWOOD(88F6282),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
    623       1.6  kiyohara     { KIRKWOOD(88F6282),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    624       1.6  kiyohara     { KIRKWOOD(88F6282),"mvpex",   1, KIRKWOOD_PEX1_BASE,KIRKWOOD_IRQ_PEX1INT },
    625       1.6  kiyohara     { KIRKWOOD(88F6282),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
    626       1.6  kiyohara     { KIRKWOOD(88F6282),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    627       1.1  kiyohara #endif
    628       1.1  kiyohara 
    629       1.1  kiyohara #if defined(MV78XX0)
    630  1.12.2.1     rmind     { MV78XX0(MV78100),	"mvsoctmr",0, MVSOC_TMR_BASE,	MV78XX0_IRQ_TIMER0 },
    631  1.12.2.1     rmind     { MV78XX0(MV78100),	"mvsocgpp",0, MVSOC_GPP_BASE,	MV78XX0_IRQ_GPIO0_7 },
    632  1.12.2.1     rmind     { MV78XX0(MV78100),	"com",	   0, MVSOC_COM0_BASE,	MV78XX0_IRQ_UART0 },
    633  1.12.2.1     rmind     { MV78XX0(MV78100),	"com",	   1, MVSOC_COM1_BASE,	MV78XX0_IRQ_UART1 },
    634  1.12.2.1     rmind     { MV78XX0(MV78100),	"com",	   2, MV78XX0_COM2_BASE,MV78XX0_IRQ_UART2 },
    635  1.12.2.1     rmind     { MV78XX0(MV78100),	"com",	   3, MV78XX0_COM3_BASE,MV78XX0_IRQ_UART3 },
    636  1.12.2.1     rmind     { MV78XX0(MV78100),	"gttwsi",  0, MVSOC_TWSI_BASE,	MV78XX0_IRQ_TWSI0 },
    637  1.12.2.1     rmind     { MV78XX0(MV78100),	"gttwsi",  1, MV78XX0_TWSI1_BASE,MV78XX0_IRQ_TWSI1 },
    638  1.12.2.1     rmind     { MV78XX0(MV78100), "mvgbec",  0, MV78XX0_GBE0_BASE,IRQ_DEFAULT },
    639  1.12.2.1     rmind     { MV78XX0(MV78100), "mvgbec",  1, MV78XX0_GBE1_BASE,IRQ_DEFAULT },
    640  1.12.2.1     rmind     { MV78XX0(MV78100), "mvsata",  0, MV78XX0_SATAHC_BASE,MV78XX0_IRQ_SATA },
    641  1.12.2.1     rmind 
    642  1.12.2.1     rmind     { MV78XX0(MV78200),	"mvsoctmr",0, MVSOC_TMR_BASE,	MV78XX0_IRQ_TIMER0 },
    643  1.12.2.1     rmind     { MV78XX0(MV78200),	"mvsocgpp",0, MVSOC_GPP_BASE,	MV78XX0_IRQ_GPIO0_7 },
    644  1.12.2.1     rmind     { MV78XX0(MV78200),	"com",     0, MVSOC_COM0_BASE,	MV78XX0_IRQ_UART0 },
    645  1.12.2.1     rmind     { MV78XX0(MV78200),	"com",     1, MVSOC_COM1_BASE,	MV78XX0_IRQ_UART1 },
    646  1.12.2.1     rmind     { MV78XX0(MV78200),	"com",	   2, MV78XX0_COM2_BASE,MV78XX0_IRQ_UART2 },
    647  1.12.2.1     rmind     { MV78XX0(MV78200),	"com",	   3, MV78XX0_COM3_BASE,MV78XX0_IRQ_UART3 },
    648  1.12.2.1     rmind     { MV78XX0(MV78200),	"gttwsi",  0, MVSOC_TWSI_BASE,	MV78XX0_IRQ_TWSI0 },
    649  1.12.2.1     rmind     { MV78XX0(MV78200),	"gttwsi",  1, MV78XX0_TWSI1_BASE,MV78XX0_IRQ_TWSI1 },
    650  1.12.2.1     rmind     { MV78XX0(MV78200), "mvgbec",  0, MV78XX0_GBE0_BASE,IRQ_DEFAULT },
    651  1.12.2.1     rmind     { MV78XX0(MV78200), "mvgbec",  1, MV78XX0_GBE1_BASE,IRQ_DEFAULT },
    652  1.12.2.1     rmind     { MV78XX0(MV78200), "mvgbec",  2, MV78XX0_GBE2_BASE,IRQ_DEFAULT },
    653  1.12.2.1     rmind     { MV78XX0(MV78200), "mvgbec",  3, MV78XX0_GBE3_BASE,IRQ_DEFAULT },
    654  1.12.2.1     rmind     { MV78XX0(MV78200), "mvsata",  0, MV78XX0_SATAHC_BASE,MV78XX0_IRQ_SATA },
    655       1.1  kiyohara #endif
    656      1.11   rkujawa 
    657      1.11   rkujawa #if defined(ARMADAXP)
    658      1.11   rkujawa     { ARMADAXP(MV78130), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    659  1.12.2.1     rmind     { ARMADAXP(MV78130), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    660  1.12.2.1     rmind     { ARMADAXP(MV78130), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    661  1.12.2.1     rmind     { ARMADAXP(MV78130), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    662  1.12.2.1     rmind     { ARMADAXP(MV78130), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    663  1.12.2.1     rmind     { ARMADAXP(MV78130), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    664  1.12.2.1     rmind     { ARMADAXP(MV78130), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    665  1.12.2.1     rmind     { ARMADAXP(MV78130), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    666  1.12.2.1     rmind     { ARMADAXP(MV78130), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    667  1.12.2.1     rmind     { ARMADAXP(MV78130), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    668  1.12.2.1     rmind     { ARMADAXP(MV78130), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    669  1.12.2.1     rmind     { ARMADAXP(MV78130), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    670  1.12.2.1     rmind     { ARMADAXP(MV78130), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    671  1.12.2.1     rmind     { ARMADAXP(MV78130), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    672  1.12.2.1     rmind     { ARMADAXP(MV78130), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    673  1.12.2.1     rmind     { ARMADAXP(MV78130), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    674  1.12.2.1     rmind     { ARMADAXP(MV78130), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    675  1.12.2.1     rmind     { ARMADAXP(MV78130), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    676  1.12.2.1     rmind     { ARMADAXP(MV78130), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    677  1.12.2.1     rmind     { ARMADAXP(MV78130), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    678  1.12.2.1     rmind     { ARMADAXP(MV78130), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    679  1.12.2.1     rmind     { ARMADAXP(MV78130), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    680  1.12.2.1     rmind     { ARMADAXP(MV78130), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    681  1.12.2.1     rmind     { ARMADAXP(MV78130), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    682  1.12.2.1     rmind     { ARMADAXP(MV78130), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    683      1.11   rkujawa 
    684      1.11   rkujawa     { ARMADAXP(MV78160), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    685  1.12.2.1     rmind     { ARMADAXP(MV78160), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    686  1.12.2.1     rmind     { ARMADAXP(MV78160), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    687  1.12.2.1     rmind     { ARMADAXP(MV78160), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    688  1.12.2.1     rmind     { ARMADAXP(MV78160), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    689  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    690  1.12.2.1     rmind     { ARMADAXP(MV78160), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    691  1.12.2.1     rmind     { ARMADAXP(MV78160), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    692  1.12.2.1     rmind     { ARMADAXP(MV78160), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    693  1.12.2.1     rmind     { ARMADAXP(MV78160), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    694  1.12.2.1     rmind     { ARMADAXP(MV78160), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    695  1.12.2.1     rmind     { ARMADAXP(MV78160), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    696  1.12.2.1     rmind     { ARMADAXP(MV78160), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    697  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    698  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    699  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    700  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    701  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvpex",  4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
    702  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    703  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    704  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    705  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    706  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    707  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    708  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvgbec", 3, ARMADAXP_GBE3_BASE,IRQ_DEFAULT },
    709  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    710  1.12.2.1     rmind     { ARMADAXP(MV78160), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    711      1.11   rkujawa 
    712      1.11   rkujawa     { ARMADAXP(MV78230), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    713  1.12.2.1     rmind     { ARMADAXP(MV78230), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    714  1.12.2.1     rmind     { ARMADAXP(MV78230), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    715  1.12.2.1     rmind     { ARMADAXP(MV78230), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    716  1.12.2.1     rmind     { ARMADAXP(MV78230), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    717  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    718  1.12.2.1     rmind     { ARMADAXP(MV78230), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    719  1.12.2.1     rmind     { ARMADAXP(MV78230), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    720  1.12.2.1     rmind     { ARMADAXP(MV78230), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    721  1.12.2.1     rmind     { ARMADAXP(MV78230), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    722  1.12.2.1     rmind     { ARMADAXP(MV78230), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    723  1.12.2.1     rmind     { ARMADAXP(MV78230), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    724  1.12.2.1     rmind     { ARMADAXP(MV78230), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    725  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    726  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    727  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    728  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    729  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvpex",  4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
    730  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    731  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    732  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    733  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    734  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    735  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    736  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    737  1.12.2.1     rmind     { ARMADAXP(MV78230), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    738      1.11   rkujawa 
    739      1.11   rkujawa     { ARMADAXP(MV78260), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    740  1.12.2.1     rmind     { ARMADAXP(MV78260), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    741  1.12.2.1     rmind     { ARMADAXP(MV78260), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    742  1.12.2.1     rmind     { ARMADAXP(MV78260), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    743  1.12.2.1     rmind     { ARMADAXP(MV78260), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    744  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    745  1.12.2.1     rmind     { ARMADAXP(MV78260), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    746  1.12.2.1     rmind     { ARMADAXP(MV78260), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    747  1.12.2.1     rmind     { ARMADAXP(MV78260), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    748  1.12.2.1     rmind     { ARMADAXP(MV78260), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    749  1.12.2.1     rmind     { ARMADAXP(MV78260), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    750  1.12.2.1     rmind     { ARMADAXP(MV78260), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    751  1.12.2.1     rmind     { ARMADAXP(MV78260), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    752  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    753  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    754  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    755  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    756  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvpex",  4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
    757  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    758  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    759  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    760  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    761  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    762  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    763  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvgbec", 3, ARMADAXP_GBE3_BASE,IRQ_DEFAULT },
    764  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    765  1.12.2.1     rmind     { ARMADAXP(MV78260), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    766      1.11   rkujawa 
    767      1.11   rkujawa     { ARMADAXP(MV78460), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    768  1.12.2.1     rmind     { ARMADAXP(MV78460), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    769  1.12.2.1     rmind     { ARMADAXP(MV78460), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    770  1.12.2.1     rmind     { ARMADAXP(MV78460), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    771  1.12.2.1     rmind     { ARMADAXP(MV78460), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    772  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    773  1.12.2.1     rmind     { ARMADAXP(MV78460), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    774  1.12.2.1     rmind     { ARMADAXP(MV78460), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    775  1.12.2.1     rmind     { ARMADAXP(MV78460), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    776  1.12.2.1     rmind     { ARMADAXP(MV78460), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    777  1.12.2.1     rmind     { ARMADAXP(MV78460), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    778  1.12.2.1     rmind     { ARMADAXP(MV78460), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    779  1.12.2.1     rmind     { ARMADAXP(MV78460), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    780  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    781  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    782  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    783  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    784  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvpex",  4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
    785  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvpex",  5, ARMADAXP_PEX3_BASE,ARMADAXP_IRQ_PEX3 },
    786  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    787  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    788  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    789  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    790  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    791  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    792  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvgbec", 3, ARMADAXP_GBE3_BASE,IRQ_DEFAULT },
    793  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    794  1.12.2.1     rmind     { ARMADAXP(MV78460), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    795  1.12.2.1     rmind 
    796  1.12.2.1     rmind     { ARMADA370(MV6710), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    797  1.12.2.1     rmind     { ARMADA370(MV6710), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    798  1.12.2.1     rmind     { ARMADA370(MV6710), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    799  1.12.2.1     rmind     { ARMADA370(MV6710), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    800  1.12.2.1     rmind     { ARMADA370(MV6710), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    801  1.12.2.1     rmind     { ARMADA370(MV6710), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    802  1.12.2.1     rmind     { ARMADA370(MV6710), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    803  1.12.2.1     rmind     { ARMADA370(MV6710), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    804  1.12.2.1     rmind     { ARMADA370(MV6710), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    805  1.12.2.1     rmind     { ARMADA370(MV6710), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    806  1.12.2.1     rmind     { ARMADA370(MV6710), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    807  1.12.2.1     rmind     { ARMADA370(MV6710), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    808  1.12.2.1     rmind     { ARMADA370(MV6710), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    809  1.12.2.1     rmind     { ARMADA370(MV6710), "mvspi",  1, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    810  1.12.2.1     rmind     { ARMADA370(MV6710), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    811  1.12.2.1     rmind     { ARMADA370(MV6710), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    812  1.12.2.1     rmind     { ARMADA370(MV6710), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    813  1.12.2.1     rmind     { ARMADA370(MV6710), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    814      1.11   rkujawa #endif
    815       1.1  kiyohara };
    816       1.1  kiyohara 
    817       1.1  kiyohara 
    818       1.1  kiyohara CFATTACH_DECL_NEW(mvsoc, sizeof(struct mvsoc_softc),
    819       1.1  kiyohara     mvsoc_match, mvsoc_attach, NULL, NULL);
    820       1.1  kiyohara 
    821       1.1  kiyohara /* ARGSUSED */
    822       1.1  kiyohara static int
    823       1.1  kiyohara mvsoc_match(device_t parent, struct cfdata *match, void *aux)
    824       1.1  kiyohara {
    825       1.1  kiyohara 
    826       1.1  kiyohara 	return 1;
    827       1.1  kiyohara }
    828       1.1  kiyohara 
    829       1.1  kiyohara /* ARGSUSED */
    830       1.1  kiyohara static void
    831       1.1  kiyohara mvsoc_attach(device_t parent, device_t self, void *aux)
    832       1.1  kiyohara {
    833       1.1  kiyohara 	struct mvsoc_softc *sc = device_private(self);
    834       1.1  kiyohara 	struct marvell_attach_args mva;
    835  1.12.2.1     rmind 	enum marvell_tags *tags;
    836       1.1  kiyohara 	uint16_t model;
    837       1.1  kiyohara 	uint8_t rev;
    838       1.1  kiyohara 	int i;
    839       1.1  kiyohara 
    840       1.1  kiyohara 	sc->sc_dev = self;
    841       1.1  kiyohara 	sc->sc_iot = &mvsoc_bs_tag;
    842  1.12.2.1     rmind 	sc->sc_addr = vtophys(regbase);
    843       1.1  kiyohara 	sc->sc_dmat = &mvsoc_bus_dma_tag;
    844       1.1  kiyohara 	if (bus_space_map(sc->sc_iot, sc->sc_addr, 0x100000, 0, &sc->sc_ioh) !=
    845       1.1  kiyohara 	    0) {
    846       1.1  kiyohara 		aprint_error_dev(self, "can't map registers\n");
    847       1.1  kiyohara 		return;
    848       1.1  kiyohara 	}
    849       1.1  kiyohara 
    850       1.1  kiyohara 	model = mvsoc_model();
    851       1.1  kiyohara 	rev = mvsoc_rev();
    852       1.1  kiyohara 	for (i = 0; i < __arraycount(nametbl); i++)
    853       1.1  kiyohara 		if (nametbl[i].model == model && nametbl[i].rev == rev)
    854       1.1  kiyohara 			break;
    855       1.1  kiyohara 	if (i >= __arraycount(nametbl))
    856       1.1  kiyohara 		panic("unknown SoC: model 0x%04x, rev 0x%02x", model, rev);
    857       1.1  kiyohara 
    858       1.1  kiyohara 	aprint_normal(": Marvell %s %s%s  %s\n",
    859       1.1  kiyohara 	    nametbl[i].modelstr,
    860       1.1  kiyohara 	    nametbl[i].revstr != NULL ? "Rev. " : "",
    861       1.1  kiyohara 	    nametbl[i].revstr != NULL ? nametbl[i].revstr : "",
    862       1.1  kiyohara 	    nametbl[i].typestr);
    863       1.1  kiyohara         aprint_normal("%s: CPU Clock %d.%03d MHz"
    864       1.1  kiyohara 	    "  SysClock %d.%03d MHz  TClock %d.%03d MHz\n",
    865       1.1  kiyohara 	    device_xname(self),
    866       1.1  kiyohara 	    mvPclk / 1000000, (mvPclk / 1000) % 1000,
    867       1.1  kiyohara 	    mvSysclk / 1000000, (mvSysclk / 1000) % 1000,
    868       1.1  kiyohara 	    mvTclk / 1000000, (mvTclk / 1000) % 1000);
    869       1.1  kiyohara 	aprint_naive("\n");
    870       1.1  kiyohara 
    871       1.1  kiyohara 	mvsoc_intr_init();
    872       1.1  kiyohara 
    873  1.12.2.1     rmind 	for (i = 0; i < __arraycount(tagstbl); i++)
    874  1.12.2.1     rmind 		if (tagstbl[i].model == model && tagstbl[i].rev == rev)
    875  1.12.2.1     rmind 			break;
    876  1.12.2.1     rmind 	if (i >= __arraycount(tagstbl))
    877  1.12.2.1     rmind 		panic("unknown SoC: model 0x%04x, rev 0x%02x", model, rev);
    878  1.12.2.1     rmind 	tags = tagstbl[i].tags;
    879  1.12.2.1     rmind 
    880       1.1  kiyohara 	for (i = 0; i < __arraycount(mvsoc_periphs); i++) {
    881       1.1  kiyohara 		if (mvsoc_periphs[i].model != model)
    882       1.1  kiyohara 			continue;
    883       1.1  kiyohara 
    884       1.1  kiyohara 		mva.mva_name = mvsoc_periphs[i].name;
    885       1.1  kiyohara 		mva.mva_model = model;
    886       1.1  kiyohara 		mva.mva_revision = rev;
    887       1.1  kiyohara 		mva.mva_iot = sc->sc_iot;
    888       1.1  kiyohara 		mva.mva_ioh = sc->sc_ioh;
    889       1.1  kiyohara 		mva.mva_unit = mvsoc_periphs[i].unit;
    890       1.1  kiyohara 		mva.mva_addr = sc->sc_addr;
    891       1.1  kiyohara 		mva.mva_offset = mvsoc_periphs[i].offset;
    892       1.1  kiyohara 		mva.mva_size = 0;
    893       1.1  kiyohara 		mva.mva_dmat = sc->sc_dmat;
    894       1.1  kiyohara 		mva.mva_irq = mvsoc_periphs[i].irq;
    895  1.12.2.1     rmind 		mva.mva_tags = tags;
    896  1.12.2.1     rmind 
    897  1.12.2.1     rmind 		/* Skip clock disabled devices */
    898  1.12.2.1     rmind 		if (mvsoc_clkgating != NULL && mvsoc_clkgating(&mva)) {
    899  1.12.2.1     rmind 			aprint_normal_dev(self, "%s%d clock disabled\n",
    900  1.12.2.1     rmind 			    mvsoc_periphs[i].name, mvsoc_periphs[i].unit);
    901  1.12.2.1     rmind 			continue;
    902  1.12.2.1     rmind 		}
    903       1.1  kiyohara 
    904       1.1  kiyohara 		config_found_sm_loc(sc->sc_dev, "mvsoc", NULL, &mva,
    905       1.1  kiyohara 		    mvsoc_print, mvsoc_search);
    906       1.1  kiyohara 	}
    907       1.1  kiyohara }
    908       1.1  kiyohara 
    909       1.1  kiyohara static int
    910       1.1  kiyohara mvsoc_print(void *aux, const char *pnp)
    911       1.1  kiyohara {
    912       1.1  kiyohara 	struct marvell_attach_args *mva = aux;
    913       1.1  kiyohara 
    914       1.1  kiyohara 	if (pnp)
    915       1.1  kiyohara 		aprint_normal("%s at %s unit %d",
    916       1.1  kiyohara 		    mva->mva_name, pnp, mva->mva_unit);
    917       1.1  kiyohara 	else {
    918       1.1  kiyohara 		if (mva->mva_unit != MVA_UNIT_DEFAULT)
    919       1.1  kiyohara 			aprint_normal(" unit %d", mva->mva_unit);
    920       1.1  kiyohara 		if (mva->mva_offset != MVA_OFFSET_DEFAULT) {
    921       1.1  kiyohara 			aprint_normal(" offset 0x%04lx", mva->mva_offset);
    922       1.1  kiyohara 			if (mva->mva_size > 0)
    923       1.1  kiyohara 				aprint_normal("-0x%04lx",
    924       1.1  kiyohara 				    mva->mva_offset + mva->mva_size - 1);
    925       1.1  kiyohara 		}
    926       1.1  kiyohara 		if (mva->mva_irq != MVA_IRQ_DEFAULT)
    927       1.1  kiyohara 			aprint_normal(" irq %d", mva->mva_irq);
    928       1.1  kiyohara 	}
    929       1.1  kiyohara 
    930       1.1  kiyohara 	return UNCONF;
    931       1.1  kiyohara }
    932       1.1  kiyohara 
    933       1.1  kiyohara /* ARGSUSED */
    934       1.1  kiyohara static int
    935       1.1  kiyohara mvsoc_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
    936       1.1  kiyohara {
    937       1.1  kiyohara 
    938       1.1  kiyohara 	return config_match(parent, cf, aux);
    939       1.1  kiyohara }
    940       1.1  kiyohara 
    941       1.1  kiyohara /* ARGSUSED */
    942       1.1  kiyohara int
    943       1.1  kiyohara marvell_winparams_by_tag(device_t dev, int tag, int *target, int *attribute,
    944       1.1  kiyohara 			 uint64_t *base, uint32_t *size)
    945       1.1  kiyohara {
    946       1.1  kiyohara 	uint32_t base32;
    947       1.1  kiyohara 	int rv;
    948       1.1  kiyohara 
    949       1.1  kiyohara 	rv = mvsoc_target(tag, target, attribute, &base32, size);
    950       1.1  kiyohara 	*base = base32;
    951       1.1  kiyohara 	if (rv == -1)
    952       1.1  kiyohara 		return -1;
    953       1.1  kiyohara 	return 0;
    954       1.1  kiyohara }
    955       1.1  kiyohara 
    956       1.1  kiyohara 
    957       1.1  kiyohara /*
    958       1.1  kiyohara  * These functions is called before bus_space is initialized.
    959       1.1  kiyohara  */
    960       1.1  kiyohara 
    961       1.1  kiyohara void
    962       1.1  kiyohara mvsoc_bootstrap(bus_addr_t iobase)
    963       1.1  kiyohara {
    964       1.1  kiyohara 
    965       1.1  kiyohara 	regbase = iobase;
    966       1.1  kiyohara 	dsc_base = iobase + MVSOC_DSC_BASE;
    967       1.1  kiyohara 	mlmb_base = iobase + MVSOC_MLMB_BASE;
    968       1.1  kiyohara 	pex_base = iobase + MVSOC_PEX_BASE;
    969       1.9      matt #ifdef MVSOC_CONSOLE_EARLY
    970       1.9      matt 	com_base = iobase + MVSOC_COM0_BASE;
    971       1.9      matt 	cn_tab = &mvsoc_earlycons;
    972       1.9      matt 	printf("Hello\n");
    973       1.9      matt #endif
    974       1.1  kiyohara }
    975       1.1  kiyohara 
    976       1.1  kiyohara /*
    977       1.1  kiyohara  * We can read register of PCI configurations from (MVSOC_PEX_BASE + 0).
    978       1.1  kiyohara  */
    979       1.1  kiyohara uint16_t
    980       1.5      matt mvsoc_model(void)
    981       1.1  kiyohara {
    982       1.1  kiyohara 	/*
    983       1.1  kiyohara 	 * We read product-id from vendor/device register of PCI-Express.
    984       1.1  kiyohara 	 */
    985       1.1  kiyohara 	uint32_t reg;
    986       1.1  kiyohara 	uint16_t model;
    987       1.1  kiyohara 
    988       1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
    989       1.1  kiyohara 
    990       1.1  kiyohara 	reg = *(volatile uint32_t *)(pex_base + PCI_ID_REG);
    991       1.1  kiyohara 	model = PCI_PRODUCT(reg);
    992       1.1  kiyohara 
    993       1.1  kiyohara #if defined(ORION)
    994       1.1  kiyohara 	if (model == PCI_PRODUCT_MARVELL_88F5182) {
    995       1.1  kiyohara 		reg = *(volatile uint32_t *)(regbase + ORION_PMI_BASE +
    996       1.1  kiyohara 		    ORION_PMI_SAMPLE_AT_RESET);
    997       1.1  kiyohara 		if ((reg & ORION_PMISMPL_TCLK_MASK) == 0)
    998       1.1  kiyohara 			model = PCI_PRODUCT_MARVELL_88F5082;
    999       1.1  kiyohara 	}
   1000       1.1  kiyohara #endif
   1001  1.12.2.1     rmind #if defined(KIRKWOOD)
   1002  1.12.2.1     rmind 	if (model == PCI_PRODUCT_MARVELL_88F6281) {
   1003  1.12.2.1     rmind 		reg = *(volatile uint32_t *)(regbase + KIRKWOOD_MISC_BASE +
   1004  1.12.2.1     rmind 		    KIRKWOOD_MISC_DEVICEID);
   1005  1.12.2.1     rmind 		if (reg == 1)	/* 88F6192 is 1 */
   1006  1.12.2.1     rmind 			model = MARVELL_KIRKWOOD_88F6192;
   1007  1.12.2.1     rmind 	}
   1008  1.12.2.1     rmind #endif
   1009       1.1  kiyohara 
   1010       1.1  kiyohara 	return model;
   1011       1.1  kiyohara }
   1012       1.1  kiyohara 
   1013       1.1  kiyohara uint8_t
   1014       1.5      matt mvsoc_rev(void)
   1015       1.1  kiyohara {
   1016       1.1  kiyohara 	uint32_t reg;
   1017       1.1  kiyohara 	uint8_t rev;
   1018       1.1  kiyohara 
   1019       1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
   1020       1.1  kiyohara 
   1021       1.1  kiyohara 	reg = *(volatile uint32_t *)(pex_base + PCI_CLASS_REG);
   1022       1.1  kiyohara 	rev = PCI_REVISION(reg);
   1023       1.1  kiyohara 
   1024       1.1  kiyohara 	return rev;
   1025       1.1  kiyohara }
   1026       1.1  kiyohara 
   1027       1.1  kiyohara 
   1028       1.1  kiyohara int
   1029       1.1  kiyohara mvsoc_target(int tag, uint32_t *target, uint32_t *attr, uint32_t *base,
   1030       1.1  kiyohara 	     uint32_t *size)
   1031       1.1  kiyohara {
   1032       1.1  kiyohara 	int i;
   1033       1.1  kiyohara 
   1034       1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
   1035       1.1  kiyohara 
   1036       1.1  kiyohara 	if (tag == MVSOC_TAG_INTERNALREG) {
   1037       1.1  kiyohara 		if (target != NULL)
   1038       1.1  kiyohara 			*target = 0;
   1039       1.1  kiyohara 		if (attr != NULL)
   1040       1.1  kiyohara 			*attr = 0;
   1041       1.1  kiyohara 		if (base != NULL)
   1042       1.1  kiyohara 			*base = read_mlmbreg(MVSOC_MLMB_IRBAR) &
   1043       1.1  kiyohara 			    MVSOC_MLMB_IRBAR_BASE_MASK;
   1044       1.1  kiyohara 		if (size != NULL)
   1045       1.1  kiyohara 			*size = 0;
   1046       1.1  kiyohara 
   1047       1.1  kiyohara 		return 0;
   1048       1.1  kiyohara 	}
   1049       1.1  kiyohara 
   1050       1.1  kiyohara 	/* sanity check */
   1051       1.1  kiyohara 	for (i = 0; i < __arraycount(mvsoc_tags); i++)
   1052       1.1  kiyohara 		if (mvsoc_tags[i].tag == tag)
   1053       1.1  kiyohara 			break;
   1054       1.1  kiyohara 	if (i >= __arraycount(mvsoc_tags))
   1055       1.1  kiyohara 		return -1;
   1056       1.1  kiyohara 
   1057       1.1  kiyohara 	if (target != NULL)
   1058       1.1  kiyohara 		*target = mvsoc_tags[i].target;
   1059       1.1  kiyohara 	if (attr != NULL)
   1060       1.1  kiyohara 		*attr = mvsoc_tags[i].attr;
   1061       1.1  kiyohara 
   1062       1.1  kiyohara 	if (mvsoc_tags[i].target == MVSOC_UNITID_DDR) {
   1063  1.12.2.1     rmind 		if (tag == MARVELL_TAG_SDRAM_CS0 ||
   1064  1.12.2.1     rmind 		    tag == MARVELL_TAG_SDRAM_CS1 ||
   1065  1.12.2.1     rmind 		    tag == MARVELL_TAG_SDRAM_CS2 ||
   1066  1.12.2.1     rmind 		    tag == MARVELL_TAG_SDRAM_CS3)
   1067  1.12.2.1     rmind 			return mvsoc_target_ddr(mvsoc_tags[i].attr, base, size);
   1068  1.12.2.1     rmind 		else
   1069  1.12.2.1     rmind 			return mvsoc_target_ddr3(mvsoc_tags[i].attr, base,
   1070  1.12.2.1     rmind 			    size);
   1071  1.12.2.1     rmind 	} else
   1072  1.12.2.1     rmind 		return mvsoc_target_peripheral(mvsoc_tags[i].target,
   1073  1.12.2.1     rmind 		    mvsoc_tags[i].attr, base, size);
   1074  1.12.2.1     rmind }
   1075       1.1  kiyohara 
   1076  1.12.2.1     rmind static int
   1077  1.12.2.1     rmind mvsoc_target_ddr(uint32_t attr, uint32_t *base, uint32_t *size)
   1078  1.12.2.1     rmind {
   1079  1.12.2.1     rmind 	uint32_t baseaddrreg, sizereg;
   1080  1.12.2.1     rmind 	int cs;
   1081  1.12.2.1     rmind 
   1082  1.12.2.1     rmind 	/*
   1083  1.12.2.1     rmind 	 * Read DDR SDRAM Controller Address Decode Registers
   1084  1.12.2.1     rmind 	 */
   1085  1.12.2.1     rmind 
   1086  1.12.2.1     rmind 	switch (attr) {
   1087  1.12.2.1     rmind 	case MARVELL_ATTR_SDRAM_CS0:
   1088  1.12.2.1     rmind 		cs = 0;
   1089  1.12.2.1     rmind 		break;
   1090  1.12.2.1     rmind 	case MARVELL_ATTR_SDRAM_CS1:
   1091  1.12.2.1     rmind 		cs = 1;
   1092  1.12.2.1     rmind 		break;
   1093  1.12.2.1     rmind 	case MARVELL_ATTR_SDRAM_CS2:
   1094  1.12.2.1     rmind 		cs = 2;
   1095  1.12.2.1     rmind 		break;
   1096  1.12.2.1     rmind 	case MARVELL_ATTR_SDRAM_CS3:
   1097  1.12.2.1     rmind 		cs = 3;
   1098  1.12.2.1     rmind 		break;
   1099  1.12.2.1     rmind 	default:
   1100  1.12.2.1     rmind 		aprint_error("unknwon ATTR: 0x%x", attr);
   1101  1.12.2.1     rmind 		return -1;
   1102  1.12.2.1     rmind 	}
   1103  1.12.2.1     rmind 	sizereg = *(volatile uint32_t *)(dsc_base + MVSOC_DSC_CSSR(cs));
   1104  1.12.2.1     rmind 	if (sizereg & MVSOC_DSC_CSSR_WINEN) {
   1105  1.12.2.1     rmind 		baseaddrreg =
   1106  1.12.2.1     rmind 		    *(volatile uint32_t *)(dsc_base + MVSOC_DSC_CSBAR(cs));
   1107       1.1  kiyohara 
   1108       1.1  kiyohara 		if (base != NULL)
   1109  1.12.2.1     rmind 			*base = baseaddrreg & MVSOC_DSC_CSBAR_BASE_MASK;
   1110  1.12.2.1     rmind 		if (size != NULL)
   1111  1.12.2.1     rmind 			*size = (sizereg & MVSOC_DSC_CSSR_SIZE_MASK) +
   1112  1.12.2.1     rmind 			    (~MVSOC_DSC_CSSR_SIZE_MASK + 1);
   1113  1.12.2.1     rmind 	} else {
   1114  1.12.2.1     rmind 		if (base != NULL)
   1115       1.1  kiyohara 			*base = 0;
   1116       1.1  kiyohara 		if (size != NULL)
   1117       1.1  kiyohara 			*size = 0;
   1118  1.12.2.1     rmind 	}
   1119  1.12.2.1     rmind 	return 0;
   1120  1.12.2.1     rmind }
   1121       1.1  kiyohara 
   1122  1.12.2.1     rmind static int
   1123  1.12.2.1     rmind mvsoc_target_ddr3(uint32_t attr, uint32_t *base, uint32_t *size)
   1124  1.12.2.1     rmind {
   1125  1.12.2.1     rmind 	uint32_t baseaddrreg, sizereg;
   1126  1.12.2.1     rmind 	int cs, i;
   1127  1.12.2.1     rmind 
   1128  1.12.2.1     rmind 	/*
   1129  1.12.2.1     rmind 	 * Read DDR3 SDRAM Address Decoding Registers
   1130  1.12.2.1     rmind 	 */
   1131  1.12.2.1     rmind 
   1132  1.12.2.1     rmind 	switch (attr) {
   1133  1.12.2.1     rmind 	case MARVELL_ATTR_SDRAM_CS0:
   1134  1.12.2.1     rmind 		cs = 0;
   1135  1.12.2.1     rmind 		break;
   1136  1.12.2.1     rmind 	case MARVELL_ATTR_SDRAM_CS1:
   1137  1.12.2.1     rmind 		cs = 1;
   1138  1.12.2.1     rmind 		break;
   1139  1.12.2.1     rmind 	case MARVELL_ATTR_SDRAM_CS2:
   1140  1.12.2.1     rmind 		cs = 2;
   1141  1.12.2.1     rmind 		break;
   1142  1.12.2.1     rmind 	case MARVELL_ATTR_SDRAM_CS3:
   1143  1.12.2.1     rmind 		cs = 3;
   1144  1.12.2.1     rmind 		break;
   1145  1.12.2.1     rmind 	default:
   1146  1.12.2.1     rmind 		aprint_error("unknwon ATTR: 0x%x", attr);
   1147  1.12.2.1     rmind 		return -1;
   1148  1.12.2.1     rmind 	}
   1149  1.12.2.1     rmind 	for (i = 0; i < MVSOC_MLMB_NWIN; i++) {
   1150  1.12.2.1     rmind 		sizereg = read_mlmbreg(MVSOC_MLMB_WINCR(i));
   1151  1.12.2.1     rmind 		if ((sizereg & MVSOC_MLMB_WINCR_EN) &&
   1152  1.12.2.1     rmind 		    MVSOC_MLMB_WINCR_WINCS(sizereg) == cs)
   1153       1.1  kiyohara 			break;
   1154  1.12.2.1     rmind 	}
   1155  1.12.2.1     rmind 	if (i == MVSOC_MLMB_NWIN) {
   1156  1.12.2.1     rmind 		if (base != NULL)
   1157  1.12.2.1     rmind 			*base = 0;
   1158  1.12.2.1     rmind 		if (size != NULL)
   1159  1.12.2.1     rmind 			*size = 0;
   1160  1.12.2.1     rmind 		return 0;
   1161  1.12.2.1     rmind 	}
   1162  1.12.2.1     rmind 
   1163  1.12.2.1     rmind 	baseaddrreg = read_mlmbreg(MVSOC_MLMB_WINBAR(i));
   1164  1.12.2.1     rmind 	if (base != NULL)
   1165  1.12.2.1     rmind 		*base = baseaddrreg & MVSOC_MLMB_WINBAR_BASE_MASK;
   1166  1.12.2.1     rmind 	if (size != NULL)
   1167  1.12.2.1     rmind 		*size = (sizereg & MVSOC_MLMB_WINCR_SIZE_MASK) +
   1168  1.12.2.1     rmind 		    (~MVSOC_MLMB_WINCR_SIZE_MASK + 1);
   1169  1.12.2.1     rmind 	return 0;
   1170  1.12.2.1     rmind }
   1171  1.12.2.1     rmind 
   1172  1.12.2.1     rmind static int
   1173  1.12.2.1     rmind mvsoc_target_peripheral(uint32_t target, uint32_t attr, uint32_t *base,
   1174  1.12.2.1     rmind 			uint32_t *size)
   1175  1.12.2.1     rmind {
   1176  1.12.2.1     rmind 	uint32_t basereg, ctrlreg, ta, tamask;
   1177  1.12.2.1     rmind 	int i;
   1178  1.12.2.1     rmind 
   1179  1.12.2.1     rmind 	/*
   1180  1.12.2.1     rmind 	 * Read CPU Address Map Registers
   1181  1.12.2.1     rmind 	 */
   1182  1.12.2.1     rmind 
   1183  1.12.2.1     rmind 	ta = MVSOC_MLMB_WCR_TARGET(target) | MVSOC_MLMB_WCR_ATTR(attr);
   1184  1.12.2.1     rmind 	tamask = MVSOC_MLMB_WCR_TARGET(MVSOC_UNITID_MASK) |
   1185  1.12.2.1     rmind 	    MVSOC_MLMB_WCR_ATTR(MARVELL_ATTR_MASK);
   1186  1.12.2.1     rmind 
   1187  1.12.2.1     rmind 	if (base != NULL)
   1188  1.12.2.1     rmind 		*base = 0;
   1189  1.12.2.1     rmind 	if (size != NULL)
   1190  1.12.2.1     rmind 		*size = 0;
   1191  1.12.2.1     rmind 
   1192  1.12.2.1     rmind 	for (i = 0; i < nwindow; i++) {
   1193  1.12.2.1     rmind 		ctrlreg = read_mlmbreg(MVSOC_MLMB_WCR(i));
   1194  1.12.2.1     rmind 		if ((ctrlreg & tamask) != ta)
   1195  1.12.2.1     rmind 			continue;
   1196  1.12.2.1     rmind 		if (ctrlreg & MVSOC_MLMB_WCR_WINEN) {
   1197  1.12.2.1     rmind 			basereg = read_mlmbreg(MVSOC_MLMB_WBR(i));
   1198  1.12.2.1     rmind 
   1199  1.12.2.1     rmind 			if (base != NULL)
   1200  1.12.2.1     rmind 				*base = basereg & MVSOC_MLMB_WBR_BASE_MASK;
   1201  1.12.2.1     rmind 			if (size != NULL)
   1202  1.12.2.1     rmind 				*size = (ctrlreg &
   1203  1.12.2.1     rmind 				    MVSOC_MLMB_WCR_SIZE_MASK) +
   1204  1.12.2.1     rmind 				    (~MVSOC_MLMB_WCR_SIZE_MASK + 1);
   1205       1.1  kiyohara 		}
   1206  1.12.2.1     rmind 		break;
   1207       1.1  kiyohara 	}
   1208  1.12.2.1     rmind 	return i;
   1209       1.1  kiyohara }
   1210