Home | History | Annotate | Line # | Download | only in marvell
mvsoc.c revision 1.13
      1  1.13  kiyohara /*	$NetBSD: mvsoc.c,v 1.13 2013/09/30 13:19:28 kiyohara Exp $	*/
      2   1.1  kiyohara /*
      3   1.1  kiyohara  * Copyright (c) 2007, 2008 KIYOHARA Takashi
      4   1.1  kiyohara  * All rights reserved.
      5   1.1  kiyohara  *
      6   1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
      7   1.1  kiyohara  * modification, are permitted provided that the following conditions
      8   1.1  kiyohara  * are met:
      9   1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     10   1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     11   1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     13   1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     14   1.1  kiyohara  *
     15   1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16   1.1  kiyohara  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17   1.1  kiyohara  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18   1.1  kiyohara  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19   1.1  kiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20   1.1  kiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21   1.1  kiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22   1.1  kiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23   1.1  kiyohara  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24   1.1  kiyohara  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25   1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     26   1.1  kiyohara  */
     27   1.1  kiyohara 
     28   1.1  kiyohara #include <sys/cdefs.h>
     29  1.13  kiyohara __KERNEL_RCSID(0, "$NetBSD: mvsoc.c,v 1.13 2013/09/30 13:19:28 kiyohara Exp $");
     30   1.1  kiyohara 
     31   1.1  kiyohara #include "opt_cputypes.h"
     32   1.1  kiyohara #include "opt_mvsoc.h"
     33   1.1  kiyohara 
     34   1.1  kiyohara #include <sys/param.h>
     35   1.1  kiyohara #include <sys/bus.h>
     36   1.1  kiyohara #include <sys/device.h>
     37   1.1  kiyohara #include <sys/errno.h>
     38   1.1  kiyohara 
     39   1.1  kiyohara #include <dev/pci/pcidevs.h>
     40   1.1  kiyohara #include <dev/pci/pcireg.h>
     41   1.1  kiyohara #include <dev/marvell/marvellreg.h>
     42   1.1  kiyohara #include <dev/marvell/marvellvar.h>
     43   1.1  kiyohara 
     44   1.1  kiyohara #include <arm/marvell/mvsocreg.h>
     45   1.1  kiyohara #include <arm/marvell/mvsocvar.h>
     46   1.1  kiyohara #include <arm/marvell/orionreg.h>
     47   1.1  kiyohara #include <arm/marvell/kirkwoodreg.h>
     48  1.13  kiyohara #include <arm/marvell/mv78xx0reg.h>
     49  1.13  kiyohara #include <arm/marvell/armadaxpreg.h>
     50   1.1  kiyohara 
     51  1.13  kiyohara #include <uvm/uvm.h>
     52  1.11   rkujawa 
     53   1.1  kiyohara #include "locators.h"
     54   1.1  kiyohara 
     55   1.9      matt #ifdef MVSOC_CONSOLE_EARLY
     56   1.9      matt #include <dev/ic/ns16550reg.h>
     57   1.9      matt #include <dev/ic/comreg.h>
     58   1.9      matt #include <dev/cons.h>
     59   1.9      matt #endif
     60   1.1  kiyohara 
     61   1.1  kiyohara static int mvsoc_match(device_t, struct cfdata *, void *);
     62   1.1  kiyohara static void mvsoc_attach(device_t, device_t, void *);
     63   1.1  kiyohara 
     64   1.1  kiyohara static int mvsoc_print(void *, const char *);
     65   1.1  kiyohara static int mvsoc_search(device_t, cfdata_t, const int *, void *);
     66   1.1  kiyohara 
     67   1.1  kiyohara uint32_t mvPclk, mvSysclk, mvTclk = 0;
     68   1.1  kiyohara int nwindow = 0, nremap = 0;
     69   1.1  kiyohara static vaddr_t regbase = 0xffffffff, dsc_base, pex_base;
     70  1.13  kiyohara vaddr_t misc_base;
     71   1.1  kiyohara vaddr_t mlmb_base;
     72   1.1  kiyohara 
     73   1.1  kiyohara void (*mvsoc_intr_init)(void);
     74   1.1  kiyohara 
     75   1.1  kiyohara 
     76   1.9      matt #ifdef MVSOC_CONSOLE_EARLY
     77   1.9      matt static vaddr_t com_base;
     78   1.9      matt 
     79   1.9      matt static inline uint32_t
     80   1.9      matt uart_read(bus_size_t o)
     81   1.9      matt {
     82   1.9      matt 	return *(volatile uint32_t *)(com_base + (o << 2));
     83   1.9      matt }
     84   1.9      matt 
     85   1.9      matt static inline void
     86   1.9      matt uart_write(bus_size_t o, uint32_t v)
     87   1.9      matt {
     88   1.9      matt 	*(volatile uint32_t *)(com_base + (o << 2)) = v;
     89   1.9      matt }
     90   1.9      matt 
     91   1.9      matt static int
     92   1.9      matt mvsoc_cngetc(dev_t dv)
     93   1.9      matt {
     94   1.9      matt         if ((uart_read(com_lsr) & LSR_RXRDY) == 0)
     95   1.9      matt 		return -1;
     96   1.9      matt 
     97   1.9      matt 	return uart_read(com_data) & 0xff;
     98   1.9      matt }
     99   1.9      matt 
    100   1.9      matt static void
    101   1.9      matt mvsoc_cnputc(dev_t dv, int c)
    102   1.9      matt {
    103   1.9      matt 	int timo = 150000;
    104   1.9      matt 
    105   1.9      matt         while ((uart_read(com_lsr) & LSR_TXRDY) == 0 && --timo > 0)
    106   1.9      matt 		;
    107   1.9      matt 
    108   1.9      matt 	uart_write(com_data, c);
    109   1.9      matt 
    110   1.9      matt 	timo = 150000;
    111   1.9      matt         while ((uart_read(com_lsr) & LSR_TSRE) == 0 && --timo > 0)
    112   1.9      matt 		;
    113   1.9      matt }
    114   1.9      matt 
    115   1.9      matt static struct consdev mvsoc_earlycons = {
    116   1.9      matt 	.cn_putc = mvsoc_cnputc,
    117   1.9      matt 	.cn_getc = mvsoc_cngetc,
    118   1.9      matt 	.cn_pollc = nullcnpollc,
    119   1.9      matt };
    120   1.9      matt #endif
    121   1.9      matt 
    122   1.9      matt 
    123   1.1  kiyohara /* attributes */
    124   1.1  kiyohara static struct {
    125   1.1  kiyohara 	int tag;
    126   1.1  kiyohara 	uint32_t attr;
    127   1.1  kiyohara 	uint32_t target;
    128   1.1  kiyohara } mvsoc_tags[] = {
    129   1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS0,
    130   1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS0,	MVSOC_UNITID_DDR },
    131   1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS1,
    132   1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS1,	MVSOC_UNITID_DDR },
    133   1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS2,
    134   1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS2,	MVSOC_UNITID_DDR },
    135   1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS3,
    136   1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS3,	MVSOC_UNITID_DDR },
    137   1.1  kiyohara 
    138   1.1  kiyohara #if defined(ORION)
    139   1.1  kiyohara 	{ ORION_TAG_DEVICE_CS0,
    140   1.1  kiyohara 	  ORION_ATTR_DEVICE_CS0,	MVSOC_UNITID_DEVBUS },
    141   1.1  kiyohara 	{ ORION_TAG_DEVICE_CS1,
    142   1.1  kiyohara 	  ORION_ATTR_DEVICE_CS1,	MVSOC_UNITID_DEVBUS },
    143   1.1  kiyohara 	{ ORION_TAG_DEVICE_CS2,
    144   1.1  kiyohara 	  ORION_ATTR_DEVICE_CS2,	MVSOC_UNITID_DEVBUS },
    145   1.1  kiyohara 	{ ORION_TAG_DEVICE_BOOTCS,
    146   1.1  kiyohara 	  ORION_ATTR_BOOT_CS,		MVSOC_UNITID_DEVBUS },
    147   1.1  kiyohara 	{ ORION_TAG_FLASH_CS,
    148   1.1  kiyohara 	  ORION_ATTR_FLASH_CS,		MVSOC_UNITID_DEVBUS },
    149   1.1  kiyohara 	{ ORION_TAG_PEX0_MEM,
    150   1.6  kiyohara 	  ORION_ATTR_PEX_MEM,		MVSOC_UNITID_PEX },
    151   1.1  kiyohara 	{ ORION_TAG_PEX0_IO,
    152   1.6  kiyohara 	  ORION_ATTR_PEX_IO,		MVSOC_UNITID_PEX },
    153   1.1  kiyohara 	{ ORION_TAG_PEX1_MEM,
    154   1.1  kiyohara 	  ORION_ATTR_PEX_MEM,		ORION_UNITID_PEX1 },
    155   1.1  kiyohara 	{ ORION_TAG_PEX1_IO,
    156   1.1  kiyohara 	  ORION_ATTR_PEX_IO,		ORION_UNITID_PEX1 },
    157   1.1  kiyohara 	{ ORION_TAG_PCI_MEM,
    158   1.1  kiyohara 	  ORION_ATTR_PCI_MEM,		ORION_UNITID_PCI },
    159   1.1  kiyohara 	{ ORION_TAG_PCI_IO,
    160   1.1  kiyohara 	  ORION_ATTR_PCI_IO,		ORION_UNITID_PCI },
    161   1.1  kiyohara 	{ ORION_TAG_CRYPT,
    162   1.1  kiyohara 	  ORION_ATTR_CRYPT,		ORION_UNITID_CRYPT },
    163   1.1  kiyohara #endif
    164   1.1  kiyohara 
    165   1.1  kiyohara #if defined(KIRKWOOD)
    166   1.1  kiyohara 	{ KIRKWOOD_TAG_NAND,
    167   1.1  kiyohara 	  KIRKWOOD_ATTR_NAND,		MVSOC_UNITID_DEVBUS },
    168   1.1  kiyohara 	{ KIRKWOOD_TAG_SPI,
    169   1.1  kiyohara 	  KIRKWOOD_ATTR_SPI,		MVSOC_UNITID_DEVBUS },
    170   1.1  kiyohara 	{ KIRKWOOD_TAG_BOOTROM,
    171   1.1  kiyohara 	  KIRKWOOD_ATTR_BOOTROM,	MVSOC_UNITID_DEVBUS },
    172   1.1  kiyohara 	{ KIRKWOOD_TAG_PEX_MEM,
    173   1.6  kiyohara 	  KIRKWOOD_ATTR_PEX_MEM,	MVSOC_UNITID_PEX },
    174   1.1  kiyohara 	{ KIRKWOOD_TAG_PEX_IO,
    175   1.6  kiyohara 	  KIRKWOOD_ATTR_PEX_IO,		MVSOC_UNITID_PEX },
    176   1.6  kiyohara 	{ KIRKWOOD_TAG_PEX1_MEM,
    177   1.6  kiyohara 	  KIRKWOOD_ATTR_PEX1_MEM,	MVSOC_UNITID_PEX },
    178   1.6  kiyohara 	{ KIRKWOOD_TAG_PEX1_IO,
    179   1.6  kiyohara 	  KIRKWOOD_ATTR_PEX1_IO,	MVSOC_UNITID_PEX },
    180   1.1  kiyohara 	{ KIRKWOOD_TAG_CRYPT,
    181   1.1  kiyohara 	  KIRKWOOD_ATTR_CRYPT,		KIRKWOOD_UNITID_CRYPT },
    182   1.1  kiyohara #endif
    183  1.13  kiyohara 
    184  1.13  kiyohara #if defined(MV78XX0)
    185  1.13  kiyohara 	{ MV78XX0_TAG_DEVICE_CS0,
    186  1.13  kiyohara 	  MV78XX0_ATTR_DEVICE_CS0,	MVSOC_UNITID_DEVBUS },
    187  1.13  kiyohara 	{ MV78XX0_TAG_DEVICE_CS1,
    188  1.13  kiyohara 	  MV78XX0_ATTR_DEVICE_CS1,	MVSOC_UNITID_DEVBUS },
    189  1.13  kiyohara 	{ MV78XX0_TAG_DEVICE_CS2,
    190  1.13  kiyohara 	  MV78XX0_ATTR_DEVICE_CS2,	MVSOC_UNITID_DEVBUS },
    191  1.13  kiyohara 	{ MV78XX0_TAG_DEVICE_CS3,
    192  1.13  kiyohara 	  MV78XX0_ATTR_DEVICE_CS3,	MVSOC_UNITID_DEVBUS },
    193  1.13  kiyohara 	{ MV78XX0_TAG_DEVICE_BOOTCS,
    194  1.13  kiyohara 	  MV78XX0_ATTR_BOOT_CS,		MVSOC_UNITID_DEVBUS },
    195  1.13  kiyohara 	{ MV78XX0_TAG_SPI,
    196  1.13  kiyohara 	  MV78XX0_ATTR_SPI,		MVSOC_UNITID_DEVBUS },
    197  1.13  kiyohara 	{ MV78XX0_TAG_PEX0_MEM,
    198  1.13  kiyohara 	  MV78XX0_ATTR_PEX_0_MEM,	MVSOC_UNITID_PEX },
    199  1.13  kiyohara 	{ MV78XX0_TAG_PEX01_MEM,
    200  1.13  kiyohara 	  MV78XX0_ATTR_PEX_1_MEM,	MVSOC_UNITID_PEX },
    201  1.13  kiyohara 	{ MV78XX0_TAG_PEX02_MEM,
    202  1.13  kiyohara 	  MV78XX0_ATTR_PEX_2_MEM,	MVSOC_UNITID_PEX },
    203  1.13  kiyohara 	{ MV78XX0_TAG_PEX03_MEM,
    204  1.13  kiyohara 	  MV78XX0_ATTR_PEX_3_MEM,	MVSOC_UNITID_PEX },
    205  1.13  kiyohara 	{ MV78XX0_TAG_PEX0_IO,
    206  1.13  kiyohara 	  MV78XX0_ATTR_PEX_0_IO,	MVSOC_UNITID_PEX },
    207  1.13  kiyohara 	{ MV78XX0_TAG_PEX01_IO,
    208  1.13  kiyohara 	  MV78XX0_ATTR_PEX_1_IO,	MVSOC_UNITID_PEX },
    209  1.13  kiyohara 	{ MV78XX0_TAG_PEX02_IO,
    210  1.13  kiyohara 	  MV78XX0_ATTR_PEX_2_IO,	MVSOC_UNITID_PEX },
    211  1.13  kiyohara 	{ MV78XX0_TAG_PEX03_IO,
    212  1.13  kiyohara 	  MV78XX0_ATTR_PEX_3_IO,	MVSOC_UNITID_PEX },
    213  1.13  kiyohara 	{ MV78XX0_TAG_PEX1_MEM,
    214  1.13  kiyohara 	  MV78XX0_ATTR_PEX_0_MEM,	MV78XX0_UNITID_PEX1 },
    215  1.13  kiyohara 	{ MV78XX0_TAG_PEX11_MEM,
    216  1.13  kiyohara 	  MV78XX0_ATTR_PEX_1_MEM,	MV78XX0_UNITID_PEX1 },
    217  1.13  kiyohara 	{ MV78XX0_TAG_PEX12_MEM,
    218  1.13  kiyohara 	  MV78XX0_ATTR_PEX_2_MEM,	MV78XX0_UNITID_PEX1 },
    219  1.13  kiyohara 	{ MV78XX0_TAG_PEX13_MEM,
    220  1.13  kiyohara 	  MV78XX0_ATTR_PEX_3_MEM,	MV78XX0_UNITID_PEX1 },
    221  1.13  kiyohara 	{ MV78XX0_TAG_PEX1_IO,
    222  1.13  kiyohara 	  MV78XX0_ATTR_PEX_0_IO,	MV78XX0_UNITID_PEX1 },
    223  1.13  kiyohara 	{ MV78XX0_TAG_PEX11_IO,
    224  1.13  kiyohara 	  MV78XX0_ATTR_PEX_1_IO,	MV78XX0_UNITID_PEX1 },
    225  1.13  kiyohara 	{ MV78XX0_TAG_PEX12_IO,
    226  1.13  kiyohara 	  MV78XX0_ATTR_PEX_2_IO,	MV78XX0_UNITID_PEX1 },
    227  1.13  kiyohara 	{ MV78XX0_TAG_PEX13_IO,
    228  1.13  kiyohara 	  MV78XX0_ATTR_PEX_3_IO,	MV78XX0_UNITID_PEX1 },
    229  1.13  kiyohara 	{ MV78XX0_TAG_CRYPT,
    230  1.13  kiyohara 	  MV78XX0_ATTR_CRYPT,		MV78XX0_UNITID_CRYPT },
    231  1.13  kiyohara #endif
    232  1.13  kiyohara 
    233  1.11   rkujawa #if defined(ARMADAXP)
    234  1.11   rkujawa 	{ ARMADAXP_TAG_PEX00_MEM,
    235  1.11   rkujawa 	  ARMADAXP_ATTR_PEXx0_MEM,	ARMADAXP_UNITID_PEX0 },
    236  1.11   rkujawa 	{ ARMADAXP_TAG_PEX00_IO,
    237  1.11   rkujawa 	  ARMADAXP_ATTR_PEXx0_IO,	ARMADAXP_UNITID_PEX0 },
    238  1.11   rkujawa 	{ ARMADAXP_TAG_PEX01_MEM,
    239  1.11   rkujawa 	  ARMADAXP_ATTR_PEXx1_MEM,	ARMADAXP_UNITID_PEX0 },
    240  1.11   rkujawa 	{ ARMADAXP_TAG_PEX01_IO,
    241  1.11   rkujawa 	  ARMADAXP_ATTR_PEXx1_IO,	ARMADAXP_UNITID_PEX0 },
    242  1.11   rkujawa 	{ ARMADAXP_TAG_PEX02_MEM,
    243  1.11   rkujawa 	  ARMADAXP_ATTR_PEXx2_MEM,	ARMADAXP_UNITID_PEX0 },
    244  1.11   rkujawa 	{ ARMADAXP_TAG_PEX02_IO,
    245  1.11   rkujawa 	  ARMADAXP_ATTR_PEXx2_IO,	ARMADAXP_UNITID_PEX0 },
    246  1.11   rkujawa 	{ ARMADAXP_TAG_PEX03_MEM,
    247  1.11   rkujawa 	  ARMADAXP_ATTR_PEXx3_MEM,	ARMADAXP_UNITID_PEX0 },
    248  1.11   rkujawa 	{ ARMADAXP_TAG_PEX03_IO,
    249  1.11   rkujawa 	  ARMADAXP_ATTR_PEXx3_IO,	ARMADAXP_UNITID_PEX0 },
    250  1.11   rkujawa 	{ ARMADAXP_TAG_PEX2_MEM,
    251  1.11   rkujawa 	  ARMADAXP_ATTR_PEX2_MEM,	ARMADAXP_UNITID_PEX2 },
    252  1.11   rkujawa 	{ ARMADAXP_TAG_PEX2_IO,
    253  1.11   rkujawa 	  ARMADAXP_ATTR_PEX2_IO,	ARMADAXP_UNITID_PEX2 },
    254  1.11   rkujawa 	{ ARMADAXP_TAG_PEX3_MEM,
    255  1.11   rkujawa 	  ARMADAXP_ATTR_PEX3_MEM,	ARMADAXP_UNITID_PEX3 },
    256  1.11   rkujawa 	{ ARMADAXP_TAG_PEX3_IO,
    257  1.11   rkujawa 	  ARMADAXP_ATTR_PEX3_IO,	ARMADAXP_UNITID_PEX3 },
    258  1.11   rkujawa #endif
    259   1.1  kiyohara };
    260   1.1  kiyohara 
    261  1.11   rkujawa #if defined(ARMADAXP)
    262  1.11   rkujawa #undef ARMADAXP
    263  1.11   rkujawa #define ARMADAXP(m)	MARVELL_ARMADAXP_ ## m
    264  1.11   rkujawa #endif
    265   1.1  kiyohara #if defined(ORION)
    266   1.1  kiyohara #define ORION_1(m)	MARVELL_ORION_1_ ## m
    267   1.1  kiyohara #define ORION_2(m)	MARVELL_ORION_2_ ## m
    268   1.1  kiyohara #endif
    269   1.1  kiyohara #if defined(KIRKWOOD)
    270   1.1  kiyohara #undef KIRKWOOD
    271   1.1  kiyohara #define KIRKWOOD(m)	MARVELL_KIRKWOOD_ ## m
    272   1.1  kiyohara #endif
    273   1.1  kiyohara #if defined(MV78XX0)
    274   1.1  kiyohara #undef MV78XX0
    275   1.1  kiyohara #define MV78XX0(m)	MARVELL_MV78XX0_ ## m
    276   1.1  kiyohara #endif
    277   1.1  kiyohara static struct {
    278   1.1  kiyohara 	uint16_t model;
    279   1.1  kiyohara 	uint8_t rev;
    280   1.1  kiyohara 	const char *modelstr;
    281   1.1  kiyohara 	const char *revstr;
    282   1.1  kiyohara 	const char *typestr;
    283   1.1  kiyohara } nametbl[] = {
    284   1.1  kiyohara #if defined(ORION)
    285   1.1  kiyohara 	{ ORION_1(88F1181),	0, "MV88F1181", NULL,	"Orion1" },
    286   1.1  kiyohara 	{ ORION_1(88F5082),	2, "MV88F5082", "A2",	"Orion1" },
    287   1.1  kiyohara 	{ ORION_1(88F5180N),	3, "MV88F5180N","B1",	"Orion1" },
    288   1.1  kiyohara 	{ ORION_1(88F5181),	0, "MV88F5181",	"A0",	"Orion1" },
    289   1.1  kiyohara 	{ ORION_1(88F5181),	1, "MV88F5181",	"A1",	"Orion1" },
    290   1.1  kiyohara 	{ ORION_1(88F5181),	2, "MV88F5181",	"B0",	"Orion1" },
    291   1.1  kiyohara 	{ ORION_1(88F5181),	3, "MV88F5181",	"B1",	"Orion1" },
    292   1.1  kiyohara 	{ ORION_1(88F5181),	8, "MV88F5181L","A0",	"Orion1" },
    293   1.1  kiyohara 	{ ORION_1(88F5181),	9, "MV88F5181L","A1",	"Orion1" },
    294   1.1  kiyohara 	{ ORION_1(88F5182),	0, "MV88F5182",	"A0",	"Orion1" },
    295   1.1  kiyohara 	{ ORION_1(88F5182),	1, "MV88F5182",	"A1",	"Orion1" },
    296   1.1  kiyohara 	{ ORION_1(88F5182),	2, "MV88F5182",	"A2",	"Orion1" },
    297   1.1  kiyohara 	{ ORION_1(88F6082),	0, "MV88F6082",	"A0",	"Orion1" },
    298   1.1  kiyohara 	{ ORION_1(88F6082),	1, "MV88F6082",	"A1",	"Orion1" },
    299   1.1  kiyohara 	{ ORION_1(88F6183),	0, "MV88F6183",	"A0",	"Orion1" },
    300   1.1  kiyohara 	{ ORION_1(88F6183),	1, "MV88F6183",	"Z0",	"Orion1" },
    301   1.1  kiyohara 	{ ORION_1(88W8660),	0, "MV88W8660",	"A0",	"Orion1" },
    302   1.1  kiyohara 	{ ORION_1(88W8660),	1, "MV88W8660",	"A1",	"Orion1" },
    303   1.1  kiyohara 
    304   1.1  kiyohara 	{ ORION_2(88F1281),	0, "MV88F1281",	"A0",	"Orion2" },
    305   1.1  kiyohara 	{ ORION_2(88F5281),	0, "MV88F5281",	"A0",	"Orion2" },
    306   1.1  kiyohara 	{ ORION_2(88F5281),	1, "MV88F5281",	"B0",	"Orion2" },
    307   1.1  kiyohara 	{ ORION_2(88F5281),	2, "MV88F5281",	"C0",	"Orion2" },
    308   1.1  kiyohara 	{ ORION_2(88F5281),	3, "MV88F5281",	"C1",	"Orion2" },
    309   1.1  kiyohara 	{ ORION_2(88F5281),	4, "MV88F5281",	"D0",	"Orion2" },
    310   1.1  kiyohara #endif
    311   1.1  kiyohara 
    312   1.1  kiyohara #if defined(KIRKWOOD)
    313   1.1  kiyohara 	{ KIRKWOOD(88F6180),	2, "88F6180",	"A0",	"Kirkwood" },
    314   1.6  kiyohara 	{ KIRKWOOD(88F6180),	3, "88F6180",	"A1",	"Kirkwood" },
    315   1.1  kiyohara 	{ KIRKWOOD(88F6192),	0, "88F619x",	"Z0",	"Kirkwood" },
    316   1.1  kiyohara 	{ KIRKWOOD(88F6192),	2, "88F619x",	"A0",	"Kirkwood" },
    317   1.4   reinoud 	{ KIRKWOOD(88F6192),	3, "88F619x",	"A1",	"Kirkwood" },
    318   1.1  kiyohara 	{ KIRKWOOD(88F6281),	0, "88F6281",	"Z0",	"Kirkwood" },
    319   1.1  kiyohara 	{ KIRKWOOD(88F6281),	2, "88F6281",	"A0",	"Kirkwood" },
    320   1.1  kiyohara 	{ KIRKWOOD(88F6281),	3, "88F6281",	"A1",	"Kirkwood" },
    321   1.6  kiyohara 	{ KIRKWOOD(88F6282),	0, "88F6282",	"A0",	"Kirkwood" },
    322   1.6  kiyohara 	{ KIRKWOOD(88F6282),	1, "88F6282",	"A1",	"Kirkwood" },
    323   1.1  kiyohara #endif
    324   1.1  kiyohara 
    325   1.1  kiyohara #if defined(MV78XX0)
    326   1.1  kiyohara 	{ MV78XX0(MV78100),	1, "MV78100",	"A0",  "Discovery Innovation" },
    327   1.1  kiyohara 	{ MV78XX0(MV78100),	2, "MV78100",	"A1",  "Discovery Innovation" },
    328   1.1  kiyohara 	{ MV78XX0(MV78200),	1, "MV78200",	"A0",  "Discovery Innovation" },
    329   1.1  kiyohara #endif
    330  1.11   rkujawa 
    331  1.11   rkujawa #if defined(ARMADAXP)
    332  1.11   rkujawa 	{ ARMADAXP(MV78130),	1, "MV78130",	"A0",  "Armada XP" },
    333  1.11   rkujawa 	{ ARMADAXP(MV78160),	1, "MV78160",	"A0",  "Armada XP" },
    334  1.11   rkujawa 	{ ARMADAXP(MV78230),	1, "MV78260",	"A0",  "Armada XP" },
    335  1.11   rkujawa 	{ ARMADAXP(MV78260),	1, "MV78260",	"A0",  "Armada XP" },
    336  1.11   rkujawa 	{ ARMADAXP(MV78460),	1, "MV78460",	"A0",  "Armada XP" },
    337  1.11   rkujawa 	{ ARMADAXP(MV78460),	2, "MV78460",	"B0",  "Armada XP" },
    338  1.11   rkujawa #endif
    339   1.1  kiyohara };
    340   1.1  kiyohara 
    341   1.1  kiyohara #define OFFSET_DEFAULT	MVA_OFFSET_DEFAULT
    342   1.1  kiyohara #define IRQ_DEFAULT	MVA_IRQ_DEFAULT
    343   1.1  kiyohara static const struct mvsoc_periph {
    344   1.1  kiyohara 	int model;
    345   1.1  kiyohara 	const char *name;
    346   1.1  kiyohara 	int unit;
    347   1.1  kiyohara 	bus_size_t offset;
    348   1.1  kiyohara 	int irq;
    349  1.10   msaitoh 	uint32_t clkpwr_bit;
    350   1.1  kiyohara } mvsoc_periphs[] = {
    351   1.1  kiyohara #if defined(ORION)
    352  1.13  kiyohara #define ORION_IRQ_TMR		(32 + MVSOC_MLMB_MLMBI_CPUTIMER0INTREQ)
    353  1.13  kiyohara 
    354  1.13  kiyohara     { ORION_1(88F1181),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    355   1.1  kiyohara     { ORION_1(88F1181),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    356   1.1  kiyohara     { ORION_1(88F1181),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    357   1.1  kiyohara     { ORION_1(88F1181),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    358   1.1  kiyohara     { ORION_1(88F1181),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    359   1.1  kiyohara     { ORION_1(88F1181),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    360   1.1  kiyohara     { ORION_1(88F1181),	"mvpex",   1, ORION_PEX1_BASE,	ORION_IRQ_PEX1INT },
    361   1.1  kiyohara 
    362  1.13  kiyohara     { ORION_1(88F5082),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    363   1.1  kiyohara     { ORION_1(88F5082),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    364   1.1  kiyohara     { ORION_1(88F5082),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    365   1.1  kiyohara     { ORION_1(88F5082),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    366   1.1  kiyohara     { ORION_1(88F5082),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    367   1.1  kiyohara     { ORION_1(88F5082),	"ehci",    1, ORION_USB1_BASE,	ORION_IRQ_USBCNT1 },
    368   1.7  kiyohara     { ORION_1(88F5082),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    369   1.1  kiyohara     { ORION_1(88F5082),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    370   1.1  kiyohara     { ORION_1(88F5082),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    371   1.1  kiyohara     { ORION_1(88F5082),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    372   1.1  kiyohara     { ORION_1(88F5082),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    373   1.1  kiyohara     { ORION_1(88F5082),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    374   1.1  kiyohara 
    375  1.13  kiyohara     { ORION_1(88F5180N),"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    376   1.1  kiyohara     { ORION_1(88F5180N),"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    377   1.1  kiyohara     { ORION_1(88F5180N),"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    378   1.1  kiyohara     { ORION_1(88F5180N),"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    379   1.1  kiyohara     { ORION_1(88F5180N),"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    380   1.7  kiyohara     { ORION_1(88F5180N),"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    381   1.1  kiyohara     { ORION_1(88F5180N),"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    382   1.1  kiyohara     { ORION_1(88F5180N),"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    383   1.1  kiyohara     { ORION_1(88F5180N),"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    384   1.1  kiyohara     { ORION_1(88F5180N),"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    385   1.1  kiyohara 
    386  1.13  kiyohara     { ORION_1(88F5181),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    387   1.1  kiyohara     { ORION_1(88F5181),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    388   1.1  kiyohara     { ORION_1(88F5181),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    389   1.1  kiyohara     { ORION_1(88F5181),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    390   1.1  kiyohara     { ORION_1(88F5181),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    391   1.7  kiyohara     { ORION_1(88F5181),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    392   1.1  kiyohara     { ORION_1(88F5181),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    393   1.1  kiyohara     { ORION_1(88F5181),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    394   1.1  kiyohara     { ORION_1(88F5181),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    395   1.1  kiyohara     { ORION_1(88F5181),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    396   1.1  kiyohara     { ORION_1(88F5181),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    397   1.1  kiyohara 
    398  1.13  kiyohara     { ORION_1(88F5182),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    399   1.1  kiyohara     { ORION_1(88F5182),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    400   1.1  kiyohara     { ORION_1(88F5182),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    401   1.1  kiyohara     { ORION_1(88F5182),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    402   1.1  kiyohara     { ORION_1(88F5182),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    403   1.1  kiyohara     { ORION_1(88F5182),	"ehci",    1, ORION_USB1_BASE,	ORION_IRQ_USBCNT1 },
    404   1.7  kiyohara     { ORION_1(88F5182),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    405   1.1  kiyohara     { ORION_1(88F5182),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    406   1.1  kiyohara     { ORION_1(88F5182),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    407   1.1  kiyohara     { ORION_1(88F5182),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    408   1.1  kiyohara     { ORION_1(88F5182),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    409   1.1  kiyohara     { ORION_1(88F5182),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    410   1.1  kiyohara 
    411  1.13  kiyohara     { ORION_1(88F6082),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    412   1.1  kiyohara     { ORION_1(88F6082),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    413   1.1  kiyohara     { ORION_1(88F6082),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    414   1.1  kiyohara     { ORION_1(88F6082),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    415   1.1  kiyohara     { ORION_1(88F6082),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    416   1.1  kiyohara     { ORION_1(88F6082),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    417   1.1  kiyohara     { ORION_1(88F6082),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    418   1.1  kiyohara     { ORION_1(88F6082),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    419   1.1  kiyohara     { ORION_1(88F6082),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    420   1.1  kiyohara     { ORION_1(88F6082),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    421   1.1  kiyohara 
    422  1.13  kiyohara     { ORION_1(88F6183),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    423   1.1  kiyohara     { ORION_1(88F6183),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    424   1.1  kiyohara     { ORION_1(88F6183),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    425   1.1  kiyohara     { ORION_1(88F6183),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    426   1.1  kiyohara 
    427  1.13  kiyohara     { ORION_1(88W8660),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    428   1.1  kiyohara     { ORION_1(88W8660),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    429   1.1  kiyohara     { ORION_1(88W8660),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    430   1.1  kiyohara     { ORION_1(88W8660),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    431   1.1  kiyohara     { ORION_1(88W8660),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    432   1.7  kiyohara     { ORION_1(88W8660),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    433   1.1  kiyohara     { ORION_1(88W8660),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    434   1.1  kiyohara     { ORION_1(88W8660),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    435   1.1  kiyohara     { ORION_1(88W8660),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    436   1.1  kiyohara     { ORION_1(88W8660),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    437   1.1  kiyohara 
    438  1.13  kiyohara     { ORION_2(88F1281),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    439   1.1  kiyohara     { ORION_2(88F1281),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    440   1.1  kiyohara     { ORION_2(88F1281),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    441   1.1  kiyohara     { ORION_2(88F1281),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    442   1.1  kiyohara     { ORION_2(88F1281),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    443   1.1  kiyohara     { ORION_2(88F1281),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    444   1.1  kiyohara     { ORION_2(88F1281),	"mvpex",   1, ORION_PEX1_BASE,	ORION_IRQ_PEX1INT },
    445   1.1  kiyohara 
    446  1.13  kiyohara     { ORION_2(88F5281),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    447   1.1  kiyohara     { ORION_2(88F5281),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    448   1.1  kiyohara     { ORION_2(88F5281),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    449   1.1  kiyohara     { ORION_2(88F5281),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    450   1.1  kiyohara     { ORION_2(88F5281),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    451   1.7  kiyohara     { ORION_2(88F5281),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    452   1.1  kiyohara     { ORION_2(88F5281),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    453   1.1  kiyohara     { ORION_2(88F5281),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    454   1.1  kiyohara     { ORION_2(88F5281),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    455   1.1  kiyohara     { ORION_2(88F5281),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    456   1.1  kiyohara #endif
    457   1.1  kiyohara 
    458   1.1  kiyohara #if defined(KIRKWOOD)
    459  1.13  kiyohara #define KIRKWOOD_IRQ_TMR	(64 + MVSOC_MLMB_MLMBI_CPUTIMER0INTREQ)
    460  1.13  kiyohara 
    461  1.13  kiyohara     { KIRKWOOD(88F6180),"mvsoctmr",0, MVSOC_TMR_BASE,	KIRKWOOD_IRQ_TMR },
    462   1.1  kiyohara     { KIRKWOOD(88F6180),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    463   1.2      matt     { KIRKWOOD(88F6180),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    464   1.1  kiyohara     { KIRKWOOD(88F6180),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    465   1.1  kiyohara     { KIRKWOOD(88F6180),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    466   1.1  kiyohara     { KIRKWOOD(88F6180),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    467   1.7  kiyohara     { KIRKWOOD(88F6180),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    468   1.1  kiyohara     { KIRKWOOD(88F6180),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    469   1.1  kiyohara     { KIRKWOOD(88F6180),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    470   1.1  kiyohara     { KIRKWOOD(88F6180),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    471   1.1  kiyohara     { KIRKWOOD(88F6180),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    472   1.1  kiyohara     { KIRKWOOD(88F6180),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    473   1.1  kiyohara 
    474  1.13  kiyohara     { KIRKWOOD(88F6192),"mvsoctmr",0, MVSOC_TMR_BASE,	KIRKWOOD_IRQ_TMR },
    475   1.1  kiyohara     { KIRKWOOD(88F6192),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    476   1.2      matt     { KIRKWOOD(88F6192),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    477   1.1  kiyohara     { KIRKWOOD(88F6192),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    478   1.1  kiyohara     { KIRKWOOD(88F6192),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    479   1.1  kiyohara     { KIRKWOOD(88F6192),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    480   1.7  kiyohara     { KIRKWOOD(88F6192),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    481   1.1  kiyohara     { KIRKWOOD(88F6192),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    482   1.1  kiyohara     { KIRKWOOD(88F6192),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    483   1.1  kiyohara     { KIRKWOOD(88F6192),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    484   1.1  kiyohara     { KIRKWOOD(88F6192),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
    485   1.1  kiyohara     { KIRKWOOD(88F6192),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    486   1.1  kiyohara     { KIRKWOOD(88F6192),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
    487   1.1  kiyohara     { KIRKWOOD(88F6192),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    488   1.1  kiyohara 
    489  1.13  kiyohara     { KIRKWOOD(88F6281),"mvsoctmr",0, MVSOC_TMR_BASE,	KIRKWOOD_IRQ_TMR },
    490   1.1  kiyohara     { KIRKWOOD(88F6281),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    491   1.2      matt     { KIRKWOOD(88F6281),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    492   1.1  kiyohara     { KIRKWOOD(88F6281),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    493   1.1  kiyohara     { KIRKWOOD(88F6281),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    494  1.10   msaitoh     { KIRKWOOD(88F6281),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT,
    495  1.10   msaitoh 					MVSOC_MLMB_CLKGATING_BIT(3) },
    496   1.7  kiyohara     { KIRKWOOD(88F6281),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    497   1.1  kiyohara     { KIRKWOOD(88F6281),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    498  1.10   msaitoh     { KIRKWOOD(88F6281),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT,
    499  1.10   msaitoh 					MVSOC_MLMB_CLKGATING_BIT(17) },
    500  1.10   msaitoh     { KIRKWOOD(88F6281),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT,
    501  1.10   msaitoh 					MVSOC_MLMB_CLKGATING_BIT(0) },
    502  1.10   msaitoh     { KIRKWOOD(88F6281),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT,
    503  1.10   msaitoh 					MVSOC_MLMB_CLKGATING_BIT(19) },
    504  1.10   msaitoh     { KIRKWOOD(88F6281),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT,
    505  1.10   msaitoh 					MVSOC_MLMB_CLKGATING_BIT(2) },
    506  1.10   msaitoh     { KIRKWOOD(88F6281),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA,
    507  1.10   msaitoh 					MVSOC_MLMB_CLKGATING_BIT(14) |
    508  1.10   msaitoh 					MVSOC_MLMB_CLKGATING_BIT(15) },
    509  1.10   msaitoh     { KIRKWOOD(88F6281),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT,
    510  1.10   msaitoh 					MVSOC_MLMB_CLKGATING_BIT(4) },
    511   1.6  kiyohara 
    512  1.13  kiyohara     { KIRKWOOD(88F6282),"mvsoctmr",0, MVSOC_TMR_BASE,	KIRKWOOD_IRQ_TMR },
    513   1.6  kiyohara     { KIRKWOOD(88F6282),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    514   1.6  kiyohara     { KIRKWOOD(88F6282),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    515   1.8  kiyohara     { KIRKWOOD(88F6282),"mvsocts", 0, KIRKWOOD_TS_BASE,	IRQ_DEFAULT },
    516   1.6  kiyohara     { KIRKWOOD(88F6282),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    517   1.6  kiyohara     { KIRKWOOD(88F6282),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    518   1.6  kiyohara     { KIRKWOOD(88F6282),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    519   1.7  kiyohara     { KIRKWOOD(88F6282),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    520   1.6  kiyohara     { KIRKWOOD(88F6282),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    521   1.6  kiyohara     { KIRKWOOD(88F6282),"gttwsi",  1, KIRKWOOD_TWSI1_BASE,KIRKWOOD_IRQ_TWSI1 },
    522   1.6  kiyohara     { KIRKWOOD(88F6282),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    523   1.6  kiyohara     { KIRKWOOD(88F6282),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    524   1.6  kiyohara     { KIRKWOOD(88F6282),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
    525   1.6  kiyohara     { KIRKWOOD(88F6282),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    526   1.6  kiyohara     { KIRKWOOD(88F6282),"mvpex",   1, KIRKWOOD_PEX1_BASE,KIRKWOOD_IRQ_PEX1INT },
    527   1.6  kiyohara     { KIRKWOOD(88F6282),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
    528   1.6  kiyohara     { KIRKWOOD(88F6282),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    529   1.1  kiyohara #endif
    530   1.1  kiyohara 
    531   1.1  kiyohara #if defined(MV78XX0)
    532  1.13  kiyohara     { MV78XX0(MV78100),	"mvsoctmr",0, MVSOC_TMR_BASE,	MV78XX0_IRQ_TIMER0 },
    533  1.13  kiyohara     { MV78XX0(MV78100),	"mvsocgpp",0, MVSOC_GPP_BASE,	MV78XX0_IRQ_GPIO0_7 },
    534  1.13  kiyohara     { MV78XX0(MV78100),	"com",	   0, MVSOC_COM0_BASE,	MV78XX0_IRQ_UART0 },
    535  1.13  kiyohara     { MV78XX0(MV78100),	"com",	   1, MVSOC_COM1_BASE,	MV78XX0_IRQ_UART1 },
    536  1.13  kiyohara     { MV78XX0(MV78100),	"com",	   2, MV78XX0_COM2_BASE,MV78XX0_IRQ_UART2 },
    537  1.13  kiyohara     { MV78XX0(MV78100),	"com",	   3, MV78XX0_COM3_BASE,MV78XX0_IRQ_UART3 },
    538  1.13  kiyohara     { MV78XX0(MV78100),	"gttwsi",  0, MVSOC_TWSI_BASE,	MV78XX0_IRQ_TWSI0 },
    539  1.13  kiyohara     { MV78XX0(MV78100),	"gttwsi",  1, MV78XX0_TWSI1_BASE,MV78XX0_IRQ_TWSI1 },
    540  1.13  kiyohara     { MV78XX0(MV78100), "mvgbec",  0, MV78XX0_GBE0_BASE,IRQ_DEFAULT },
    541  1.13  kiyohara     { MV78XX0(MV78100), "mvgbec",  1, MV78XX0_GBE1_BASE,IRQ_DEFAULT },
    542  1.13  kiyohara     { MV78XX0(MV78100), "mvsata",  0, MV78XX0_SATAHC_BASE,MV78XX0_IRQ_SATA },
    543  1.13  kiyohara 
    544  1.13  kiyohara     { MV78XX0(MV78200),	"mvsoctmr",0, MVSOC_TMR_BASE,	MV78XX0_IRQ_TIMER0 },
    545  1.13  kiyohara     { MV78XX0(MV78200),	"mvsocgpp",0, MVSOC_GPP_BASE,	MV78XX0_IRQ_GPIO0_7 },
    546  1.13  kiyohara     { MV78XX0(MV78200),	"com",     0, MVSOC_COM0_BASE,	MV78XX0_IRQ_UART0 },
    547  1.13  kiyohara     { MV78XX0(MV78200),	"com",     1, MVSOC_COM1_BASE,	MV78XX0_IRQ_UART1 },
    548  1.13  kiyohara     { MV78XX0(MV78200),	"com",	   2, MV78XX0_COM2_BASE,MV78XX0_IRQ_UART2 },
    549  1.13  kiyohara     { MV78XX0(MV78200),	"com",	   3, MV78XX0_COM3_BASE,MV78XX0_IRQ_UART3 },
    550  1.13  kiyohara     { MV78XX0(MV78200),	"gttwsi",  0, MVSOC_TWSI_BASE,	MV78XX0_IRQ_TWSI0 },
    551  1.13  kiyohara     { MV78XX0(MV78200),	"gttwsi",  1, MV78XX0_TWSI1_BASE,MV78XX0_IRQ_TWSI1 },
    552  1.13  kiyohara     { MV78XX0(MV78200), "mvgbec",  0, MV78XX0_GBE0_BASE,IRQ_DEFAULT },
    553  1.13  kiyohara     { MV78XX0(MV78200), "mvgbec",  1, MV78XX0_GBE1_BASE,IRQ_DEFAULT },
    554  1.13  kiyohara     { MV78XX0(MV78200), "mvgbec",  2, MV78XX0_GBE2_BASE,IRQ_DEFAULT },
    555  1.13  kiyohara     { MV78XX0(MV78200), "mvgbec",  3, MV78XX0_GBE3_BASE,IRQ_DEFAULT },
    556  1.13  kiyohara     { MV78XX0(MV78200), "mvsata",  0, MV78XX0_SATAHC_BASE,MV78XX0_IRQ_SATA },
    557   1.1  kiyohara #endif
    558  1.11   rkujawa 
    559  1.11   rkujawa #if defined(ARMADAXP)
    560  1.11   rkujawa     { ARMADAXP(MV78130), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    561  1.13  kiyohara     { ARMADAXP(MV78130), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    562  1.13  kiyohara     { ARMADAXP(MV78130), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    563  1.13  kiyohara     { ARMADAXP(MV78130), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    564  1.13  kiyohara     { ARMADAXP(MV78130), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    565  1.13  kiyohara     { ARMADAXP(MV78130), "mvsocrtc",0, ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    566  1.13  kiyohara     { ARMADAXP(MV78130), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    567  1.13  kiyohara     { ARMADAXP(MV78130), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    568  1.13  kiyohara     { ARMADAXP(MV78130), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    569  1.13  kiyohara     { ARMADAXP(MV78130), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    570  1.13  kiyohara     { ARMADAXP(MV78130), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    571  1.13  kiyohara     { ARMADAXP(MV78130), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    572  1.13  kiyohara     { ARMADAXP(MV78130), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    573  1.13  kiyohara     { ARMADAXP(MV78130), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    574  1.13  kiyohara     { ARMADAXP(MV78130), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    575  1.13  kiyohara     { ARMADAXP(MV78130), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    576  1.13  kiyohara     { ARMADAXP(MV78130), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    577  1.13  kiyohara     { ARMADAXP(MV78130), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    578  1.13  kiyohara     { ARMADAXP(MV78130), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    579  1.13  kiyohara     { ARMADAXP(MV78130), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    580  1.13  kiyohara     { ARMADAXP(MV78130), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    581  1.13  kiyohara     { ARMADAXP(MV78130), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    582  1.13  kiyohara     { ARMADAXP(MV78130), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    583  1.13  kiyohara     { ARMADAXP(MV78130), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    584  1.13  kiyohara     { ARMADAXP(MV78130), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    585  1.11   rkujawa 
    586  1.11   rkujawa     { ARMADAXP(MV78160), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    587  1.13  kiyohara     { ARMADAXP(MV78160), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    588  1.13  kiyohara     { ARMADAXP(MV78160), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    589  1.13  kiyohara     { ARMADAXP(MV78160), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    590  1.13  kiyohara     { ARMADAXP(MV78160), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    591  1.13  kiyohara     { ARMADAXP(MV78160), "mvsocrtc",0, ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    592  1.13  kiyohara     { ARMADAXP(MV78160), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    593  1.13  kiyohara     { ARMADAXP(MV78160), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    594  1.13  kiyohara     { ARMADAXP(MV78160), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    595  1.13  kiyohara     { ARMADAXP(MV78160), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    596  1.13  kiyohara     { ARMADAXP(MV78160), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    597  1.13  kiyohara     { ARMADAXP(MV78160), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    598  1.13  kiyohara     { ARMADAXP(MV78160), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    599  1.13  kiyohara     { ARMADAXP(MV78160), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    600  1.13  kiyohara     { ARMADAXP(MV78160), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    601  1.13  kiyohara     { ARMADAXP(MV78160), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    602  1.13  kiyohara     { ARMADAXP(MV78160), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    603  1.13  kiyohara     { ARMADAXP(MV78160), "mvpex",  4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
    604  1.13  kiyohara     { ARMADAXP(MV78160), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    605  1.13  kiyohara     { ARMADAXP(MV78160), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    606  1.13  kiyohara     { ARMADAXP(MV78160), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    607  1.13  kiyohara     { ARMADAXP(MV78160), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    608  1.13  kiyohara     { ARMADAXP(MV78160), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    609  1.13  kiyohara     { ARMADAXP(MV78160), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    610  1.13  kiyohara     { ARMADAXP(MV78160), "mvgbec", 3, ARMADAXP_GBE3_BASE,IRQ_DEFAULT },
    611  1.13  kiyohara     { ARMADAXP(MV78160), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    612  1.13  kiyohara     { ARMADAXP(MV78160), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    613  1.11   rkujawa 
    614  1.11   rkujawa     { ARMADAXP(MV78230), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    615  1.13  kiyohara     { ARMADAXP(MV78230), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    616  1.13  kiyohara     { ARMADAXP(MV78230), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    617  1.13  kiyohara     { ARMADAXP(MV78230), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    618  1.13  kiyohara     { ARMADAXP(MV78230), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    619  1.13  kiyohara     { ARMADAXP(MV78230), "mvsocrtc",0, ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    620  1.13  kiyohara     { ARMADAXP(MV78230), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    621  1.13  kiyohara     { ARMADAXP(MV78230), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    622  1.13  kiyohara     { ARMADAXP(MV78230), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    623  1.13  kiyohara     { ARMADAXP(MV78230), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    624  1.13  kiyohara     { ARMADAXP(MV78230), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    625  1.13  kiyohara     { ARMADAXP(MV78230), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    626  1.13  kiyohara     { ARMADAXP(MV78230), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    627  1.13  kiyohara     { ARMADAXP(MV78230), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    628  1.13  kiyohara     { ARMADAXP(MV78230), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    629  1.13  kiyohara     { ARMADAXP(MV78230), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    630  1.13  kiyohara     { ARMADAXP(MV78230), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    631  1.13  kiyohara     { ARMADAXP(MV78230), "mvpex",  4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
    632  1.13  kiyohara     { ARMADAXP(MV78230), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    633  1.13  kiyohara     { ARMADAXP(MV78230), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    634  1.13  kiyohara     { ARMADAXP(MV78230), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    635  1.13  kiyohara     { ARMADAXP(MV78230), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    636  1.13  kiyohara     { ARMADAXP(MV78230), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    637  1.13  kiyohara     { ARMADAXP(MV78230), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    638  1.13  kiyohara     { ARMADAXP(MV78230), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    639  1.13  kiyohara     { ARMADAXP(MV78230), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    640  1.11   rkujawa 
    641  1.11   rkujawa     { ARMADAXP(MV78260), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    642  1.13  kiyohara     { ARMADAXP(MV78260), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    643  1.13  kiyohara     { ARMADAXP(MV78260), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    644  1.13  kiyohara     { ARMADAXP(MV78260), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    645  1.13  kiyohara     { ARMADAXP(MV78260), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    646  1.13  kiyohara     { ARMADAXP(MV78260), "mvsocrtc",0, ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    647  1.13  kiyohara     { ARMADAXP(MV78260), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    648  1.13  kiyohara     { ARMADAXP(MV78260), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    649  1.13  kiyohara     { ARMADAXP(MV78260), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    650  1.13  kiyohara     { ARMADAXP(MV78260), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    651  1.13  kiyohara     { ARMADAXP(MV78260), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    652  1.13  kiyohara     { ARMADAXP(MV78260), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    653  1.13  kiyohara     { ARMADAXP(MV78260), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    654  1.13  kiyohara     { ARMADAXP(MV78260), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    655  1.13  kiyohara     { ARMADAXP(MV78260), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    656  1.13  kiyohara     { ARMADAXP(MV78260), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    657  1.13  kiyohara     { ARMADAXP(MV78260), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    658  1.13  kiyohara     { ARMADAXP(MV78260), "mvpex",  4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
    659  1.13  kiyohara     { ARMADAXP(MV78260), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    660  1.13  kiyohara     { ARMADAXP(MV78260), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    661  1.13  kiyohara     { ARMADAXP(MV78260), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    662  1.13  kiyohara     { ARMADAXP(MV78260), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    663  1.13  kiyohara     { ARMADAXP(MV78260), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    664  1.13  kiyohara     { ARMADAXP(MV78260), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    665  1.13  kiyohara     { ARMADAXP(MV78260), "mvgbec", 3, ARMADAXP_GBE3_BASE,IRQ_DEFAULT },
    666  1.13  kiyohara     { ARMADAXP(MV78260), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    667  1.13  kiyohara     { ARMADAXP(MV78260), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    668  1.11   rkujawa 
    669  1.11   rkujawa     { ARMADAXP(MV78460), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    670  1.13  kiyohara     { ARMADAXP(MV78460), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    671  1.13  kiyohara     { ARMADAXP(MV78460), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    672  1.13  kiyohara     { ARMADAXP(MV78460), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    673  1.13  kiyohara     { ARMADAXP(MV78460), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    674  1.13  kiyohara     { ARMADAXP(MV78460), "mvsocrtc",0, ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    675  1.13  kiyohara     { ARMADAXP(MV78460), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    676  1.13  kiyohara     { ARMADAXP(MV78460), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    677  1.13  kiyohara     { ARMADAXP(MV78460), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    678  1.13  kiyohara     { ARMADAXP(MV78460), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    679  1.13  kiyohara     { ARMADAXP(MV78460), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    680  1.13  kiyohara     { ARMADAXP(MV78460), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    681  1.13  kiyohara     { ARMADAXP(MV78460), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    682  1.13  kiyohara     { ARMADAXP(MV78460), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    683  1.13  kiyohara     { ARMADAXP(MV78460), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    684  1.13  kiyohara     { ARMADAXP(MV78460), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    685  1.13  kiyohara     { ARMADAXP(MV78460), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    686  1.13  kiyohara     { ARMADAXP(MV78460), "mvpex",  4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
    687  1.13  kiyohara     { ARMADAXP(MV78460), "mvpex",  5, ARMADAXP_PEX3_BASE,ARMADAXP_IRQ_PEX3 },
    688  1.13  kiyohara     { ARMADAXP(MV78460), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    689  1.13  kiyohara     { ARMADAXP(MV78460), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    690  1.13  kiyohara     { ARMADAXP(MV78460), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    691  1.13  kiyohara     { ARMADAXP(MV78460), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    692  1.13  kiyohara     { ARMADAXP(MV78460), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    693  1.13  kiyohara     { ARMADAXP(MV78460), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    694  1.13  kiyohara     { ARMADAXP(MV78460), "mvgbec", 3, ARMADAXP_GBE3_BASE,IRQ_DEFAULT },
    695  1.13  kiyohara     { ARMADAXP(MV78460), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    696  1.13  kiyohara     { ARMADAXP(MV78460), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    697  1.11   rkujawa #endif
    698   1.1  kiyohara };
    699   1.1  kiyohara 
    700   1.1  kiyohara 
    701   1.1  kiyohara CFATTACH_DECL_NEW(mvsoc, sizeof(struct mvsoc_softc),
    702   1.1  kiyohara     mvsoc_match, mvsoc_attach, NULL, NULL);
    703   1.1  kiyohara 
    704   1.1  kiyohara /* ARGSUSED */
    705   1.1  kiyohara static int
    706   1.1  kiyohara mvsoc_match(device_t parent, struct cfdata *match, void *aux)
    707   1.1  kiyohara {
    708   1.1  kiyohara 
    709   1.1  kiyohara 	return 1;
    710   1.1  kiyohara }
    711   1.1  kiyohara 
    712   1.1  kiyohara /* ARGSUSED */
    713   1.1  kiyohara static void
    714   1.1  kiyohara mvsoc_attach(device_t parent, device_t self, void *aux)
    715   1.1  kiyohara {
    716   1.1  kiyohara 	struct mvsoc_softc *sc = device_private(self);
    717   1.1  kiyohara 	struct marvell_attach_args mva;
    718   1.1  kiyohara 	uint16_t model;
    719   1.1  kiyohara 	uint8_t rev;
    720  1.10   msaitoh 	uint32_t clkpwr, clkpwrbit;
    721   1.1  kiyohara 	int i;
    722   1.1  kiyohara 
    723   1.1  kiyohara 	sc->sc_dev = self;
    724   1.1  kiyohara 	sc->sc_iot = &mvsoc_bs_tag;
    725  1.13  kiyohara 	sc->sc_addr = vtophys(regbase);
    726   1.1  kiyohara 	sc->sc_dmat = &mvsoc_bus_dma_tag;
    727   1.1  kiyohara 	if (bus_space_map(sc->sc_iot, sc->sc_addr, 0x100000, 0, &sc->sc_ioh) !=
    728   1.1  kiyohara 	    0) {
    729   1.1  kiyohara 		aprint_error_dev(self, "can't map registers\n");
    730   1.1  kiyohara 		return;
    731   1.1  kiyohara 	}
    732   1.1  kiyohara 
    733   1.1  kiyohara 	model = mvsoc_model();
    734   1.1  kiyohara 	rev = mvsoc_rev();
    735   1.1  kiyohara 	for (i = 0; i < __arraycount(nametbl); i++)
    736   1.1  kiyohara 		if (nametbl[i].model == model && nametbl[i].rev == rev)
    737   1.1  kiyohara 			break;
    738   1.1  kiyohara 	if (i >= __arraycount(nametbl))
    739   1.1  kiyohara 		panic("unknown SoC: model 0x%04x, rev 0x%02x", model, rev);
    740   1.1  kiyohara 
    741   1.1  kiyohara 	aprint_normal(": Marvell %s %s%s  %s\n",
    742   1.1  kiyohara 	    nametbl[i].modelstr,
    743   1.1  kiyohara 	    nametbl[i].revstr != NULL ? "Rev. " : "",
    744   1.1  kiyohara 	    nametbl[i].revstr != NULL ? nametbl[i].revstr : "",
    745   1.1  kiyohara 	    nametbl[i].typestr);
    746   1.1  kiyohara         aprint_normal("%s: CPU Clock %d.%03d MHz"
    747   1.1  kiyohara 	    "  SysClock %d.%03d MHz  TClock %d.%03d MHz\n",
    748   1.1  kiyohara 	    device_xname(self),
    749   1.1  kiyohara 	    mvPclk / 1000000, (mvPclk / 1000) % 1000,
    750   1.1  kiyohara 	    mvSysclk / 1000000, (mvSysclk / 1000) % 1000,
    751   1.1  kiyohara 	    mvTclk / 1000000, (mvTclk / 1000) % 1000);
    752   1.1  kiyohara 	aprint_naive("\n");
    753   1.1  kiyohara 
    754   1.1  kiyohara 	mvsoc_intr_init();
    755   1.1  kiyohara 
    756   1.1  kiyohara 	for (i = 0; i < __arraycount(mvsoc_periphs); i++) {
    757   1.1  kiyohara 		if (mvsoc_periphs[i].model != model)
    758   1.1  kiyohara 			continue;
    759   1.1  kiyohara 
    760  1.10   msaitoh 		/* Skip clock disabled devices */
    761  1.10   msaitoh 		clkpwrbit = mvsoc_periphs[i].clkpwr_bit;
    762  1.10   msaitoh 		if (clkpwrbit != 0) {
    763  1.10   msaitoh 			clkpwr = read_mlmbreg(MVSOC_MLMB_CLKGATING);
    764  1.10   msaitoh 
    765  1.10   msaitoh 			if ((clkpwr & clkpwrbit) == 0) {
    766  1.10   msaitoh 				aprint_normal("%s: %s%d clock disabled\n",
    767  1.10   msaitoh 				    device_xname(self),
    768  1.10   msaitoh 				    mvsoc_periphs[i].name,
    769  1.10   msaitoh 				    mvsoc_periphs[i].unit);
    770  1.10   msaitoh 				continue;
    771  1.10   msaitoh 			}
    772  1.10   msaitoh 		}
    773  1.10   msaitoh 
    774   1.1  kiyohara 		mva.mva_name = mvsoc_periphs[i].name;
    775   1.1  kiyohara 		mva.mva_model = model;
    776   1.1  kiyohara 		mva.mva_revision = rev;
    777   1.1  kiyohara 		mva.mva_iot = sc->sc_iot;
    778   1.1  kiyohara 		mva.mva_ioh = sc->sc_ioh;
    779   1.1  kiyohara 		mva.mva_unit = mvsoc_periphs[i].unit;
    780   1.1  kiyohara 		mva.mva_addr = sc->sc_addr;
    781   1.1  kiyohara 		mva.mva_offset = mvsoc_periphs[i].offset;
    782   1.1  kiyohara 		mva.mva_size = 0;
    783   1.1  kiyohara 		mva.mva_dmat = sc->sc_dmat;
    784   1.1  kiyohara 		mva.mva_irq = mvsoc_periphs[i].irq;
    785   1.1  kiyohara 
    786   1.1  kiyohara 		config_found_sm_loc(sc->sc_dev, "mvsoc", NULL, &mva,
    787   1.1  kiyohara 		    mvsoc_print, mvsoc_search);
    788   1.1  kiyohara 	}
    789   1.1  kiyohara }
    790   1.1  kiyohara 
    791   1.1  kiyohara static int
    792   1.1  kiyohara mvsoc_print(void *aux, const char *pnp)
    793   1.1  kiyohara {
    794   1.1  kiyohara 	struct marvell_attach_args *mva = aux;
    795   1.1  kiyohara 
    796   1.1  kiyohara 	if (pnp)
    797   1.1  kiyohara 		aprint_normal("%s at %s unit %d",
    798   1.1  kiyohara 		    mva->mva_name, pnp, mva->mva_unit);
    799   1.1  kiyohara 	else {
    800   1.1  kiyohara 		if (mva->mva_unit != MVA_UNIT_DEFAULT)
    801   1.1  kiyohara 			aprint_normal(" unit %d", mva->mva_unit);
    802   1.1  kiyohara 		if (mva->mva_offset != MVA_OFFSET_DEFAULT) {
    803   1.1  kiyohara 			aprint_normal(" offset 0x%04lx", mva->mva_offset);
    804   1.1  kiyohara 			if (mva->mva_size > 0)
    805   1.1  kiyohara 				aprint_normal("-0x%04lx",
    806   1.1  kiyohara 				    mva->mva_offset + mva->mva_size - 1);
    807   1.1  kiyohara 		}
    808   1.1  kiyohara 		if (mva->mva_irq != MVA_IRQ_DEFAULT)
    809   1.1  kiyohara 			aprint_normal(" irq %d", mva->mva_irq);
    810   1.1  kiyohara 	}
    811   1.1  kiyohara 
    812   1.1  kiyohara 	return UNCONF;
    813   1.1  kiyohara }
    814   1.1  kiyohara 
    815   1.1  kiyohara /* ARGSUSED */
    816   1.1  kiyohara static int
    817   1.1  kiyohara mvsoc_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
    818   1.1  kiyohara {
    819   1.1  kiyohara 
    820   1.1  kiyohara 	return config_match(parent, cf, aux);
    821   1.1  kiyohara }
    822   1.1  kiyohara 
    823   1.1  kiyohara /* ARGSUSED */
    824   1.1  kiyohara int
    825   1.1  kiyohara marvell_winparams_by_tag(device_t dev, int tag, int *target, int *attribute,
    826   1.1  kiyohara 			 uint64_t *base, uint32_t *size)
    827   1.1  kiyohara {
    828   1.1  kiyohara 	uint32_t base32;
    829   1.1  kiyohara 	int rv;
    830   1.1  kiyohara 
    831   1.1  kiyohara 	rv = mvsoc_target(tag, target, attribute, &base32, size);
    832   1.1  kiyohara 	*base = base32;
    833   1.1  kiyohara 	if (rv == -1)
    834   1.1  kiyohara 		return -1;
    835   1.1  kiyohara 	return 0;
    836   1.1  kiyohara }
    837   1.1  kiyohara 
    838   1.1  kiyohara 
    839   1.1  kiyohara /*
    840   1.1  kiyohara  * These functions is called before bus_space is initialized.
    841   1.1  kiyohara  */
    842   1.1  kiyohara 
    843   1.1  kiyohara void
    844   1.1  kiyohara mvsoc_bootstrap(bus_addr_t iobase)
    845   1.1  kiyohara {
    846   1.1  kiyohara 
    847   1.1  kiyohara 	regbase = iobase;
    848   1.1  kiyohara 	dsc_base = iobase + MVSOC_DSC_BASE;
    849  1.13  kiyohara 	misc_base = iobase + MVSOC_MISC_BASE;
    850   1.1  kiyohara 	mlmb_base = iobase + MVSOC_MLMB_BASE;
    851   1.1  kiyohara 	pex_base = iobase + MVSOC_PEX_BASE;
    852   1.9      matt #ifdef MVSOC_CONSOLE_EARLY
    853   1.9      matt 	com_base = iobase + MVSOC_COM0_BASE;
    854   1.9      matt 	cn_tab = &mvsoc_earlycons;
    855   1.9      matt 	printf("Hello\n");
    856   1.9      matt #endif
    857   1.1  kiyohara }
    858   1.1  kiyohara 
    859   1.1  kiyohara /*
    860   1.1  kiyohara  * We can read register of PCI configurations from (MVSOC_PEX_BASE + 0).
    861   1.1  kiyohara  */
    862   1.1  kiyohara uint16_t
    863   1.5      matt mvsoc_model(void)
    864   1.1  kiyohara {
    865   1.1  kiyohara 	/*
    866   1.1  kiyohara 	 * We read product-id from vendor/device register of PCI-Express.
    867   1.1  kiyohara 	 */
    868   1.1  kiyohara 	uint32_t reg;
    869   1.1  kiyohara 	uint16_t model;
    870   1.1  kiyohara 
    871   1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
    872   1.1  kiyohara 
    873   1.1  kiyohara 	reg = *(volatile uint32_t *)(pex_base + PCI_ID_REG);
    874   1.1  kiyohara 	model = PCI_PRODUCT(reg);
    875   1.1  kiyohara 
    876   1.1  kiyohara #if defined(ORION)
    877   1.1  kiyohara 	if (model == PCI_PRODUCT_MARVELL_88F5182) {
    878   1.1  kiyohara 		reg = *(volatile uint32_t *)(regbase + ORION_PMI_BASE +
    879   1.1  kiyohara 		    ORION_PMI_SAMPLE_AT_RESET);
    880   1.1  kiyohara 		if ((reg & ORION_PMISMPL_TCLK_MASK) == 0)
    881   1.1  kiyohara 			model = PCI_PRODUCT_MARVELL_88F5082;
    882   1.1  kiyohara 	}
    883   1.1  kiyohara #endif
    884   1.1  kiyohara 
    885   1.1  kiyohara 	return model;
    886   1.1  kiyohara }
    887   1.1  kiyohara 
    888   1.1  kiyohara uint8_t
    889   1.5      matt mvsoc_rev(void)
    890   1.1  kiyohara {
    891   1.1  kiyohara 	uint32_t reg;
    892   1.1  kiyohara 	uint8_t rev;
    893   1.1  kiyohara 
    894   1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
    895   1.1  kiyohara 
    896   1.1  kiyohara 	reg = *(volatile uint32_t *)(pex_base + PCI_CLASS_REG);
    897   1.1  kiyohara 	rev = PCI_REVISION(reg);
    898   1.1  kiyohara 
    899   1.1  kiyohara 	return rev;
    900   1.1  kiyohara }
    901   1.1  kiyohara 
    902   1.1  kiyohara 
    903   1.1  kiyohara int
    904   1.1  kiyohara mvsoc_target(int tag, uint32_t *target, uint32_t *attr, uint32_t *base,
    905   1.1  kiyohara 	     uint32_t *size)
    906   1.1  kiyohara {
    907   1.1  kiyohara 	int i;
    908   1.1  kiyohara 
    909   1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
    910   1.1  kiyohara 
    911   1.1  kiyohara 	if (tag == MVSOC_TAG_INTERNALREG) {
    912   1.1  kiyohara 		if (target != NULL)
    913   1.1  kiyohara 			*target = 0;
    914   1.1  kiyohara 		if (attr != NULL)
    915   1.1  kiyohara 			*attr = 0;
    916   1.1  kiyohara 		if (base != NULL)
    917   1.1  kiyohara 			*base = read_mlmbreg(MVSOC_MLMB_IRBAR) &
    918   1.1  kiyohara 			    MVSOC_MLMB_IRBAR_BASE_MASK;
    919   1.1  kiyohara 		if (size != NULL)
    920   1.1  kiyohara 			*size = 0;
    921   1.1  kiyohara 
    922   1.1  kiyohara 		return 0;
    923   1.1  kiyohara 	}
    924   1.1  kiyohara 
    925   1.1  kiyohara 	/* sanity check */
    926   1.1  kiyohara 	for (i = 0; i < __arraycount(mvsoc_tags); i++)
    927   1.1  kiyohara 		if (mvsoc_tags[i].tag == tag)
    928   1.1  kiyohara 			break;
    929   1.1  kiyohara 	if (i >= __arraycount(mvsoc_tags))
    930   1.1  kiyohara 		return -1;
    931   1.1  kiyohara 
    932   1.1  kiyohara 	if (target != NULL)
    933   1.1  kiyohara 		*target = mvsoc_tags[i].target;
    934   1.1  kiyohara 	if (attr != NULL)
    935   1.1  kiyohara 		*attr = mvsoc_tags[i].attr;
    936   1.1  kiyohara 
    937   1.1  kiyohara 	if (mvsoc_tags[i].target == MVSOC_UNITID_DDR) {
    938   1.1  kiyohara 		/*
    939   1.1  kiyohara 		 * Read DDR SDRAM Controller Address Decode Registers
    940   1.1  kiyohara 		 */
    941   1.1  kiyohara 		uint32_t baseaddrreg, sizereg;
    942   1.1  kiyohara 		int cs = 0;
    943   1.1  kiyohara 
    944   1.1  kiyohara 		switch (mvsoc_tags[i].attr) {
    945   1.1  kiyohara 		case MARVELL_ATTR_SDRAM_CS0:
    946   1.1  kiyohara 			cs = 0;
    947   1.1  kiyohara 			break;
    948   1.1  kiyohara 		case MARVELL_ATTR_SDRAM_CS1:
    949   1.1  kiyohara 			cs = 1;
    950   1.1  kiyohara 			break;
    951   1.1  kiyohara 		case MARVELL_ATTR_SDRAM_CS2:
    952   1.1  kiyohara 			cs = 2;
    953   1.1  kiyohara 			break;
    954   1.1  kiyohara 		case MARVELL_ATTR_SDRAM_CS3:
    955   1.1  kiyohara 			cs = 3;
    956   1.1  kiyohara 			break;
    957   1.1  kiyohara 		}
    958   1.1  kiyohara 		sizereg = *(volatile uint32_t *)(dsc_base + MVSOC_DSC_CSSR(cs));
    959   1.1  kiyohara 		if (sizereg & MVSOC_DSC_CSSR_WINEN) {
    960   1.1  kiyohara 			baseaddrreg = *(volatile uint32_t *)(dsc_base +
    961   1.1  kiyohara 			    MVSOC_DSC_CSBAR(cs));
    962   1.1  kiyohara 
    963   1.1  kiyohara 			if (base != NULL)
    964   1.1  kiyohara 				*base = baseaddrreg & MVSOC_DSC_CSBAR_BASE_MASK;
    965   1.1  kiyohara 			if (size != NULL)
    966   1.1  kiyohara 				*size = (sizereg & MVSOC_DSC_CSSR_SIZE_MASK) +
    967   1.1  kiyohara 				    (~MVSOC_DSC_CSSR_SIZE_MASK + 1);
    968   1.1  kiyohara 		} else {
    969   1.1  kiyohara 			if (base != NULL)
    970   1.1  kiyohara 				*base = 0;
    971   1.1  kiyohara 			if (size != NULL)
    972   1.1  kiyohara 				*size = 0;
    973   1.1  kiyohara 		}
    974   1.1  kiyohara 		return 0;
    975   1.1  kiyohara 	} else {
    976   1.1  kiyohara 		/*
    977   1.1  kiyohara 		 * Read CPU Address Map Registers
    978   1.1  kiyohara 		 */
    979   1.1  kiyohara 		uint32_t basereg, ctrlreg, ta, tamask;
    980   1.1  kiyohara 
    981   1.1  kiyohara 		ta = MVSOC_MLMB_WCR_TARGET(mvsoc_tags[i].target) |
    982   1.1  kiyohara 		    MVSOC_MLMB_WCR_ATTR(mvsoc_tags[i].attr);
    983   1.1  kiyohara 		tamask = MVSOC_MLMB_WCR_TARGET(MVSOC_UNITID_MASK) |
    984   1.1  kiyohara 		    MVSOC_MLMB_WCR_ATTR(MARVELL_ATTR_MASK);
    985   1.1  kiyohara 
    986   1.1  kiyohara 		if (base != NULL)
    987   1.1  kiyohara 			*base = 0;
    988   1.1  kiyohara 		if (size != NULL)
    989   1.1  kiyohara 			*size = 0;
    990   1.1  kiyohara 
    991   1.1  kiyohara 		for (i = 0; i < nwindow; i++) {
    992   1.1  kiyohara 			ctrlreg = read_mlmbreg(MVSOC_MLMB_WCR(i));
    993   1.1  kiyohara 			if ((ctrlreg & tamask) != ta)
    994   1.1  kiyohara 				continue;
    995   1.1  kiyohara 			if (ctrlreg & MVSOC_MLMB_WCR_WINEN) {
    996   1.1  kiyohara 				basereg = read_mlmbreg(MVSOC_MLMB_WBR(i));
    997   1.1  kiyohara 
    998   1.1  kiyohara 				if (base != NULL)
    999   1.1  kiyohara 					*base =
   1000   1.1  kiyohara 					    basereg & MVSOC_MLMB_WBR_BASE_MASK;
   1001   1.1  kiyohara 				if (size != NULL)
   1002   1.1  kiyohara 					*size = (ctrlreg &
   1003   1.1  kiyohara 					    MVSOC_MLMB_WCR_SIZE_MASK) +
   1004   1.1  kiyohara 					    (~MVSOC_MLMB_WCR_SIZE_MASK + 1);
   1005   1.1  kiyohara 			}
   1006   1.1  kiyohara 			break;
   1007   1.1  kiyohara 		}
   1008   1.1  kiyohara 		return i;
   1009   1.1  kiyohara 	}
   1010   1.1  kiyohara }
   1011