Home | History | Annotate | Line # | Download | only in marvell
mvsoc.c revision 1.18.6.1
      1  1.18.6.1     skrll /*	$NetBSD: mvsoc.c,v 1.18.6.1 2015/06/06 14:39:56 skrll Exp $	*/
      2       1.1  kiyohara /*
      3      1.17  kiyohara  * Copyright (c) 2007, 2008, 2013, 2014 KIYOHARA Takashi
      4       1.1  kiyohara  * All rights reserved.
      5       1.1  kiyohara  *
      6       1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
      7       1.1  kiyohara  * modification, are permitted provided that the following conditions
      8       1.1  kiyohara  * are met:
      9       1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     10       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     11       1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     13       1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     14       1.1  kiyohara  *
     15       1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16       1.1  kiyohara  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17       1.1  kiyohara  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18       1.1  kiyohara  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19       1.1  kiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20       1.1  kiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21       1.1  kiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22       1.1  kiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23       1.1  kiyohara  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24       1.1  kiyohara  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25       1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     26       1.1  kiyohara  */
     27       1.1  kiyohara 
     28       1.1  kiyohara #include <sys/cdefs.h>
     29  1.18.6.1     skrll __KERNEL_RCSID(0, "$NetBSD: mvsoc.c,v 1.18.6.1 2015/06/06 14:39:56 skrll Exp $");
     30       1.1  kiyohara 
     31       1.1  kiyohara #include "opt_cputypes.h"
     32       1.1  kiyohara #include "opt_mvsoc.h"
     33  1.18.6.1     skrll #ifdef ARMADAXP
     34  1.18.6.1     skrll #include "mvxpe.h"
     35  1.18.6.1     skrll #include "mvxpsec.h"
     36  1.18.6.1     skrll #endif
     37       1.1  kiyohara 
     38       1.1  kiyohara #include <sys/param.h>
     39  1.18.6.1     skrll #include <sys/boot_flag.h>
     40  1.18.6.1     skrll #include <sys/systm.h>
     41       1.1  kiyohara #include <sys/bus.h>
     42       1.1  kiyohara #include <sys/device.h>
     43       1.1  kiyohara #include <sys/errno.h>
     44       1.1  kiyohara 
     45       1.1  kiyohara #include <dev/pci/pcidevs.h>
     46       1.1  kiyohara #include <dev/pci/pcireg.h>
     47       1.1  kiyohara #include <dev/marvell/marvellreg.h>
     48       1.1  kiyohara #include <dev/marvell/marvellvar.h>
     49       1.1  kiyohara 
     50       1.1  kiyohara #include <arm/marvell/mvsocreg.h>
     51       1.1  kiyohara #include <arm/marvell/mvsocvar.h>
     52       1.1  kiyohara #include <arm/marvell/orionreg.h>
     53       1.1  kiyohara #include <arm/marvell/kirkwoodreg.h>
     54      1.13  kiyohara #include <arm/marvell/mv78xx0reg.h>
     55  1.18.6.1     skrll #include <arm/marvell/armadaxpvar.h>
     56      1.13  kiyohara #include <arm/marvell/armadaxpreg.h>
     57       1.1  kiyohara 
     58      1.13  kiyohara #include <uvm/uvm.h>
     59      1.11   rkujawa 
     60       1.1  kiyohara #include "locators.h"
     61       1.1  kiyohara 
     62       1.9      matt #ifdef MVSOC_CONSOLE_EARLY
     63       1.9      matt #include <dev/ic/ns16550reg.h>
     64       1.9      matt #include <dev/ic/comreg.h>
     65       1.9      matt #include <dev/cons.h>
     66       1.9      matt #endif
     67       1.1  kiyohara 
     68       1.1  kiyohara static int mvsoc_match(device_t, struct cfdata *, void *);
     69       1.1  kiyohara static void mvsoc_attach(device_t, device_t, void *);
     70       1.1  kiyohara 
     71       1.1  kiyohara static int mvsoc_print(void *, const char *);
     72       1.1  kiyohara static int mvsoc_search(device_t, cfdata_t, const int *, void *);
     73       1.1  kiyohara 
     74      1.17  kiyohara static int mvsoc_target_ddr(uint32_t, uint32_t *, uint32_t *);
     75      1.17  kiyohara static int mvsoc_target_ddr3(uint32_t, uint32_t *, uint32_t *);
     76      1.17  kiyohara static int mvsoc_target_peripheral(uint32_t, uint32_t, uint32_t *, uint32_t *);
     77      1.17  kiyohara 
     78       1.1  kiyohara uint32_t mvPclk, mvSysclk, mvTclk = 0;
     79       1.1  kiyohara int nwindow = 0, nremap = 0;
     80       1.1  kiyohara static vaddr_t regbase = 0xffffffff, dsc_base, pex_base;
     81       1.1  kiyohara vaddr_t mlmb_base;
     82       1.1  kiyohara 
     83       1.1  kiyohara void (*mvsoc_intr_init)(void);
     84      1.16  kiyohara int (*mvsoc_clkgating)(struct marvell_attach_args *);
     85       1.1  kiyohara 
     86       1.1  kiyohara 
     87       1.9      matt #ifdef MVSOC_CONSOLE_EARLY
     88       1.9      matt static vaddr_t com_base;
     89       1.9      matt 
     90       1.9      matt static inline uint32_t
     91       1.9      matt uart_read(bus_size_t o)
     92       1.9      matt {
     93       1.9      matt 	return *(volatile uint32_t *)(com_base + (o << 2));
     94       1.9      matt }
     95       1.9      matt 
     96       1.9      matt static inline void
     97       1.9      matt uart_write(bus_size_t o, uint32_t v)
     98       1.9      matt {
     99       1.9      matt 	*(volatile uint32_t *)(com_base + (o << 2)) = v;
    100       1.9      matt }
    101       1.9      matt 
    102       1.9      matt static int
    103       1.9      matt mvsoc_cngetc(dev_t dv)
    104       1.9      matt {
    105       1.9      matt         if ((uart_read(com_lsr) & LSR_RXRDY) == 0)
    106       1.9      matt 		return -1;
    107       1.9      matt 
    108       1.9      matt 	return uart_read(com_data) & 0xff;
    109       1.9      matt }
    110       1.9      matt 
    111       1.9      matt static void
    112       1.9      matt mvsoc_cnputc(dev_t dv, int c)
    113       1.9      matt {
    114       1.9      matt 	int timo = 150000;
    115       1.9      matt 
    116       1.9      matt         while ((uart_read(com_lsr) & LSR_TXRDY) == 0 && --timo > 0)
    117       1.9      matt 		;
    118       1.9      matt 
    119       1.9      matt 	uart_write(com_data, c);
    120       1.9      matt 
    121       1.9      matt 	timo = 150000;
    122       1.9      matt         while ((uart_read(com_lsr) & LSR_TSRE) == 0 && --timo > 0)
    123       1.9      matt 		;
    124       1.9      matt }
    125       1.9      matt 
    126       1.9      matt static struct consdev mvsoc_earlycons = {
    127       1.9      matt 	.cn_putc = mvsoc_cnputc,
    128       1.9      matt 	.cn_getc = mvsoc_cngetc,
    129       1.9      matt 	.cn_pollc = nullcnpollc,
    130       1.9      matt };
    131       1.9      matt #endif
    132       1.9      matt 
    133       1.9      matt 
    134       1.1  kiyohara /* attributes */
    135       1.1  kiyohara static struct {
    136       1.1  kiyohara 	int tag;
    137       1.1  kiyohara 	uint32_t attr;
    138       1.1  kiyohara 	uint32_t target;
    139       1.1  kiyohara } mvsoc_tags[] = {
    140       1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS0,
    141       1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS0,	MVSOC_UNITID_DDR },
    142       1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS1,
    143       1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS1,	MVSOC_UNITID_DDR },
    144       1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS2,
    145       1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS2,	MVSOC_UNITID_DDR },
    146       1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS3,
    147       1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS3,	MVSOC_UNITID_DDR },
    148       1.1  kiyohara 
    149      1.17  kiyohara 	{ MARVELL_TAG_DDR3_CS0,
    150      1.17  kiyohara 	  MARVELL_ATTR_SDRAM_CS0,	MVSOC_UNITID_DDR },
    151      1.17  kiyohara 	{ MARVELL_TAG_DDR3_CS1,
    152      1.17  kiyohara 	  MARVELL_ATTR_SDRAM_CS1,	MVSOC_UNITID_DDR },
    153      1.17  kiyohara 	{ MARVELL_TAG_DDR3_CS2,
    154      1.17  kiyohara 	  MARVELL_ATTR_SDRAM_CS2,	MVSOC_UNITID_DDR },
    155      1.17  kiyohara 	{ MARVELL_TAG_DDR3_CS3,
    156      1.17  kiyohara 	  MARVELL_ATTR_SDRAM_CS3,	MVSOC_UNITID_DDR },
    157      1.17  kiyohara 
    158       1.1  kiyohara #if defined(ORION)
    159       1.1  kiyohara 	{ ORION_TAG_DEVICE_CS0,
    160       1.1  kiyohara 	  ORION_ATTR_DEVICE_CS0,	MVSOC_UNITID_DEVBUS },
    161       1.1  kiyohara 	{ ORION_TAG_DEVICE_CS1,
    162       1.1  kiyohara 	  ORION_ATTR_DEVICE_CS1,	MVSOC_UNITID_DEVBUS },
    163       1.1  kiyohara 	{ ORION_TAG_DEVICE_CS2,
    164       1.1  kiyohara 	  ORION_ATTR_DEVICE_CS2,	MVSOC_UNITID_DEVBUS },
    165       1.1  kiyohara 	{ ORION_TAG_DEVICE_BOOTCS,
    166       1.1  kiyohara 	  ORION_ATTR_BOOT_CS,		MVSOC_UNITID_DEVBUS },
    167       1.1  kiyohara 	{ ORION_TAG_FLASH_CS,
    168       1.1  kiyohara 	  ORION_ATTR_FLASH_CS,		MVSOC_UNITID_DEVBUS },
    169       1.1  kiyohara 	{ ORION_TAG_PEX0_MEM,
    170       1.6  kiyohara 	  ORION_ATTR_PEX_MEM,		MVSOC_UNITID_PEX },
    171       1.1  kiyohara 	{ ORION_TAG_PEX0_IO,
    172       1.6  kiyohara 	  ORION_ATTR_PEX_IO,		MVSOC_UNITID_PEX },
    173       1.1  kiyohara 	{ ORION_TAG_PEX1_MEM,
    174       1.1  kiyohara 	  ORION_ATTR_PEX_MEM,		ORION_UNITID_PEX1 },
    175       1.1  kiyohara 	{ ORION_TAG_PEX1_IO,
    176       1.1  kiyohara 	  ORION_ATTR_PEX_IO,		ORION_UNITID_PEX1 },
    177       1.1  kiyohara 	{ ORION_TAG_PCI_MEM,
    178       1.1  kiyohara 	  ORION_ATTR_PCI_MEM,		ORION_UNITID_PCI },
    179       1.1  kiyohara 	{ ORION_TAG_PCI_IO,
    180       1.1  kiyohara 	  ORION_ATTR_PCI_IO,		ORION_UNITID_PCI },
    181       1.1  kiyohara 	{ ORION_TAG_CRYPT,
    182       1.1  kiyohara 	  ORION_ATTR_CRYPT,		ORION_UNITID_CRYPT },
    183       1.1  kiyohara #endif
    184       1.1  kiyohara 
    185       1.1  kiyohara #if defined(KIRKWOOD)
    186       1.1  kiyohara 	{ KIRKWOOD_TAG_NAND,
    187       1.1  kiyohara 	  KIRKWOOD_ATTR_NAND,		MVSOC_UNITID_DEVBUS },
    188       1.1  kiyohara 	{ KIRKWOOD_TAG_SPI,
    189       1.1  kiyohara 	  KIRKWOOD_ATTR_SPI,		MVSOC_UNITID_DEVBUS },
    190       1.1  kiyohara 	{ KIRKWOOD_TAG_BOOTROM,
    191       1.1  kiyohara 	  KIRKWOOD_ATTR_BOOTROM,	MVSOC_UNITID_DEVBUS },
    192       1.1  kiyohara 	{ KIRKWOOD_TAG_PEX_MEM,
    193       1.6  kiyohara 	  KIRKWOOD_ATTR_PEX_MEM,	MVSOC_UNITID_PEX },
    194       1.1  kiyohara 	{ KIRKWOOD_TAG_PEX_IO,
    195       1.6  kiyohara 	  KIRKWOOD_ATTR_PEX_IO,		MVSOC_UNITID_PEX },
    196       1.6  kiyohara 	{ KIRKWOOD_TAG_PEX1_MEM,
    197       1.6  kiyohara 	  KIRKWOOD_ATTR_PEX1_MEM,	MVSOC_UNITID_PEX },
    198       1.6  kiyohara 	{ KIRKWOOD_TAG_PEX1_IO,
    199       1.6  kiyohara 	  KIRKWOOD_ATTR_PEX1_IO,	MVSOC_UNITID_PEX },
    200       1.1  kiyohara 	{ KIRKWOOD_TAG_CRYPT,
    201       1.1  kiyohara 	  KIRKWOOD_ATTR_CRYPT,		KIRKWOOD_UNITID_CRYPT },
    202       1.1  kiyohara #endif
    203      1.13  kiyohara 
    204      1.13  kiyohara #if defined(MV78XX0)
    205      1.13  kiyohara 	{ MV78XX0_TAG_DEVICE_CS0,
    206      1.13  kiyohara 	  MV78XX0_ATTR_DEVICE_CS0,	MVSOC_UNITID_DEVBUS },
    207      1.13  kiyohara 	{ MV78XX0_TAG_DEVICE_CS1,
    208      1.13  kiyohara 	  MV78XX0_ATTR_DEVICE_CS1,	MVSOC_UNITID_DEVBUS },
    209      1.13  kiyohara 	{ MV78XX0_TAG_DEVICE_CS2,
    210      1.13  kiyohara 	  MV78XX0_ATTR_DEVICE_CS2,	MVSOC_UNITID_DEVBUS },
    211      1.13  kiyohara 	{ MV78XX0_TAG_DEVICE_CS3,
    212      1.13  kiyohara 	  MV78XX0_ATTR_DEVICE_CS3,	MVSOC_UNITID_DEVBUS },
    213      1.13  kiyohara 	{ MV78XX0_TAG_DEVICE_BOOTCS,
    214      1.13  kiyohara 	  MV78XX0_ATTR_BOOT_CS,		MVSOC_UNITID_DEVBUS },
    215      1.13  kiyohara 	{ MV78XX0_TAG_SPI,
    216      1.13  kiyohara 	  MV78XX0_ATTR_SPI,		MVSOC_UNITID_DEVBUS },
    217      1.13  kiyohara 	{ MV78XX0_TAG_PEX0_MEM,
    218      1.13  kiyohara 	  MV78XX0_ATTR_PEX_0_MEM,	MVSOC_UNITID_PEX },
    219      1.13  kiyohara 	{ MV78XX0_TAG_PEX01_MEM,
    220      1.13  kiyohara 	  MV78XX0_ATTR_PEX_1_MEM,	MVSOC_UNITID_PEX },
    221      1.13  kiyohara 	{ MV78XX0_TAG_PEX02_MEM,
    222      1.13  kiyohara 	  MV78XX0_ATTR_PEX_2_MEM,	MVSOC_UNITID_PEX },
    223      1.13  kiyohara 	{ MV78XX0_TAG_PEX03_MEM,
    224      1.13  kiyohara 	  MV78XX0_ATTR_PEX_3_MEM,	MVSOC_UNITID_PEX },
    225      1.13  kiyohara 	{ MV78XX0_TAG_PEX0_IO,
    226      1.13  kiyohara 	  MV78XX0_ATTR_PEX_0_IO,	MVSOC_UNITID_PEX },
    227      1.13  kiyohara 	{ MV78XX0_TAG_PEX01_IO,
    228      1.13  kiyohara 	  MV78XX0_ATTR_PEX_1_IO,	MVSOC_UNITID_PEX },
    229      1.13  kiyohara 	{ MV78XX0_TAG_PEX02_IO,
    230      1.13  kiyohara 	  MV78XX0_ATTR_PEX_2_IO,	MVSOC_UNITID_PEX },
    231      1.13  kiyohara 	{ MV78XX0_TAG_PEX03_IO,
    232      1.13  kiyohara 	  MV78XX0_ATTR_PEX_3_IO,	MVSOC_UNITID_PEX },
    233      1.13  kiyohara 	{ MV78XX0_TAG_PEX1_MEM,
    234      1.13  kiyohara 	  MV78XX0_ATTR_PEX_0_MEM,	MV78XX0_UNITID_PEX1 },
    235      1.13  kiyohara 	{ MV78XX0_TAG_PEX11_MEM,
    236      1.13  kiyohara 	  MV78XX0_ATTR_PEX_1_MEM,	MV78XX0_UNITID_PEX1 },
    237      1.13  kiyohara 	{ MV78XX0_TAG_PEX12_MEM,
    238      1.13  kiyohara 	  MV78XX0_ATTR_PEX_2_MEM,	MV78XX0_UNITID_PEX1 },
    239      1.13  kiyohara 	{ MV78XX0_TAG_PEX13_MEM,
    240      1.13  kiyohara 	  MV78XX0_ATTR_PEX_3_MEM,	MV78XX0_UNITID_PEX1 },
    241      1.13  kiyohara 	{ MV78XX0_TAG_PEX1_IO,
    242      1.13  kiyohara 	  MV78XX0_ATTR_PEX_0_IO,	MV78XX0_UNITID_PEX1 },
    243      1.13  kiyohara 	{ MV78XX0_TAG_PEX11_IO,
    244      1.13  kiyohara 	  MV78XX0_ATTR_PEX_1_IO,	MV78XX0_UNITID_PEX1 },
    245      1.13  kiyohara 	{ MV78XX0_TAG_PEX12_IO,
    246      1.13  kiyohara 	  MV78XX0_ATTR_PEX_2_IO,	MV78XX0_UNITID_PEX1 },
    247      1.13  kiyohara 	{ MV78XX0_TAG_PEX13_IO,
    248      1.13  kiyohara 	  MV78XX0_ATTR_PEX_3_IO,	MV78XX0_UNITID_PEX1 },
    249      1.13  kiyohara 	{ MV78XX0_TAG_CRYPT,
    250      1.13  kiyohara 	  MV78XX0_ATTR_CRYPT,		MV78XX0_UNITID_CRYPT },
    251      1.13  kiyohara #endif
    252      1.13  kiyohara 
    253      1.11   rkujawa #if defined(ARMADAXP)
    254      1.11   rkujawa 	{ ARMADAXP_TAG_PEX00_MEM,
    255      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx0_MEM,	ARMADAXP_UNITID_PEX0 },
    256      1.11   rkujawa 	{ ARMADAXP_TAG_PEX00_IO,
    257      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx0_IO,	ARMADAXP_UNITID_PEX0 },
    258      1.11   rkujawa 	{ ARMADAXP_TAG_PEX01_MEM,
    259      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx1_MEM,	ARMADAXP_UNITID_PEX0 },
    260      1.11   rkujawa 	{ ARMADAXP_TAG_PEX01_IO,
    261      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx1_IO,	ARMADAXP_UNITID_PEX0 },
    262      1.11   rkujawa 	{ ARMADAXP_TAG_PEX02_MEM,
    263      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx2_MEM,	ARMADAXP_UNITID_PEX0 },
    264      1.11   rkujawa 	{ ARMADAXP_TAG_PEX02_IO,
    265      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx2_IO,	ARMADAXP_UNITID_PEX0 },
    266      1.11   rkujawa 	{ ARMADAXP_TAG_PEX03_MEM,
    267      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx3_MEM,	ARMADAXP_UNITID_PEX0 },
    268      1.11   rkujawa 	{ ARMADAXP_TAG_PEX03_IO,
    269      1.11   rkujawa 	  ARMADAXP_ATTR_PEXx3_IO,	ARMADAXP_UNITID_PEX0 },
    270      1.11   rkujawa 	{ ARMADAXP_TAG_PEX2_MEM,
    271      1.11   rkujawa 	  ARMADAXP_ATTR_PEX2_MEM,	ARMADAXP_UNITID_PEX2 },
    272      1.11   rkujawa 	{ ARMADAXP_TAG_PEX2_IO,
    273      1.11   rkujawa 	  ARMADAXP_ATTR_PEX2_IO,	ARMADAXP_UNITID_PEX2 },
    274      1.11   rkujawa 	{ ARMADAXP_TAG_PEX3_MEM,
    275      1.11   rkujawa 	  ARMADAXP_ATTR_PEX3_MEM,	ARMADAXP_UNITID_PEX3 },
    276      1.11   rkujawa 	{ ARMADAXP_TAG_PEX3_IO,
    277      1.11   rkujawa 	  ARMADAXP_ATTR_PEX3_IO,	ARMADAXP_UNITID_PEX3 },
    278  1.18.6.1     skrll 	{ ARMADAXP_TAG_CRYPT0,
    279  1.18.6.1     skrll 	  ARMADAXP_ATTR_CRYPT0_NOSWAP,	ARMADAXP_UNITID_CRYPT },
    280  1.18.6.1     skrll 	{ ARMADAXP_TAG_CRYPT1,
    281  1.18.6.1     skrll 	  ARMADAXP_ATTR_CRYPT1_NOSWAP,	ARMADAXP_UNITID_CRYPT },
    282      1.11   rkujawa #endif
    283       1.1  kiyohara };
    284       1.1  kiyohara 
    285       1.1  kiyohara #if defined(ORION)
    286       1.1  kiyohara #define ORION_1(m)	MARVELL_ORION_1_ ## m
    287       1.1  kiyohara #define ORION_2(m)	MARVELL_ORION_2_ ## m
    288       1.1  kiyohara #endif
    289       1.1  kiyohara #if defined(KIRKWOOD)
    290       1.1  kiyohara #undef KIRKWOOD
    291       1.1  kiyohara #define KIRKWOOD(m)	MARVELL_KIRKWOOD_ ## m
    292       1.1  kiyohara #endif
    293       1.1  kiyohara #if defined(MV78XX0)
    294       1.1  kiyohara #undef MV78XX0
    295       1.1  kiyohara #define MV78XX0(m)	MARVELL_MV78XX0_ ## m
    296       1.1  kiyohara #endif
    297      1.18  kiyohara #if defined(ARMADAXP)
    298      1.18  kiyohara #undef ARMADAXP
    299      1.18  kiyohara #define ARMADAXP(m)	MARVELL_ARMADAXP_ ## m
    300      1.18  kiyohara #define ARMADA370(m)	MARVELL_ARMADA370_ ## m
    301      1.18  kiyohara #endif
    302       1.1  kiyohara static struct {
    303       1.1  kiyohara 	uint16_t model;
    304       1.1  kiyohara 	uint8_t rev;
    305       1.1  kiyohara 	const char *modelstr;
    306       1.1  kiyohara 	const char *revstr;
    307       1.1  kiyohara 	const char *typestr;
    308       1.1  kiyohara } nametbl[] = {
    309       1.1  kiyohara #if defined(ORION)
    310       1.1  kiyohara 	{ ORION_1(88F1181),	0, "MV88F1181", NULL,	"Orion1" },
    311       1.1  kiyohara 	{ ORION_1(88F5082),	2, "MV88F5082", "A2",	"Orion1" },
    312       1.1  kiyohara 	{ ORION_1(88F5180N),	3, "MV88F5180N","B1",	"Orion1" },
    313       1.1  kiyohara 	{ ORION_1(88F5181),	0, "MV88F5181",	"A0",	"Orion1" },
    314       1.1  kiyohara 	{ ORION_1(88F5181),	1, "MV88F5181",	"A1",	"Orion1" },
    315       1.1  kiyohara 	{ ORION_1(88F5181),	2, "MV88F5181",	"B0",	"Orion1" },
    316       1.1  kiyohara 	{ ORION_1(88F5181),	3, "MV88F5181",	"B1",	"Orion1" },
    317       1.1  kiyohara 	{ ORION_1(88F5181),	8, "MV88F5181L","A0",	"Orion1" },
    318       1.1  kiyohara 	{ ORION_1(88F5181),	9, "MV88F5181L","A1",	"Orion1" },
    319       1.1  kiyohara 	{ ORION_1(88F5182),	0, "MV88F5182",	"A0",	"Orion1" },
    320       1.1  kiyohara 	{ ORION_1(88F5182),	1, "MV88F5182",	"A1",	"Orion1" },
    321       1.1  kiyohara 	{ ORION_1(88F5182),	2, "MV88F5182",	"A2",	"Orion1" },
    322       1.1  kiyohara 	{ ORION_1(88F6082),	0, "MV88F6082",	"A0",	"Orion1" },
    323       1.1  kiyohara 	{ ORION_1(88F6082),	1, "MV88F6082",	"A1",	"Orion1" },
    324       1.1  kiyohara 	{ ORION_1(88F6183),	0, "MV88F6183",	"A0",	"Orion1" },
    325       1.1  kiyohara 	{ ORION_1(88F6183),	1, "MV88F6183",	"Z0",	"Orion1" },
    326       1.1  kiyohara 	{ ORION_1(88W8660),	0, "MV88W8660",	"A0",	"Orion1" },
    327       1.1  kiyohara 	{ ORION_1(88W8660),	1, "MV88W8660",	"A1",	"Orion1" },
    328       1.1  kiyohara 
    329       1.1  kiyohara 	{ ORION_2(88F1281),	0, "MV88F1281",	"A0",	"Orion2" },
    330       1.1  kiyohara 	{ ORION_2(88F5281),	0, "MV88F5281",	"A0",	"Orion2" },
    331       1.1  kiyohara 	{ ORION_2(88F5281),	1, "MV88F5281",	"B0",	"Orion2" },
    332       1.1  kiyohara 	{ ORION_2(88F5281),	2, "MV88F5281",	"C0",	"Orion2" },
    333       1.1  kiyohara 	{ ORION_2(88F5281),	3, "MV88F5281",	"C1",	"Orion2" },
    334       1.1  kiyohara 	{ ORION_2(88F5281),	4, "MV88F5281",	"D0",	"Orion2" },
    335       1.1  kiyohara #endif
    336       1.1  kiyohara 
    337       1.1  kiyohara #if defined(KIRKWOOD)
    338       1.1  kiyohara 	{ KIRKWOOD(88F6180),	2, "88F6180",	"A0",	"Kirkwood" },
    339       1.6  kiyohara 	{ KIRKWOOD(88F6180),	3, "88F6180",	"A1",	"Kirkwood" },
    340       1.1  kiyohara 	{ KIRKWOOD(88F6192),	0, "88F619x",	"Z0",	"Kirkwood" },
    341       1.1  kiyohara 	{ KIRKWOOD(88F6192),	2, "88F619x",	"A0",	"Kirkwood" },
    342       1.4   reinoud 	{ KIRKWOOD(88F6192),	3, "88F619x",	"A1",	"Kirkwood" },
    343       1.1  kiyohara 	{ KIRKWOOD(88F6281),	0, "88F6281",	"Z0",	"Kirkwood" },
    344       1.1  kiyohara 	{ KIRKWOOD(88F6281),	2, "88F6281",	"A0",	"Kirkwood" },
    345       1.1  kiyohara 	{ KIRKWOOD(88F6281),	3, "88F6281",	"A1",	"Kirkwood" },
    346       1.6  kiyohara 	{ KIRKWOOD(88F6282),	0, "88F6282",	"A0",	"Kirkwood" },
    347       1.6  kiyohara 	{ KIRKWOOD(88F6282),	1, "88F6282",	"A1",	"Kirkwood" },
    348       1.1  kiyohara #endif
    349       1.1  kiyohara 
    350       1.1  kiyohara #if defined(MV78XX0)
    351       1.1  kiyohara 	{ MV78XX0(MV78100),	1, "MV78100",	"A0",  "Discovery Innovation" },
    352       1.1  kiyohara 	{ MV78XX0(MV78100),	2, "MV78100",	"A1",  "Discovery Innovation" },
    353       1.1  kiyohara 	{ MV78XX0(MV78200),	1, "MV78200",	"A0",  "Discovery Innovation" },
    354       1.1  kiyohara #endif
    355      1.11   rkujawa 
    356      1.11   rkujawa #if defined(ARMADAXP)
    357      1.11   rkujawa 	{ ARMADAXP(MV78130),	1, "MV78130",	"A0",  "Armada XP" },
    358      1.11   rkujawa 	{ ARMADAXP(MV78160),	1, "MV78160",	"A0",  "Armada XP" },
    359      1.11   rkujawa 	{ ARMADAXP(MV78230),	1, "MV78260",	"A0",  "Armada XP" },
    360      1.11   rkujawa 	{ ARMADAXP(MV78260),	1, "MV78260",	"A0",  "Armada XP" },
    361  1.18.6.1     skrll 	{ ARMADAXP(MV78260),	2, "MV78260",	"B0",  "Armada XP" },
    362      1.11   rkujawa 	{ ARMADAXP(MV78460),	1, "MV78460",	"A0",  "Armada XP" },
    363      1.11   rkujawa 	{ ARMADAXP(MV78460),	2, "MV78460",	"B0",  "Armada XP" },
    364      1.18  kiyohara 
    365      1.18  kiyohara 	{ ARMADA370(MV6707),	0, "MV6707",	"A0",  "Armada 370" },
    366      1.18  kiyohara 	{ ARMADA370(MV6707),	1, "MV6707",	"A1",  "Armada 370" },
    367      1.18  kiyohara 	{ ARMADA370(MV6710),	0, "MV6710",	"A0",  "Armada 370" },
    368      1.18  kiyohara 	{ ARMADA370(MV6710),	1, "MV6710",	"A1",  "Armada 370" },
    369      1.18  kiyohara 	{ ARMADA370(MV6W11),	0, "MV6W11",	"A0",  "Armada 370" },
    370      1.18  kiyohara 	{ ARMADA370(MV6W11),	1, "MV6W11",	"A1",  "Armada 370" },
    371      1.18  kiyohara #endif
    372      1.18  kiyohara };
    373      1.18  kiyohara 
    374      1.18  kiyohara enum marvell_tags ddr_tags[] = {
    375      1.18  kiyohara 	MARVELL_TAG_SDRAM_CS0,
    376      1.18  kiyohara 	MARVELL_TAG_SDRAM_CS1,
    377      1.18  kiyohara 	MARVELL_TAG_SDRAM_CS2,
    378      1.18  kiyohara 	MARVELL_TAG_SDRAM_CS3,
    379      1.18  kiyohara 
    380      1.18  kiyohara 	MARVELL_TAG_UNDEFINED
    381      1.18  kiyohara };
    382      1.18  kiyohara enum marvell_tags ddr3_tags[] = {
    383      1.18  kiyohara 	MARVELL_TAG_DDR3_CS0,
    384      1.18  kiyohara 	MARVELL_TAG_DDR3_CS1,
    385      1.18  kiyohara 	MARVELL_TAG_DDR3_CS2,
    386      1.18  kiyohara 	MARVELL_TAG_DDR3_CS3,
    387      1.18  kiyohara 
    388      1.18  kiyohara 	MARVELL_TAG_UNDEFINED
    389      1.18  kiyohara };
    390      1.18  kiyohara static struct {
    391      1.18  kiyohara 	uint16_t model;
    392      1.18  kiyohara 	uint8_t rev;
    393      1.18  kiyohara 	enum marvell_tags *tags;
    394      1.18  kiyohara } tagstbl[] = {
    395      1.18  kiyohara #if defined(ORION)
    396      1.18  kiyohara 	{ ORION_1(88F1181),	0, ddr_tags },
    397      1.18  kiyohara 	{ ORION_1(88F5082),	2, ddr_tags },
    398      1.18  kiyohara 	{ ORION_1(88F5180N),	3, ddr_tags },
    399      1.18  kiyohara 	{ ORION_1(88F5181),	0, ddr_tags },
    400      1.18  kiyohara 	{ ORION_1(88F5181),	1, ddr_tags },
    401      1.18  kiyohara 	{ ORION_1(88F5181),	2, ddr_tags },
    402      1.18  kiyohara 	{ ORION_1(88F5181),	3, ddr_tags },
    403      1.18  kiyohara 	{ ORION_1(88F5181),	8, ddr_tags },
    404      1.18  kiyohara 	{ ORION_1(88F5181),	9, ddr_tags },
    405      1.18  kiyohara 	{ ORION_1(88F5182),	0, ddr_tags },
    406      1.18  kiyohara 	{ ORION_1(88F5182),	1, ddr_tags },
    407      1.18  kiyohara 	{ ORION_1(88F5182),	2, ddr_tags },
    408      1.18  kiyohara 	{ ORION_1(88F6082),	0, ddr_tags },
    409      1.18  kiyohara 	{ ORION_1(88F6082),	1, ddr_tags },
    410      1.18  kiyohara 	{ ORION_1(88F6183),	0, ddr_tags },
    411      1.18  kiyohara 	{ ORION_1(88F6183),	1, ddr_tags },
    412      1.18  kiyohara 	{ ORION_1(88W8660),	0, ddr_tags },
    413      1.18  kiyohara 	{ ORION_1(88W8660),	1, ddr_tags },
    414      1.18  kiyohara 
    415      1.18  kiyohara 	{ ORION_2(88F1281),	0, ddr_tags },
    416      1.18  kiyohara 	{ ORION_2(88F5281),	0, ddr_tags },
    417      1.18  kiyohara 	{ ORION_2(88F5281),	1, ddr_tags },
    418      1.18  kiyohara 	{ ORION_2(88F5281),	2, ddr_tags },
    419      1.18  kiyohara 	{ ORION_2(88F5281),	3, ddr_tags },
    420      1.18  kiyohara 	{ ORION_2(88F5281),	4, ddr_tags },
    421      1.18  kiyohara #endif
    422      1.18  kiyohara 
    423      1.18  kiyohara #if defined(KIRKWOOD)
    424      1.18  kiyohara 	{ KIRKWOOD(88F6180),	2, ddr_tags },
    425      1.18  kiyohara 	{ KIRKWOOD(88F6180),	3, ddr_tags },
    426      1.18  kiyohara 	{ KIRKWOOD(88F6192),	0, ddr_tags },
    427      1.18  kiyohara 	{ KIRKWOOD(88F6192),	2, ddr_tags },
    428      1.18  kiyohara 	{ KIRKWOOD(88F6192),	3, ddr_tags },
    429      1.18  kiyohara 	{ KIRKWOOD(88F6281),	0, ddr_tags },
    430      1.18  kiyohara 	{ KIRKWOOD(88F6281),	2, ddr_tags },
    431      1.18  kiyohara 	{ KIRKWOOD(88F6281),	3, ddr_tags },
    432      1.18  kiyohara 	{ KIRKWOOD(88F6282),	0, ddr_tags },
    433      1.18  kiyohara 	{ KIRKWOOD(88F6282),	1, ddr_tags },
    434      1.18  kiyohara #endif
    435      1.18  kiyohara 
    436      1.18  kiyohara #if defined(MV78XX0)
    437      1.18  kiyohara 	{ MV78XX0(MV78100),	1, ddr_tags },
    438      1.18  kiyohara 	{ MV78XX0(MV78100),	2, ddr_tags },
    439      1.18  kiyohara 	{ MV78XX0(MV78200),	1, ddr_tags },
    440      1.18  kiyohara #endif
    441      1.18  kiyohara 
    442      1.18  kiyohara #if defined(ARMADAXP)
    443      1.18  kiyohara 	{ ARMADAXP(MV78130),	1, ddr3_tags },
    444      1.18  kiyohara 	{ ARMADAXP(MV78160),	1, ddr3_tags },
    445      1.18  kiyohara 	{ ARMADAXP(MV78230),	1, ddr3_tags },
    446      1.18  kiyohara 	{ ARMADAXP(MV78260),	1, ddr3_tags },
    447  1.18.6.1     skrll 	{ ARMADAXP(MV78260),	2, ddr3_tags },
    448      1.18  kiyohara 	{ ARMADAXP(MV78460),	1, ddr3_tags },
    449      1.18  kiyohara 	{ ARMADAXP(MV78460),	2, ddr3_tags },
    450      1.18  kiyohara 
    451      1.18  kiyohara 	{ ARMADA370(MV6707),	0, ddr3_tags },
    452      1.18  kiyohara 	{ ARMADA370(MV6707),	1, ddr3_tags },
    453      1.18  kiyohara 	{ ARMADA370(MV6710),	0, ddr3_tags },
    454      1.18  kiyohara 	{ ARMADA370(MV6710),	1, ddr3_tags },
    455      1.18  kiyohara 	{ ARMADA370(MV6W11),	0, ddr3_tags },
    456      1.18  kiyohara 	{ ARMADA370(MV6W11),	1, ddr3_tags },
    457      1.11   rkujawa #endif
    458       1.1  kiyohara };
    459       1.1  kiyohara 
    460      1.18  kiyohara 
    461       1.1  kiyohara #define OFFSET_DEFAULT	MVA_OFFSET_DEFAULT
    462       1.1  kiyohara #define IRQ_DEFAULT	MVA_IRQ_DEFAULT
    463       1.1  kiyohara static const struct mvsoc_periph {
    464       1.1  kiyohara 	int model;
    465       1.1  kiyohara 	const char *name;
    466       1.1  kiyohara 	int unit;
    467       1.1  kiyohara 	bus_size_t offset;
    468       1.1  kiyohara 	int irq;
    469       1.1  kiyohara } mvsoc_periphs[] = {
    470       1.1  kiyohara #if defined(ORION)
    471      1.13  kiyohara #define ORION_IRQ_TMR		(32 + MVSOC_MLMB_MLMBI_CPUTIMER0INTREQ)
    472      1.13  kiyohara 
    473      1.13  kiyohara     { ORION_1(88F1181),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    474       1.1  kiyohara     { ORION_1(88F1181),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    475       1.1  kiyohara     { ORION_1(88F1181),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    476       1.1  kiyohara     { ORION_1(88F1181),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    477       1.1  kiyohara     { ORION_1(88F1181),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    478       1.1  kiyohara     { ORION_1(88F1181),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    479       1.1  kiyohara     { ORION_1(88F1181),	"mvpex",   1, ORION_PEX1_BASE,	ORION_IRQ_PEX1INT },
    480       1.1  kiyohara 
    481      1.13  kiyohara     { ORION_1(88F5082),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    482       1.1  kiyohara     { ORION_1(88F5082),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    483       1.1  kiyohara     { ORION_1(88F5082),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    484       1.1  kiyohara     { ORION_1(88F5082),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    485       1.1  kiyohara     { ORION_1(88F5082),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    486       1.1  kiyohara     { ORION_1(88F5082),	"ehci",    1, ORION_USB1_BASE,	ORION_IRQ_USBCNT1 },
    487       1.7  kiyohara     { ORION_1(88F5082),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    488       1.1  kiyohara     { ORION_1(88F5082),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    489       1.1  kiyohara     { ORION_1(88F5082),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    490       1.1  kiyohara     { ORION_1(88F5082),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    491       1.1  kiyohara     { ORION_1(88F5082),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    492       1.1  kiyohara     { ORION_1(88F5082),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    493       1.1  kiyohara 
    494      1.13  kiyohara     { ORION_1(88F5180N),"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    495       1.1  kiyohara     { ORION_1(88F5180N),"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    496       1.1  kiyohara     { ORION_1(88F5180N),"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    497       1.1  kiyohara     { ORION_1(88F5180N),"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    498       1.1  kiyohara     { ORION_1(88F5180N),"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    499       1.7  kiyohara     { ORION_1(88F5180N),"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    500       1.1  kiyohara     { ORION_1(88F5180N),"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    501       1.1  kiyohara     { ORION_1(88F5180N),"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    502       1.1  kiyohara     { ORION_1(88F5180N),"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    503       1.1  kiyohara     { ORION_1(88F5180N),"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    504       1.1  kiyohara 
    505      1.13  kiyohara     { ORION_1(88F5181),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    506       1.1  kiyohara     { ORION_1(88F5181),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    507       1.1  kiyohara     { ORION_1(88F5181),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    508       1.1  kiyohara     { ORION_1(88F5181),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    509       1.1  kiyohara     { ORION_1(88F5181),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    510       1.7  kiyohara     { ORION_1(88F5181),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    511       1.1  kiyohara     { ORION_1(88F5181),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    512       1.1  kiyohara     { ORION_1(88F5181),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    513       1.1  kiyohara     { ORION_1(88F5181),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    514       1.1  kiyohara     { ORION_1(88F5181),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    515       1.1  kiyohara     { ORION_1(88F5181),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    516       1.1  kiyohara 
    517      1.13  kiyohara     { ORION_1(88F5182),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    518       1.1  kiyohara     { ORION_1(88F5182),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    519       1.1  kiyohara     { ORION_1(88F5182),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    520       1.1  kiyohara     { ORION_1(88F5182),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    521       1.1  kiyohara     { ORION_1(88F5182),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    522       1.1  kiyohara     { ORION_1(88F5182),	"ehci",    1, ORION_USB1_BASE,	ORION_IRQ_USBCNT1 },
    523       1.7  kiyohara     { ORION_1(88F5182),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    524       1.1  kiyohara     { ORION_1(88F5182),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    525       1.1  kiyohara     { ORION_1(88F5182),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    526       1.1  kiyohara     { ORION_1(88F5182),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    527       1.1  kiyohara     { ORION_1(88F5182),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    528       1.1  kiyohara     { ORION_1(88F5182),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    529       1.1  kiyohara 
    530      1.13  kiyohara     { ORION_1(88F6082),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    531       1.1  kiyohara     { ORION_1(88F6082),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    532       1.1  kiyohara     { ORION_1(88F6082),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    533       1.1  kiyohara     { ORION_1(88F6082),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    534       1.1  kiyohara     { ORION_1(88F6082),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    535       1.1  kiyohara     { ORION_1(88F6082),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    536       1.1  kiyohara     { ORION_1(88F6082),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    537       1.1  kiyohara     { ORION_1(88F6082),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    538       1.1  kiyohara     { ORION_1(88F6082),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    539       1.1  kiyohara     { ORION_1(88F6082),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    540       1.1  kiyohara 
    541      1.13  kiyohara     { ORION_1(88F6183),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    542       1.1  kiyohara     { ORION_1(88F6183),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    543       1.1  kiyohara     { ORION_1(88F6183),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    544       1.1  kiyohara     { ORION_1(88F6183),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    545       1.1  kiyohara 
    546      1.13  kiyohara     { ORION_1(88W8660),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    547       1.1  kiyohara     { ORION_1(88W8660),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    548       1.1  kiyohara     { ORION_1(88W8660),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    549       1.1  kiyohara     { ORION_1(88W8660),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    550       1.1  kiyohara     { ORION_1(88W8660),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    551       1.7  kiyohara     { ORION_1(88W8660),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    552       1.1  kiyohara     { ORION_1(88W8660),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    553       1.1  kiyohara     { ORION_1(88W8660),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    554       1.1  kiyohara     { ORION_1(88W8660),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    555       1.1  kiyohara     { ORION_1(88W8660),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    556       1.1  kiyohara 
    557      1.13  kiyohara     { ORION_2(88F1281),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    558       1.1  kiyohara     { ORION_2(88F1281),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    559       1.1  kiyohara     { ORION_2(88F1281),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    560       1.1  kiyohara     { ORION_2(88F1281),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    561       1.1  kiyohara     { ORION_2(88F1281),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    562       1.1  kiyohara     { ORION_2(88F1281),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    563       1.1  kiyohara     { ORION_2(88F1281),	"mvpex",   1, ORION_PEX1_BASE,	ORION_IRQ_PEX1INT },
    564       1.1  kiyohara 
    565      1.13  kiyohara     { ORION_2(88F5281),	"mvsoctmr",0, MVSOC_TMR_BASE,	ORION_IRQ_TMR },
    566       1.1  kiyohara     { ORION_2(88F5281),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    567       1.1  kiyohara     { ORION_2(88F5281),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    568       1.1  kiyohara     { ORION_2(88F5281),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    569       1.1  kiyohara     { ORION_2(88F5281),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    570       1.7  kiyohara     { ORION_2(88F5281),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    571       1.1  kiyohara     { ORION_2(88F5281),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    572       1.1  kiyohara     { ORION_2(88F5281),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    573       1.1  kiyohara     { ORION_2(88F5281),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    574       1.1  kiyohara     { ORION_2(88F5281),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    575       1.1  kiyohara #endif
    576       1.1  kiyohara 
    577       1.1  kiyohara #if defined(KIRKWOOD)
    578      1.13  kiyohara #define KIRKWOOD_IRQ_TMR	(64 + MVSOC_MLMB_MLMBI_CPUTIMER0INTREQ)
    579      1.13  kiyohara 
    580      1.13  kiyohara     { KIRKWOOD(88F6180),"mvsoctmr",0, MVSOC_TMR_BASE,	KIRKWOOD_IRQ_TMR },
    581       1.1  kiyohara     { KIRKWOOD(88F6180),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    582       1.2      matt     { KIRKWOOD(88F6180),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    583       1.1  kiyohara     { KIRKWOOD(88F6180),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    584       1.1  kiyohara     { KIRKWOOD(88F6180),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    585       1.1  kiyohara     { KIRKWOOD(88F6180),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    586       1.7  kiyohara     { KIRKWOOD(88F6180),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    587       1.1  kiyohara     { KIRKWOOD(88F6180),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    588       1.1  kiyohara     { KIRKWOOD(88F6180),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    589       1.1  kiyohara     { KIRKWOOD(88F6180),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    590       1.1  kiyohara     { KIRKWOOD(88F6180),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    591       1.1  kiyohara     { KIRKWOOD(88F6180),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    592       1.1  kiyohara 
    593      1.13  kiyohara     { KIRKWOOD(88F6192),"mvsoctmr",0, MVSOC_TMR_BASE,	KIRKWOOD_IRQ_TMR },
    594       1.1  kiyohara     { KIRKWOOD(88F6192),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    595       1.2      matt     { KIRKWOOD(88F6192),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    596       1.1  kiyohara     { KIRKWOOD(88F6192),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    597       1.1  kiyohara     { KIRKWOOD(88F6192),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    598       1.1  kiyohara     { KIRKWOOD(88F6192),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    599       1.7  kiyohara     { KIRKWOOD(88F6192),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    600       1.1  kiyohara     { KIRKWOOD(88F6192),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    601       1.1  kiyohara     { KIRKWOOD(88F6192),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    602       1.1  kiyohara     { KIRKWOOD(88F6192),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    603       1.1  kiyohara     { KIRKWOOD(88F6192),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
    604       1.1  kiyohara     { KIRKWOOD(88F6192),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    605       1.1  kiyohara     { KIRKWOOD(88F6192),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
    606       1.1  kiyohara     { KIRKWOOD(88F6192),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    607       1.1  kiyohara 
    608      1.13  kiyohara     { KIRKWOOD(88F6281),"mvsoctmr",0, MVSOC_TMR_BASE,	KIRKWOOD_IRQ_TMR },
    609       1.1  kiyohara     { KIRKWOOD(88F6281),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    610       1.2      matt     { KIRKWOOD(88F6281),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    611       1.1  kiyohara     { KIRKWOOD(88F6281),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    612       1.1  kiyohara     { KIRKWOOD(88F6281),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    613      1.16  kiyohara     { KIRKWOOD(88F6281),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    614       1.7  kiyohara     { KIRKWOOD(88F6281),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    615       1.1  kiyohara     { KIRKWOOD(88F6281),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    616      1.16  kiyohara     { KIRKWOOD(88F6281),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT },
    617      1.16  kiyohara     { KIRKWOOD(88F6281),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    618      1.16  kiyohara     { KIRKWOOD(88F6281),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
    619      1.16  kiyohara     { KIRKWOOD(88F6281),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    620      1.16  kiyohara     { KIRKWOOD(88F6281),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
    621      1.16  kiyohara     { KIRKWOOD(88F6281),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    622       1.6  kiyohara 
    623      1.13  kiyohara     { KIRKWOOD(88F6282),"mvsoctmr",0, MVSOC_TMR_BASE,	KIRKWOOD_IRQ_TMR },
    624       1.6  kiyohara     { KIRKWOOD(88F6282),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    625       1.6  kiyohara     { KIRKWOOD(88F6282),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    626       1.8  kiyohara     { KIRKWOOD(88F6282),"mvsocts", 0, KIRKWOOD_TS_BASE,	IRQ_DEFAULT },
    627       1.6  kiyohara     { KIRKWOOD(88F6282),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    628       1.6  kiyohara     { KIRKWOOD(88F6282),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    629       1.6  kiyohara     { KIRKWOOD(88F6282),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    630       1.7  kiyohara     { KIRKWOOD(88F6282),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    631       1.6  kiyohara     { KIRKWOOD(88F6282),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    632       1.6  kiyohara     { KIRKWOOD(88F6282),"gttwsi",  1, KIRKWOOD_TWSI1_BASE,KIRKWOOD_IRQ_TWSI1 },
    633       1.6  kiyohara     { KIRKWOOD(88F6282),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    634       1.6  kiyohara     { KIRKWOOD(88F6282),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    635       1.6  kiyohara     { KIRKWOOD(88F6282),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
    636       1.6  kiyohara     { KIRKWOOD(88F6282),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    637       1.6  kiyohara     { KIRKWOOD(88F6282),"mvpex",   1, KIRKWOOD_PEX1_BASE,KIRKWOOD_IRQ_PEX1INT },
    638       1.6  kiyohara     { KIRKWOOD(88F6282),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
    639       1.6  kiyohara     { KIRKWOOD(88F6282),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    640       1.1  kiyohara #endif
    641       1.1  kiyohara 
    642       1.1  kiyohara #if defined(MV78XX0)
    643      1.13  kiyohara     { MV78XX0(MV78100),	"mvsoctmr",0, MVSOC_TMR_BASE,	MV78XX0_IRQ_TIMER0 },
    644      1.13  kiyohara     { MV78XX0(MV78100),	"mvsocgpp",0, MVSOC_GPP_BASE,	MV78XX0_IRQ_GPIO0_7 },
    645      1.13  kiyohara     { MV78XX0(MV78100),	"com",	   0, MVSOC_COM0_BASE,	MV78XX0_IRQ_UART0 },
    646      1.13  kiyohara     { MV78XX0(MV78100),	"com",	   1, MVSOC_COM1_BASE,	MV78XX0_IRQ_UART1 },
    647      1.13  kiyohara     { MV78XX0(MV78100),	"com",	   2, MV78XX0_COM2_BASE,MV78XX0_IRQ_UART2 },
    648      1.13  kiyohara     { MV78XX0(MV78100),	"com",	   3, MV78XX0_COM3_BASE,MV78XX0_IRQ_UART3 },
    649      1.13  kiyohara     { MV78XX0(MV78100),	"gttwsi",  0, MVSOC_TWSI_BASE,	MV78XX0_IRQ_TWSI0 },
    650      1.13  kiyohara     { MV78XX0(MV78100),	"gttwsi",  1, MV78XX0_TWSI1_BASE,MV78XX0_IRQ_TWSI1 },
    651      1.13  kiyohara     { MV78XX0(MV78100), "mvgbec",  0, MV78XX0_GBE0_BASE,IRQ_DEFAULT },
    652      1.13  kiyohara     { MV78XX0(MV78100), "mvgbec",  1, MV78XX0_GBE1_BASE,IRQ_DEFAULT },
    653      1.13  kiyohara     { MV78XX0(MV78100), "mvsata",  0, MV78XX0_SATAHC_BASE,MV78XX0_IRQ_SATA },
    654      1.13  kiyohara 
    655      1.13  kiyohara     { MV78XX0(MV78200),	"mvsoctmr",0, MVSOC_TMR_BASE,	MV78XX0_IRQ_TIMER0 },
    656      1.13  kiyohara     { MV78XX0(MV78200),	"mvsocgpp",0, MVSOC_GPP_BASE,	MV78XX0_IRQ_GPIO0_7 },
    657      1.13  kiyohara     { MV78XX0(MV78200),	"com",     0, MVSOC_COM0_BASE,	MV78XX0_IRQ_UART0 },
    658      1.13  kiyohara     { MV78XX0(MV78200),	"com",     1, MVSOC_COM1_BASE,	MV78XX0_IRQ_UART1 },
    659      1.13  kiyohara     { MV78XX0(MV78200),	"com",	   2, MV78XX0_COM2_BASE,MV78XX0_IRQ_UART2 },
    660      1.13  kiyohara     { MV78XX0(MV78200),	"com",	   3, MV78XX0_COM3_BASE,MV78XX0_IRQ_UART3 },
    661      1.13  kiyohara     { MV78XX0(MV78200),	"gttwsi",  0, MVSOC_TWSI_BASE,	MV78XX0_IRQ_TWSI0 },
    662      1.13  kiyohara     { MV78XX0(MV78200),	"gttwsi",  1, MV78XX0_TWSI1_BASE,MV78XX0_IRQ_TWSI1 },
    663      1.13  kiyohara     { MV78XX0(MV78200), "mvgbec",  0, MV78XX0_GBE0_BASE,IRQ_DEFAULT },
    664      1.13  kiyohara     { MV78XX0(MV78200), "mvgbec",  1, MV78XX0_GBE1_BASE,IRQ_DEFAULT },
    665      1.13  kiyohara     { MV78XX0(MV78200), "mvgbec",  2, MV78XX0_GBE2_BASE,IRQ_DEFAULT },
    666      1.13  kiyohara     { MV78XX0(MV78200), "mvgbec",  3, MV78XX0_GBE3_BASE,IRQ_DEFAULT },
    667      1.13  kiyohara     { MV78XX0(MV78200), "mvsata",  0, MV78XX0_SATAHC_BASE,MV78XX0_IRQ_SATA },
    668       1.1  kiyohara #endif
    669      1.11   rkujawa 
    670      1.11   rkujawa #if defined(ARMADAXP)
    671      1.11   rkujawa     { ARMADAXP(MV78130), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    672      1.13  kiyohara     { ARMADAXP(MV78130), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    673      1.13  kiyohara     { ARMADAXP(MV78130), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    674      1.13  kiyohara     { ARMADAXP(MV78130), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    675      1.13  kiyohara     { ARMADAXP(MV78130), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    676      1.16  kiyohara     { ARMADAXP(MV78130), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    677      1.13  kiyohara     { ARMADAXP(MV78130), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    678      1.13  kiyohara     { ARMADAXP(MV78130), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    679      1.13  kiyohara     { ARMADAXP(MV78130), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    680      1.13  kiyohara     { ARMADAXP(MV78130), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    681      1.13  kiyohara     { ARMADAXP(MV78130), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    682      1.13  kiyohara     { ARMADAXP(MV78130), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    683      1.13  kiyohara     { ARMADAXP(MV78130), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    684      1.13  kiyohara     { ARMADAXP(MV78130), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    685      1.13  kiyohara     { ARMADAXP(MV78130), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    686      1.13  kiyohara     { ARMADAXP(MV78130), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    687      1.13  kiyohara     { ARMADAXP(MV78130), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    688      1.13  kiyohara     { ARMADAXP(MV78130), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    689      1.13  kiyohara     { ARMADAXP(MV78130), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    690      1.13  kiyohara     { ARMADAXP(MV78130), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    691  1.18.6.1     skrll     { ARMADAXP(MV78130), "mvxpe", 0, ARMADAXP_GBE0_BASE,ARMADAXP_IRQ_GBE0_TH_RXTX },
    692  1.18.6.1     skrll #if NMVXPE > 0
    693  1.18.6.1     skrll     { ARMADAXP(MV78130), "mvxpbm", 0, MVA_OFFSET_DEFAULT,IRQ_DEFAULT },
    694  1.18.6.1     skrll     { ARMADAXP(MV78130), "mvxpe", 1, ARMADAXP_GBE1_BASE,ARMADAXP_IRQ_GBE1_TH_RXTX },
    695  1.18.6.1     skrll     { ARMADAXP(MV78130), "mvxpe", 2, ARMADAXP_GBE2_BASE,ARMADAXP_IRQ_GBE2_TH_RXTX },
    696  1.18.6.1     skrll #else
    697      1.13  kiyohara     { ARMADAXP(MV78130), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    698      1.13  kiyohara     { ARMADAXP(MV78130), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    699  1.18.6.1     skrll #endif
    700  1.18.6.1     skrll #if NMVXPSEC > 0
    701  1.18.6.1     skrll     { ARMADAXP(MV78130), "mvxpsec", 0, ARMADAXP_XPSEC0_BASE,ARMADAXP_IRQ_CESA0 },
    702  1.18.6.1     skrll     { ARMADAXP(MV78130), "mvxpsec", 1, ARMADAXP_XPSEC1_BASE,ARMADAXP_IRQ_CESA1 },
    703  1.18.6.1     skrll #else
    704      1.13  kiyohara     { ARMADAXP(MV78130), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    705      1.13  kiyohara     { ARMADAXP(MV78130), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    706  1.18.6.1     skrll #endif
    707      1.11   rkujawa 
    708      1.11   rkujawa     { ARMADAXP(MV78160), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    709      1.13  kiyohara     { ARMADAXP(MV78160), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    710      1.13  kiyohara     { ARMADAXP(MV78160), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    711      1.13  kiyohara     { ARMADAXP(MV78160), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    712      1.13  kiyohara     { ARMADAXP(MV78160), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    713      1.16  kiyohara     { ARMADAXP(MV78160), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    714      1.13  kiyohara     { ARMADAXP(MV78160), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    715      1.13  kiyohara     { ARMADAXP(MV78160), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    716      1.13  kiyohara     { ARMADAXP(MV78160), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    717      1.13  kiyohara     { ARMADAXP(MV78160), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    718      1.13  kiyohara     { ARMADAXP(MV78160), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    719      1.13  kiyohara     { ARMADAXP(MV78160), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    720      1.13  kiyohara     { ARMADAXP(MV78160), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    721      1.13  kiyohara     { ARMADAXP(MV78160), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    722      1.13  kiyohara     { ARMADAXP(MV78160), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    723      1.13  kiyohara     { ARMADAXP(MV78160), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    724      1.13  kiyohara     { ARMADAXP(MV78160), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    725      1.13  kiyohara     { ARMADAXP(MV78160), "mvpex",  4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
    726      1.13  kiyohara     { ARMADAXP(MV78160), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    727      1.13  kiyohara     { ARMADAXP(MV78160), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    728      1.13  kiyohara     { ARMADAXP(MV78160), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    729  1.18.6.1     skrll #if NMVXPE > 0
    730  1.18.6.1     skrll     { ARMADAXP(MV78160), "mvxpbm", 0, MVA_OFFSET_DEFAULT,IRQ_DEFAULT },
    731  1.18.6.1     skrll     { ARMADAXP(MV78160), "mvxpe", 0, ARMADAXP_GBE0_BASE,ARMADAXP_IRQ_GBE0_TH_RXTX },
    732  1.18.6.1     skrll     { ARMADAXP(MV78160), "mvxpe", 1, ARMADAXP_GBE1_BASE,ARMADAXP_IRQ_GBE1_TH_RXTX },
    733  1.18.6.1     skrll     { ARMADAXP(MV78160), "mvxpe", 2, ARMADAXP_GBE2_BASE,ARMADAXP_IRQ_GBE2_TH_RXTX },
    734  1.18.6.1     skrll     { ARMADAXP(MV78160), "mvxpe", 3, ARMADAXP_GBE3_BASE,ARMADAXP_IRQ_GBE3_TH_RXTX },
    735  1.18.6.1     skrll #else
    736      1.13  kiyohara     { ARMADAXP(MV78160), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    737      1.13  kiyohara     { ARMADAXP(MV78160), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    738      1.13  kiyohara     { ARMADAXP(MV78160), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    739      1.13  kiyohara     { ARMADAXP(MV78160), "mvgbec", 3, ARMADAXP_GBE3_BASE,IRQ_DEFAULT },
    740  1.18.6.1     skrll #endif
    741  1.18.6.1     skrll #if NMVXPSEC > 0
    742  1.18.6.1     skrll     { ARMADAXP(MV78160), "mvxpsec", 0, ARMADAXP_XPSEC0_BASE,ARMADAXP_IRQ_CESA0 },
    743  1.18.6.1     skrll     { ARMADAXP(MV78160), "mvxpsec", 1, ARMADAXP_XPSEC1_BASE,ARMADAXP_IRQ_CESA1 },
    744  1.18.6.1     skrll #else
    745      1.13  kiyohara     { ARMADAXP(MV78160), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    746      1.13  kiyohara     { ARMADAXP(MV78160), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    747  1.18.6.1     skrll #endif
    748      1.11   rkujawa 
    749      1.11   rkujawa     { ARMADAXP(MV78230), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    750      1.13  kiyohara     { ARMADAXP(MV78230), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    751      1.13  kiyohara     { ARMADAXP(MV78230), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    752      1.13  kiyohara     { ARMADAXP(MV78230), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    753      1.13  kiyohara     { ARMADAXP(MV78230), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    754      1.16  kiyohara     { ARMADAXP(MV78230), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    755      1.13  kiyohara     { ARMADAXP(MV78230), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    756      1.13  kiyohara     { ARMADAXP(MV78230), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    757      1.13  kiyohara     { ARMADAXP(MV78230), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    758      1.13  kiyohara     { ARMADAXP(MV78230), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    759      1.13  kiyohara     { ARMADAXP(MV78230), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    760      1.13  kiyohara     { ARMADAXP(MV78230), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    761      1.13  kiyohara     { ARMADAXP(MV78230), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    762      1.13  kiyohara     { ARMADAXP(MV78230), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    763      1.13  kiyohara     { ARMADAXP(MV78230), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    764      1.13  kiyohara     { ARMADAXP(MV78230), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    765      1.13  kiyohara     { ARMADAXP(MV78230), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    766      1.13  kiyohara     { ARMADAXP(MV78230), "mvpex",  4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
    767      1.13  kiyohara     { ARMADAXP(MV78230), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    768      1.13  kiyohara     { ARMADAXP(MV78230), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    769      1.13  kiyohara     { ARMADAXP(MV78230), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    770  1.18.6.1     skrll #if NMVXPE > 0
    771  1.18.6.1     skrll     { ARMADAXP(MV78230), "mvxpbm", 0, MVA_OFFSET_DEFAULT,IRQ_DEFAULT },
    772  1.18.6.1     skrll     { ARMADAXP(MV78230), "mvxpe", 0, ARMADAXP_GBE0_BASE,ARMADAXP_IRQ_GBE0_TH_RXTX },
    773  1.18.6.1     skrll     { ARMADAXP(MV78230), "mvxpe", 1, ARMADAXP_GBE1_BASE,ARMADAXP_IRQ_GBE1_TH_RXTX },
    774  1.18.6.1     skrll     { ARMADAXP(MV78230), "mvxpe", 2, ARMADAXP_GBE2_BASE,ARMADAXP_IRQ_GBE2_TH_RXTX },
    775  1.18.6.1     skrll #else
    776      1.13  kiyohara     { ARMADAXP(MV78230), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    777      1.13  kiyohara     { ARMADAXP(MV78230), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    778      1.13  kiyohara     { ARMADAXP(MV78230), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    779  1.18.6.1     skrll #endif
    780  1.18.6.1     skrll #if NMVXPSEC > 0
    781  1.18.6.1     skrll     { ARMADAXP(MV78230), "mvxpsec", 0, ARMADAXP_XPSEC0_BASE,ARMADAXP_IRQ_CESA0 },
    782  1.18.6.1     skrll     { ARMADAXP(MV78230), "mvxpsec", 1, ARMADAXP_XPSEC1_BASE,ARMADAXP_IRQ_CESA1 },
    783  1.18.6.1     skrll #else
    784      1.13  kiyohara     { ARMADAXP(MV78230), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    785      1.13  kiyohara     { ARMADAXP(MV78230), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    786  1.18.6.1     skrll #endif
    787      1.11   rkujawa 
    788      1.11   rkujawa     { ARMADAXP(MV78260), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    789      1.13  kiyohara     { ARMADAXP(MV78260), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    790      1.13  kiyohara     { ARMADAXP(MV78260), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    791      1.13  kiyohara     { ARMADAXP(MV78260), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    792      1.13  kiyohara     { ARMADAXP(MV78260), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    793      1.16  kiyohara     { ARMADAXP(MV78260), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    794      1.13  kiyohara     { ARMADAXP(MV78260), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    795      1.13  kiyohara     { ARMADAXP(MV78260), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    796      1.13  kiyohara     { ARMADAXP(MV78260), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    797      1.13  kiyohara     { ARMADAXP(MV78260), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    798      1.13  kiyohara     { ARMADAXP(MV78260), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    799      1.13  kiyohara     { ARMADAXP(MV78260), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    800      1.13  kiyohara     { ARMADAXP(MV78260), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    801      1.13  kiyohara     { ARMADAXP(MV78260), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    802      1.13  kiyohara     { ARMADAXP(MV78260), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    803      1.13  kiyohara     { ARMADAXP(MV78260), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    804      1.13  kiyohara     { ARMADAXP(MV78260), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    805      1.13  kiyohara     { ARMADAXP(MV78260), "mvpex",  4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
    806      1.13  kiyohara     { ARMADAXP(MV78260), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    807      1.13  kiyohara     { ARMADAXP(MV78260), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    808      1.13  kiyohara     { ARMADAXP(MV78260), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    809  1.18.6.1     skrll #if NMVXPE > 0
    810  1.18.6.1     skrll     { ARMADAXP(MV78260), "mvxpbm", 0, MVA_OFFSET_DEFAULT,IRQ_DEFAULT },
    811  1.18.6.1     skrll     { ARMADAXP(MV78260), "mvxpe", 0, ARMADAXP_GBE0_BASE,ARMADAXP_IRQ_GBE0_TH_RXTX },
    812  1.18.6.1     skrll     { ARMADAXP(MV78260), "mvxpe", 1, ARMADAXP_GBE1_BASE,ARMADAXP_IRQ_GBE1_TH_RXTX },
    813  1.18.6.1     skrll     { ARMADAXP(MV78260), "mvxpe", 2, ARMADAXP_GBE2_BASE,ARMADAXP_IRQ_GBE2_TH_RXTX },
    814  1.18.6.1     skrll     { ARMADAXP(MV78260), "mvxpe", 3, ARMADAXP_GBE3_BASE,ARMADAXP_IRQ_GBE3_TH_RXTX },
    815  1.18.6.1     skrll #else
    816      1.13  kiyohara     { ARMADAXP(MV78260), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    817      1.13  kiyohara     { ARMADAXP(MV78260), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    818      1.13  kiyohara     { ARMADAXP(MV78260), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    819      1.13  kiyohara     { ARMADAXP(MV78260), "mvgbec", 3, ARMADAXP_GBE3_BASE,IRQ_DEFAULT },
    820  1.18.6.1     skrll #endif
    821  1.18.6.1     skrll #if NMVXPSEC > 0
    822  1.18.6.1     skrll     { ARMADAXP(MV78260), "mvxpsec", 0, ARMADAXP_XPSEC0_BASE,ARMADAXP_IRQ_CESA0 },
    823  1.18.6.1     skrll     { ARMADAXP(MV78260), "mvxpsec", 1, ARMADAXP_XPSEC1_BASE,ARMADAXP_IRQ_CESA1 },
    824  1.18.6.1     skrll #else
    825      1.13  kiyohara     { ARMADAXP(MV78260), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    826      1.13  kiyohara     { ARMADAXP(MV78260), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    827  1.18.6.1     skrll #endif
    828      1.11   rkujawa 
    829      1.11   rkujawa     { ARMADAXP(MV78460), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    830      1.13  kiyohara     { ARMADAXP(MV78460), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    831      1.13  kiyohara     { ARMADAXP(MV78460), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    832      1.13  kiyohara     { ARMADAXP(MV78460), "com",    2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
    833      1.13  kiyohara     { ARMADAXP(MV78460), "com",    3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
    834      1.16  kiyohara     { ARMADAXP(MV78460), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    835      1.13  kiyohara     { ARMADAXP(MV78460), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    836      1.13  kiyohara     { ARMADAXP(MV78460), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    837      1.13  kiyohara     { ARMADAXP(MV78460), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    838      1.13  kiyohara     { ARMADAXP(MV78460), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
    839      1.13  kiyohara     { ARMADAXP(MV78460), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    840      1.13  kiyohara     { ARMADAXP(MV78460), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    841      1.13  kiyohara     { ARMADAXP(MV78460), "ehci",   2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
    842      1.13  kiyohara     { ARMADAXP(MV78460), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    843      1.13  kiyohara     { ARMADAXP(MV78460), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    844      1.13  kiyohara     { ARMADAXP(MV78460), "mvpex",  2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
    845      1.13  kiyohara     { ARMADAXP(MV78460), "mvpex",  3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
    846      1.13  kiyohara     { ARMADAXP(MV78460), "mvpex",  4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
    847      1.13  kiyohara     { ARMADAXP(MV78460), "mvpex",  5, ARMADAXP_PEX3_BASE,ARMADAXP_IRQ_PEX3 },
    848      1.13  kiyohara     { ARMADAXP(MV78460), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    849      1.13  kiyohara     { ARMADAXP(MV78460), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    850      1.13  kiyohara     { ARMADAXP(MV78460), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    851  1.18.6.1     skrll #if NMVXPE > 0
    852  1.18.6.1     skrll     { ARMADAXP(MV78460), "mvxpbm", 0, MVA_OFFSET_DEFAULT,IRQ_DEFAULT },
    853  1.18.6.1     skrll     { ARMADAXP(MV78460), "mvxpe", 0, ARMADAXP_GBE0_BASE,ARMADAXP_IRQ_GBE0_TH_RXTX },
    854  1.18.6.1     skrll     { ARMADAXP(MV78460), "mvxpe", 1, ARMADAXP_GBE1_BASE,ARMADAXP_IRQ_GBE1_TH_RXTX },
    855  1.18.6.1     skrll     { ARMADAXP(MV78460), "mvxpe", 2, ARMADAXP_GBE2_BASE,ARMADAXP_IRQ_GBE2_TH_RXTX },
    856  1.18.6.1     skrll     { ARMADAXP(MV78460), "mvxpe", 3, ARMADAXP_GBE3_BASE,ARMADAXP_IRQ_GBE3_TH_RXTX },
    857  1.18.6.1     skrll #else
    858      1.13  kiyohara     { ARMADAXP(MV78460), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    859      1.13  kiyohara     { ARMADAXP(MV78460), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    860      1.13  kiyohara     { ARMADAXP(MV78460), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
    861      1.13  kiyohara     { ARMADAXP(MV78460), "mvgbec", 3, ARMADAXP_GBE3_BASE,IRQ_DEFAULT },
    862  1.18.6.1     skrll #endif
    863  1.18.6.1     skrll #if NMVXPSEC > 0
    864  1.18.6.1     skrll     { ARMADAXP(MV78460), "mvxpsec", 0, ARMADAXP_XPSEC0_BASE,ARMADAXP_IRQ_CESA0 },
    865  1.18.6.1     skrll     { ARMADAXP(MV78460), "mvxpsec", 1, ARMADAXP_XPSEC1_BASE,ARMADAXP_IRQ_CESA1 },
    866  1.18.6.1     skrll #else
    867      1.13  kiyohara     { ARMADAXP(MV78460), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    868      1.13  kiyohara     { ARMADAXP(MV78460), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
    869  1.18.6.1     skrll #endif
    870      1.18  kiyohara 
    871      1.18  kiyohara     { ARMADA370(MV6710), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    872      1.18  kiyohara     { ARMADA370(MV6710), "com",    0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0 },
    873      1.18  kiyohara     { ARMADA370(MV6710), "com",    1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1 },
    874      1.18  kiyohara     { ARMADA370(MV6710), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
    875      1.18  kiyohara     { ARMADA370(MV6710), "gttwsi", 0, MVSOC_TWSI_BASE,	ARMADAXP_IRQ_TWSI0 },
    876      1.18  kiyohara     { ARMADA370(MV6710), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
    877      1.18  kiyohara     { ARMADA370(MV6710), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
    878      1.18  kiyohara     { ARMADA370(MV6710), "ehci",   0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
    879      1.18  kiyohara     { ARMADA370(MV6710), "ehci",   1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
    880      1.18  kiyohara     { ARMADA370(MV6710), "mvpex",  0, MVSOC_PEX_BASE,	ARMADAXP_IRQ_PEX00 },
    881      1.18  kiyohara     { ARMADA370(MV6710), "mvpex",  1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
    882      1.18  kiyohara     { ARMADA370(MV6710), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
    883      1.18  kiyohara     { ARMADA370(MV6710), "mvspi",  0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    884      1.18  kiyohara     { ARMADA370(MV6710), "mvspi",  1, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
    885      1.18  kiyohara     { ARMADA370(MV6710), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
    886  1.18.6.1     skrll #if NMVXPE > 0
    887  1.18.6.1     skrll     { ARMADA370(MV6710), "mvxpbm", 0, MVA_OFFSET_DEFAULT,IRQ_DEFAULT },
    888  1.18.6.1     skrll     { ARMADA370(MV6710), "mvxpe", 0, ARMADAXP_GBE0_BASE,ARMADAXP_IRQ_GBE0_TH_RXTX },
    889  1.18.6.1     skrll     { ARMADA370(MV6710), "mvxpe", 1, ARMADAXP_GBE1_BASE,ARMADAXP_IRQ_GBE1_TH_RXTX },
    890  1.18.6.1     skrll #else
    891      1.18  kiyohara     { ARMADA370(MV6710), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
    892      1.18  kiyohara     { ARMADA370(MV6710), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
    893  1.18.6.1     skrll #endif
    894  1.18.6.1     skrll #if NMVXPSEC > 0
    895  1.18.6.1     skrll     { ARMADA370(MV6710), "mvxpsec", 0, ARMADAXP_XPSEC0_BASE,ARMADAXP_IRQ_CESA0 },
    896  1.18.6.1     skrll #else
    897      1.18  kiyohara     { ARMADA370(MV6710), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
    898      1.11   rkujawa #endif
    899  1.18.6.1     skrll #endif
    900       1.1  kiyohara };
    901       1.1  kiyohara 
    902       1.1  kiyohara 
    903       1.1  kiyohara CFATTACH_DECL_NEW(mvsoc, sizeof(struct mvsoc_softc),
    904       1.1  kiyohara     mvsoc_match, mvsoc_attach, NULL, NULL);
    905       1.1  kiyohara 
    906       1.1  kiyohara /* ARGSUSED */
    907       1.1  kiyohara static int
    908       1.1  kiyohara mvsoc_match(device_t parent, struct cfdata *match, void *aux)
    909       1.1  kiyohara {
    910       1.1  kiyohara 
    911       1.1  kiyohara 	return 1;
    912       1.1  kiyohara }
    913       1.1  kiyohara 
    914       1.1  kiyohara /* ARGSUSED */
    915       1.1  kiyohara static void
    916       1.1  kiyohara mvsoc_attach(device_t parent, device_t self, void *aux)
    917       1.1  kiyohara {
    918       1.1  kiyohara 	struct mvsoc_softc *sc = device_private(self);
    919       1.1  kiyohara 	struct marvell_attach_args mva;
    920      1.18  kiyohara 	enum marvell_tags *tags;
    921       1.1  kiyohara 	uint16_t model;
    922       1.1  kiyohara 	uint8_t rev;
    923       1.1  kiyohara 	int i;
    924       1.1  kiyohara 
    925       1.1  kiyohara 	sc->sc_dev = self;
    926       1.1  kiyohara 	sc->sc_iot = &mvsoc_bs_tag;
    927      1.13  kiyohara 	sc->sc_addr = vtophys(regbase);
    928       1.1  kiyohara 	sc->sc_dmat = &mvsoc_bus_dma_tag;
    929       1.1  kiyohara 	if (bus_space_map(sc->sc_iot, sc->sc_addr, 0x100000, 0, &sc->sc_ioh) !=
    930       1.1  kiyohara 	    0) {
    931       1.1  kiyohara 		aprint_error_dev(self, "can't map registers\n");
    932       1.1  kiyohara 		return;
    933       1.1  kiyohara 	}
    934       1.1  kiyohara 
    935       1.1  kiyohara 	model = mvsoc_model();
    936       1.1  kiyohara 	rev = mvsoc_rev();
    937       1.1  kiyohara 	for (i = 0; i < __arraycount(nametbl); i++)
    938       1.1  kiyohara 		if (nametbl[i].model == model && nametbl[i].rev == rev)
    939       1.1  kiyohara 			break;
    940       1.1  kiyohara 	if (i >= __arraycount(nametbl))
    941       1.1  kiyohara 		panic("unknown SoC: model 0x%04x, rev 0x%02x", model, rev);
    942       1.1  kiyohara 
    943       1.1  kiyohara 	aprint_normal(": Marvell %s %s%s  %s\n",
    944       1.1  kiyohara 	    nametbl[i].modelstr,
    945       1.1  kiyohara 	    nametbl[i].revstr != NULL ? "Rev. " : "",
    946       1.1  kiyohara 	    nametbl[i].revstr != NULL ? nametbl[i].revstr : "",
    947       1.1  kiyohara 	    nametbl[i].typestr);
    948       1.1  kiyohara         aprint_normal("%s: CPU Clock %d.%03d MHz"
    949       1.1  kiyohara 	    "  SysClock %d.%03d MHz  TClock %d.%03d MHz\n",
    950       1.1  kiyohara 	    device_xname(self),
    951       1.1  kiyohara 	    mvPclk / 1000000, (mvPclk / 1000) % 1000,
    952       1.1  kiyohara 	    mvSysclk / 1000000, (mvSysclk / 1000) % 1000,
    953       1.1  kiyohara 	    mvTclk / 1000000, (mvTclk / 1000) % 1000);
    954       1.1  kiyohara 	aprint_naive("\n");
    955       1.1  kiyohara 
    956       1.1  kiyohara 	mvsoc_intr_init();
    957       1.1  kiyohara 
    958      1.18  kiyohara 	for (i = 0; i < __arraycount(tagstbl); i++)
    959      1.18  kiyohara 		if (tagstbl[i].model == model && tagstbl[i].rev == rev)
    960      1.18  kiyohara 			break;
    961      1.18  kiyohara 	if (i >= __arraycount(tagstbl))
    962      1.18  kiyohara 		panic("unknown SoC: model 0x%04x, rev 0x%02x", model, rev);
    963      1.18  kiyohara 	tags = tagstbl[i].tags;
    964      1.18  kiyohara 
    965  1.18.6.1     skrll 	if (boothowto & (AB_VERBOSE | AB_DEBUG))
    966  1.18.6.1     skrll 		mvsoc_target_dump(sc);
    967  1.18.6.1     skrll 
    968       1.1  kiyohara 	for (i = 0; i < __arraycount(mvsoc_periphs); i++) {
    969       1.1  kiyohara 		if (mvsoc_periphs[i].model != model)
    970       1.1  kiyohara 			continue;
    971       1.1  kiyohara 
    972       1.1  kiyohara 		mva.mva_name = mvsoc_periphs[i].name;
    973       1.1  kiyohara 		mva.mva_model = model;
    974       1.1  kiyohara 		mva.mva_revision = rev;
    975       1.1  kiyohara 		mva.mva_iot = sc->sc_iot;
    976       1.1  kiyohara 		mva.mva_ioh = sc->sc_ioh;
    977       1.1  kiyohara 		mva.mva_unit = mvsoc_periphs[i].unit;
    978       1.1  kiyohara 		mva.mva_addr = sc->sc_addr;
    979       1.1  kiyohara 		mva.mva_offset = mvsoc_periphs[i].offset;
    980       1.1  kiyohara 		mva.mva_size = 0;
    981       1.1  kiyohara 		mva.mva_dmat = sc->sc_dmat;
    982       1.1  kiyohara 		mva.mva_irq = mvsoc_periphs[i].irq;
    983      1.18  kiyohara 		mva.mva_tags = tags;
    984       1.1  kiyohara 
    985      1.16  kiyohara 		/* Skip clock disabled devices */
    986      1.16  kiyohara 		if (mvsoc_clkgating != NULL && mvsoc_clkgating(&mva)) {
    987      1.16  kiyohara 			aprint_normal_dev(self, "%s%d clock disabled\n",
    988      1.16  kiyohara 			    mvsoc_periphs[i].name, mvsoc_periphs[i].unit);
    989      1.16  kiyohara 			continue;
    990      1.16  kiyohara 		}
    991      1.16  kiyohara 
    992       1.1  kiyohara 		config_found_sm_loc(sc->sc_dev, "mvsoc", NULL, &mva,
    993       1.1  kiyohara 		    mvsoc_print, mvsoc_search);
    994       1.1  kiyohara 	}
    995       1.1  kiyohara }
    996       1.1  kiyohara 
    997       1.1  kiyohara static int
    998       1.1  kiyohara mvsoc_print(void *aux, const char *pnp)
    999       1.1  kiyohara {
   1000       1.1  kiyohara 	struct marvell_attach_args *mva = aux;
   1001       1.1  kiyohara 
   1002       1.1  kiyohara 	if (pnp)
   1003       1.1  kiyohara 		aprint_normal("%s at %s unit %d",
   1004       1.1  kiyohara 		    mva->mva_name, pnp, mva->mva_unit);
   1005       1.1  kiyohara 	else {
   1006       1.1  kiyohara 		if (mva->mva_unit != MVA_UNIT_DEFAULT)
   1007       1.1  kiyohara 			aprint_normal(" unit %d", mva->mva_unit);
   1008       1.1  kiyohara 		if (mva->mva_offset != MVA_OFFSET_DEFAULT) {
   1009       1.1  kiyohara 			aprint_normal(" offset 0x%04lx", mva->mva_offset);
   1010       1.1  kiyohara 			if (mva->mva_size > 0)
   1011       1.1  kiyohara 				aprint_normal("-0x%04lx",
   1012       1.1  kiyohara 				    mva->mva_offset + mva->mva_size - 1);
   1013       1.1  kiyohara 		}
   1014       1.1  kiyohara 		if (mva->mva_irq != MVA_IRQ_DEFAULT)
   1015       1.1  kiyohara 			aprint_normal(" irq %d", mva->mva_irq);
   1016       1.1  kiyohara 	}
   1017       1.1  kiyohara 
   1018       1.1  kiyohara 	return UNCONF;
   1019       1.1  kiyohara }
   1020       1.1  kiyohara 
   1021       1.1  kiyohara /* ARGSUSED */
   1022       1.1  kiyohara static int
   1023       1.1  kiyohara mvsoc_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
   1024       1.1  kiyohara {
   1025       1.1  kiyohara 
   1026       1.1  kiyohara 	return config_match(parent, cf, aux);
   1027       1.1  kiyohara }
   1028       1.1  kiyohara 
   1029       1.1  kiyohara /* ARGSUSED */
   1030       1.1  kiyohara int
   1031       1.1  kiyohara marvell_winparams_by_tag(device_t dev, int tag, int *target, int *attribute,
   1032       1.1  kiyohara 			 uint64_t *base, uint32_t *size)
   1033       1.1  kiyohara {
   1034       1.1  kiyohara 	uint32_t base32;
   1035       1.1  kiyohara 	int rv;
   1036       1.1  kiyohara 
   1037       1.1  kiyohara 	rv = mvsoc_target(tag, target, attribute, &base32, size);
   1038       1.1  kiyohara 	*base = base32;
   1039       1.1  kiyohara 	if (rv == -1)
   1040       1.1  kiyohara 		return -1;
   1041       1.1  kiyohara 	return 0;
   1042       1.1  kiyohara }
   1043       1.1  kiyohara 
   1044       1.1  kiyohara 
   1045       1.1  kiyohara /*
   1046       1.1  kiyohara  * These functions is called before bus_space is initialized.
   1047       1.1  kiyohara  */
   1048       1.1  kiyohara 
   1049       1.1  kiyohara void
   1050       1.1  kiyohara mvsoc_bootstrap(bus_addr_t iobase)
   1051       1.1  kiyohara {
   1052       1.1  kiyohara 
   1053       1.1  kiyohara 	regbase = iobase;
   1054       1.1  kiyohara 	dsc_base = iobase + MVSOC_DSC_BASE;
   1055       1.1  kiyohara 	mlmb_base = iobase + MVSOC_MLMB_BASE;
   1056       1.1  kiyohara 	pex_base = iobase + MVSOC_PEX_BASE;
   1057       1.9      matt #ifdef MVSOC_CONSOLE_EARLY
   1058       1.9      matt 	com_base = iobase + MVSOC_COM0_BASE;
   1059       1.9      matt 	cn_tab = &mvsoc_earlycons;
   1060       1.9      matt 	printf("Hello\n");
   1061       1.9      matt #endif
   1062       1.1  kiyohara }
   1063       1.1  kiyohara 
   1064       1.1  kiyohara /*
   1065       1.1  kiyohara  * We can read register of PCI configurations from (MVSOC_PEX_BASE + 0).
   1066       1.1  kiyohara  */
   1067       1.1  kiyohara uint16_t
   1068       1.5      matt mvsoc_model(void)
   1069       1.1  kiyohara {
   1070       1.1  kiyohara 	/*
   1071       1.1  kiyohara 	 * We read product-id from vendor/device register of PCI-Express.
   1072       1.1  kiyohara 	 */
   1073       1.1  kiyohara 	uint32_t reg;
   1074       1.1  kiyohara 	uint16_t model;
   1075       1.1  kiyohara 
   1076       1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
   1077       1.1  kiyohara 
   1078       1.1  kiyohara 	reg = *(volatile uint32_t *)(pex_base + PCI_ID_REG);
   1079       1.1  kiyohara 	model = PCI_PRODUCT(reg);
   1080       1.1  kiyohara 
   1081       1.1  kiyohara #if defined(ORION)
   1082       1.1  kiyohara 	if (model == PCI_PRODUCT_MARVELL_88F5182) {
   1083       1.1  kiyohara 		reg = *(volatile uint32_t *)(regbase + ORION_PMI_BASE +
   1084       1.1  kiyohara 		    ORION_PMI_SAMPLE_AT_RESET);
   1085       1.1  kiyohara 		if ((reg & ORION_PMISMPL_TCLK_MASK) == 0)
   1086       1.1  kiyohara 			model = PCI_PRODUCT_MARVELL_88F5082;
   1087       1.1  kiyohara 	}
   1088       1.1  kiyohara #endif
   1089      1.14  kiyohara #if defined(KIRKWOOD)
   1090      1.14  kiyohara 	if (model == PCI_PRODUCT_MARVELL_88F6281) {
   1091      1.14  kiyohara 		reg = *(volatile uint32_t *)(regbase + KIRKWOOD_MISC_BASE +
   1092      1.14  kiyohara 		    KIRKWOOD_MISC_DEVICEID);
   1093      1.14  kiyohara 		if (reg == 1)	/* 88F6192 is 1 */
   1094      1.14  kiyohara 			model = MARVELL_KIRKWOOD_88F6192;
   1095      1.14  kiyohara 	}
   1096      1.14  kiyohara #endif
   1097       1.1  kiyohara 
   1098       1.1  kiyohara 	return model;
   1099       1.1  kiyohara }
   1100       1.1  kiyohara 
   1101       1.1  kiyohara uint8_t
   1102       1.5      matt mvsoc_rev(void)
   1103       1.1  kiyohara {
   1104       1.1  kiyohara 	uint32_t reg;
   1105       1.1  kiyohara 	uint8_t rev;
   1106       1.1  kiyohara 
   1107       1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
   1108       1.1  kiyohara 
   1109       1.1  kiyohara 	reg = *(volatile uint32_t *)(pex_base + PCI_CLASS_REG);
   1110       1.1  kiyohara 	rev = PCI_REVISION(reg);
   1111       1.1  kiyohara 
   1112       1.1  kiyohara 	return rev;
   1113       1.1  kiyohara }
   1114       1.1  kiyohara 
   1115       1.1  kiyohara 
   1116       1.1  kiyohara int
   1117       1.1  kiyohara mvsoc_target(int tag, uint32_t *target, uint32_t *attr, uint32_t *base,
   1118       1.1  kiyohara 	     uint32_t *size)
   1119       1.1  kiyohara {
   1120       1.1  kiyohara 	int i;
   1121       1.1  kiyohara 
   1122       1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
   1123       1.1  kiyohara 
   1124       1.1  kiyohara 	if (tag == MVSOC_TAG_INTERNALREG) {
   1125       1.1  kiyohara 		if (target != NULL)
   1126       1.1  kiyohara 			*target = 0;
   1127       1.1  kiyohara 		if (attr != NULL)
   1128       1.1  kiyohara 			*attr = 0;
   1129       1.1  kiyohara 		if (base != NULL)
   1130       1.1  kiyohara 			*base = read_mlmbreg(MVSOC_MLMB_IRBAR) &
   1131       1.1  kiyohara 			    MVSOC_MLMB_IRBAR_BASE_MASK;
   1132       1.1  kiyohara 		if (size != NULL)
   1133       1.1  kiyohara 			*size = 0;
   1134       1.1  kiyohara 
   1135       1.1  kiyohara 		return 0;
   1136       1.1  kiyohara 	}
   1137       1.1  kiyohara 
   1138       1.1  kiyohara 	/* sanity check */
   1139       1.1  kiyohara 	for (i = 0; i < __arraycount(mvsoc_tags); i++)
   1140       1.1  kiyohara 		if (mvsoc_tags[i].tag == tag)
   1141       1.1  kiyohara 			break;
   1142       1.1  kiyohara 	if (i >= __arraycount(mvsoc_tags))
   1143       1.1  kiyohara 		return -1;
   1144       1.1  kiyohara 
   1145       1.1  kiyohara 	if (target != NULL)
   1146       1.1  kiyohara 		*target = mvsoc_tags[i].target;
   1147       1.1  kiyohara 	if (attr != NULL)
   1148       1.1  kiyohara 		*attr = mvsoc_tags[i].attr;
   1149       1.1  kiyohara 
   1150       1.1  kiyohara 	if (mvsoc_tags[i].target == MVSOC_UNITID_DDR) {
   1151      1.17  kiyohara 		if (tag == MARVELL_TAG_SDRAM_CS0 ||
   1152      1.17  kiyohara 		    tag == MARVELL_TAG_SDRAM_CS1 ||
   1153      1.17  kiyohara 		    tag == MARVELL_TAG_SDRAM_CS2 ||
   1154      1.17  kiyohara 		    tag == MARVELL_TAG_SDRAM_CS3)
   1155      1.17  kiyohara 			return mvsoc_target_ddr(mvsoc_tags[i].attr, base, size);
   1156      1.17  kiyohara 		else
   1157      1.17  kiyohara 			return mvsoc_target_ddr3(mvsoc_tags[i].attr, base,
   1158      1.17  kiyohara 			    size);
   1159      1.17  kiyohara 	} else
   1160      1.17  kiyohara 		return mvsoc_target_peripheral(mvsoc_tags[i].target,
   1161      1.17  kiyohara 		    mvsoc_tags[i].attr, base, size);
   1162      1.17  kiyohara }
   1163      1.17  kiyohara 
   1164      1.17  kiyohara static int
   1165      1.17  kiyohara mvsoc_target_ddr(uint32_t attr, uint32_t *base, uint32_t *size)
   1166      1.17  kiyohara {
   1167      1.17  kiyohara 	uint32_t baseaddrreg, sizereg;
   1168      1.17  kiyohara 	int cs;
   1169      1.17  kiyohara 
   1170      1.17  kiyohara 	/*
   1171      1.17  kiyohara 	 * Read DDR SDRAM Controller Address Decode Registers
   1172      1.17  kiyohara 	 */
   1173      1.17  kiyohara 
   1174      1.17  kiyohara 	switch (attr) {
   1175      1.17  kiyohara 	case MARVELL_ATTR_SDRAM_CS0:
   1176      1.17  kiyohara 		cs = 0;
   1177      1.17  kiyohara 		break;
   1178      1.17  kiyohara 	case MARVELL_ATTR_SDRAM_CS1:
   1179      1.17  kiyohara 		cs = 1;
   1180      1.17  kiyohara 		break;
   1181      1.17  kiyohara 	case MARVELL_ATTR_SDRAM_CS2:
   1182      1.17  kiyohara 		cs = 2;
   1183      1.17  kiyohara 		break;
   1184      1.17  kiyohara 	case MARVELL_ATTR_SDRAM_CS3:
   1185      1.17  kiyohara 		cs = 3;
   1186      1.17  kiyohara 		break;
   1187      1.17  kiyohara 	default:
   1188      1.17  kiyohara 		aprint_error("unknwon ATTR: 0x%x", attr);
   1189      1.17  kiyohara 		return -1;
   1190      1.17  kiyohara 	}
   1191      1.17  kiyohara 	sizereg = *(volatile uint32_t *)(dsc_base + MVSOC_DSC_CSSR(cs));
   1192      1.17  kiyohara 	if (sizereg & MVSOC_DSC_CSSR_WINEN) {
   1193      1.17  kiyohara 		baseaddrreg =
   1194      1.17  kiyohara 		    *(volatile uint32_t *)(dsc_base + MVSOC_DSC_CSBAR(cs));
   1195       1.1  kiyohara 
   1196      1.17  kiyohara 		if (base != NULL)
   1197      1.17  kiyohara 			*base = baseaddrreg & MVSOC_DSC_CSBAR_BASE_MASK;
   1198      1.17  kiyohara 		if (size != NULL)
   1199      1.17  kiyohara 			*size = (sizereg & MVSOC_DSC_CSSR_SIZE_MASK) +
   1200      1.17  kiyohara 			    (~MVSOC_DSC_CSSR_SIZE_MASK + 1);
   1201       1.1  kiyohara 	} else {
   1202      1.17  kiyohara 		if (base != NULL)
   1203      1.17  kiyohara 			*base = 0;
   1204      1.17  kiyohara 		if (size != NULL)
   1205      1.17  kiyohara 			*size = 0;
   1206      1.17  kiyohara 	}
   1207      1.17  kiyohara 	return 0;
   1208      1.17  kiyohara }
   1209      1.17  kiyohara 
   1210      1.17  kiyohara static int
   1211      1.17  kiyohara mvsoc_target_ddr3(uint32_t attr, uint32_t *base, uint32_t *size)
   1212      1.17  kiyohara {
   1213      1.17  kiyohara 	uint32_t baseaddrreg, sizereg;
   1214      1.17  kiyohara 	int cs, i;
   1215      1.17  kiyohara 
   1216      1.17  kiyohara 	/*
   1217      1.17  kiyohara 	 * Read DDR3 SDRAM Address Decoding Registers
   1218      1.17  kiyohara 	 */
   1219       1.1  kiyohara 
   1220      1.17  kiyohara 	switch (attr) {
   1221      1.17  kiyohara 	case MARVELL_ATTR_SDRAM_CS0:
   1222      1.17  kiyohara 		cs = 0;
   1223      1.17  kiyohara 		break;
   1224      1.17  kiyohara 	case MARVELL_ATTR_SDRAM_CS1:
   1225      1.17  kiyohara 		cs = 1;
   1226      1.17  kiyohara 		break;
   1227      1.17  kiyohara 	case MARVELL_ATTR_SDRAM_CS2:
   1228      1.17  kiyohara 		cs = 2;
   1229      1.17  kiyohara 		break;
   1230      1.17  kiyohara 	case MARVELL_ATTR_SDRAM_CS3:
   1231      1.17  kiyohara 		cs = 3;
   1232      1.17  kiyohara 		break;
   1233      1.17  kiyohara 	default:
   1234      1.17  kiyohara 		aprint_error("unknwon ATTR: 0x%x", attr);
   1235      1.17  kiyohara 		return -1;
   1236      1.17  kiyohara 	}
   1237      1.17  kiyohara 	for (i = 0; i < MVSOC_MLMB_NWIN; i++) {
   1238      1.17  kiyohara 		sizereg = read_mlmbreg(MVSOC_MLMB_WINCR(i));
   1239      1.17  kiyohara 		if ((sizereg & MVSOC_MLMB_WINCR_EN) &&
   1240      1.17  kiyohara 		    MVSOC_MLMB_WINCR_WINCS(sizereg) == cs)
   1241      1.17  kiyohara 			break;
   1242      1.17  kiyohara 	}
   1243      1.17  kiyohara 	if (i == MVSOC_MLMB_NWIN) {
   1244       1.1  kiyohara 		if (base != NULL)
   1245       1.1  kiyohara 			*base = 0;
   1246       1.1  kiyohara 		if (size != NULL)
   1247       1.1  kiyohara 			*size = 0;
   1248      1.17  kiyohara 		return 0;
   1249      1.17  kiyohara 	}
   1250       1.1  kiyohara 
   1251      1.17  kiyohara 	baseaddrreg = read_mlmbreg(MVSOC_MLMB_WINBAR(i));
   1252      1.17  kiyohara 	if (base != NULL)
   1253      1.17  kiyohara 		*base = baseaddrreg & MVSOC_MLMB_WINBAR_BASE_MASK;
   1254      1.17  kiyohara 	if (size != NULL)
   1255      1.17  kiyohara 		*size = (sizereg & MVSOC_MLMB_WINCR_SIZE_MASK) +
   1256      1.17  kiyohara 		    (~MVSOC_MLMB_WINCR_SIZE_MASK + 1);
   1257      1.17  kiyohara 	return 0;
   1258      1.17  kiyohara }
   1259      1.17  kiyohara 
   1260      1.17  kiyohara static int
   1261      1.17  kiyohara mvsoc_target_peripheral(uint32_t target, uint32_t attr, uint32_t *base,
   1262      1.17  kiyohara 			uint32_t *size)
   1263      1.17  kiyohara {
   1264      1.17  kiyohara 	uint32_t basereg, ctrlreg, ta, tamask;
   1265      1.17  kiyohara 	int i;
   1266      1.17  kiyohara 
   1267      1.17  kiyohara 	/*
   1268      1.17  kiyohara 	 * Read CPU Address Map Registers
   1269      1.17  kiyohara 	 */
   1270      1.17  kiyohara 
   1271      1.17  kiyohara 	ta = MVSOC_MLMB_WCR_TARGET(target) | MVSOC_MLMB_WCR_ATTR(attr);
   1272      1.17  kiyohara 	tamask = MVSOC_MLMB_WCR_TARGET(MVSOC_UNITID_MASK) |
   1273      1.17  kiyohara 	    MVSOC_MLMB_WCR_ATTR(MARVELL_ATTR_MASK);
   1274      1.17  kiyohara 
   1275      1.17  kiyohara 	if (base != NULL)
   1276      1.17  kiyohara 		*base = 0;
   1277      1.17  kiyohara 	if (size != NULL)
   1278      1.17  kiyohara 		*size = 0;
   1279      1.17  kiyohara 
   1280      1.17  kiyohara 	for (i = 0; i < nwindow; i++) {
   1281      1.17  kiyohara 		ctrlreg = read_mlmbreg(MVSOC_MLMB_WCR(i));
   1282      1.17  kiyohara 		if ((ctrlreg & tamask) != ta)
   1283      1.17  kiyohara 			continue;
   1284      1.17  kiyohara 		if (ctrlreg & MVSOC_MLMB_WCR_WINEN) {
   1285      1.17  kiyohara 			basereg = read_mlmbreg(MVSOC_MLMB_WBR(i));
   1286      1.17  kiyohara 
   1287      1.17  kiyohara 			if (base != NULL)
   1288      1.17  kiyohara 				*base = basereg & MVSOC_MLMB_WBR_BASE_MASK;
   1289      1.17  kiyohara 			if (size != NULL)
   1290      1.17  kiyohara 				*size = (ctrlreg &
   1291      1.17  kiyohara 				    MVSOC_MLMB_WCR_SIZE_MASK) +
   1292      1.17  kiyohara 				    (~MVSOC_MLMB_WCR_SIZE_MASK + 1);
   1293       1.1  kiyohara 		}
   1294      1.17  kiyohara 		break;
   1295       1.1  kiyohara 	}
   1296      1.17  kiyohara 	return i;
   1297       1.1  kiyohara }
   1298  1.18.6.1     skrll 
   1299  1.18.6.1     skrll int
   1300  1.18.6.1     skrll mvsoc_target_dump(struct mvsoc_softc *sc)
   1301  1.18.6.1     skrll {
   1302  1.18.6.1     skrll 	uint32_t reg, base, size, target, attr, enable;
   1303  1.18.6.1     skrll 	int i, n;
   1304  1.18.6.1     skrll 
   1305  1.18.6.1     skrll 	for (i = 0, n = 0; i < nwindow; i++) {
   1306  1.18.6.1     skrll 		reg = read_mlmbreg(MVSOC_MLMB_WCR(i));
   1307  1.18.6.1     skrll 		enable = reg & MVSOC_MLMB_WCR_WINEN;
   1308  1.18.6.1     skrll 		target = MVSOC_MLMB_WCR_GET_TARGET(reg);
   1309  1.18.6.1     skrll 		attr = MVSOC_MLMB_WCR_GET_ATTR(reg);
   1310  1.18.6.1     skrll 		size = MVSOC_MLMB_WCR_GET_SIZE(reg);
   1311  1.18.6.1     skrll 
   1312  1.18.6.1     skrll 		reg = read_mlmbreg(MVSOC_MLMB_WBR(i));
   1313  1.18.6.1     skrll 		base = MVSOC_MLMB_WBR_GET_BASE(reg);
   1314  1.18.6.1     skrll 
   1315  1.18.6.1     skrll 		if (!enable)
   1316  1.18.6.1     skrll 			continue;
   1317  1.18.6.1     skrll 
   1318  1.18.6.1     skrll 		aprint_verbose_dev(sc->sc_dev,
   1319  1.18.6.1     skrll 		    "Mbus window %2d: Base 0x%08x Size 0x%08x ", i, base, size);
   1320  1.18.6.1     skrll #ifdef ARMADAXP
   1321  1.18.6.1     skrll 		armadaxp_attr_dump(sc, target, attr);
   1322  1.18.6.1     skrll #else
   1323  1.18.6.1     skrll 		mvsoc_attr_dump(sc, target, attr);
   1324  1.18.6.1     skrll #endif
   1325  1.18.6.1     skrll 		printf("\n");
   1326  1.18.6.1     skrll 		n++;
   1327  1.18.6.1     skrll 	}
   1328  1.18.6.1     skrll 
   1329  1.18.6.1     skrll 	return n;
   1330  1.18.6.1     skrll }
   1331  1.18.6.1     skrll 
   1332  1.18.6.1     skrll int
   1333  1.18.6.1     skrll mvsoc_attr_dump(struct mvsoc_softc *sc, uint32_t target, uint32_t attr)
   1334  1.18.6.1     skrll {
   1335  1.18.6.1     skrll 	aprint_verbose_dev(sc->sc_dev, "target 0x%x(attr 0x%x)", target, attr);
   1336  1.18.6.1     skrll 	return 0;
   1337  1.18.6.1     skrll }
   1338