Home | History | Annotate | Line # | Download | only in marvell
mvsoc.c revision 1.2
      1  1.2      matt /*	$NetBSD: mvsoc.c,v 1.2 2011/03/05 14:50:56 matt Exp $	*/
      2  1.1  kiyohara /*
      3  1.1  kiyohara  * Copyright (c) 2007, 2008 KIYOHARA Takashi
      4  1.1  kiyohara  * All rights reserved.
      5  1.1  kiyohara  *
      6  1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
      7  1.1  kiyohara  * modification, are permitted provided that the following conditions
      8  1.1  kiyohara  * are met:
      9  1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     10  1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     11  1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     13  1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     14  1.1  kiyohara  *
     15  1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16  1.1  kiyohara  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17  1.1  kiyohara  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18  1.1  kiyohara  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19  1.1  kiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20  1.1  kiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21  1.1  kiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22  1.1  kiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23  1.1  kiyohara  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24  1.1  kiyohara  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25  1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     26  1.1  kiyohara  */
     27  1.1  kiyohara 
     28  1.1  kiyohara #include <sys/cdefs.h>
     29  1.2      matt __KERNEL_RCSID(0, "$NetBSD: mvsoc.c,v 1.2 2011/03/05 14:50:56 matt Exp $");
     30  1.1  kiyohara 
     31  1.1  kiyohara #include "opt_cputypes.h"
     32  1.1  kiyohara #include "opt_mvsoc.h"
     33  1.1  kiyohara 
     34  1.1  kiyohara #include <sys/param.h>
     35  1.1  kiyohara #include <sys/bus.h>
     36  1.1  kiyohara #include <sys/device.h>
     37  1.1  kiyohara #include <sys/errno.h>
     38  1.1  kiyohara 
     39  1.1  kiyohara #include <dev/pci/pcidevs.h>
     40  1.1  kiyohara #include <dev/pci/pcireg.h>
     41  1.1  kiyohara #include <dev/marvell/marvellreg.h>
     42  1.1  kiyohara #include <dev/marvell/marvellvar.h>
     43  1.1  kiyohara 
     44  1.1  kiyohara #include <arm/marvell/mvsocreg.h>
     45  1.1  kiyohara #include <arm/marvell/mvsocvar.h>
     46  1.1  kiyohara #include <arm/marvell/orionreg.h>
     47  1.1  kiyohara #include <arm/marvell/kirkwoodreg.h>
     48  1.1  kiyohara 
     49  1.1  kiyohara #include "locators.h"
     50  1.1  kiyohara 
     51  1.1  kiyohara 
     52  1.1  kiyohara static int mvsoc_match(device_t, struct cfdata *, void *);
     53  1.1  kiyohara static void mvsoc_attach(device_t, device_t, void *);
     54  1.1  kiyohara 
     55  1.1  kiyohara static int mvsoc_print(void *, const char *);
     56  1.1  kiyohara static int mvsoc_search(device_t, cfdata_t, const int *, void *);
     57  1.1  kiyohara 
     58  1.1  kiyohara uint32_t mvPclk, mvSysclk, mvTclk = 0;
     59  1.1  kiyohara int nwindow = 0, nremap = 0;
     60  1.1  kiyohara static vaddr_t regbase = 0xffffffff, dsc_base, pex_base;
     61  1.1  kiyohara vaddr_t mlmb_base;
     62  1.1  kiyohara 
     63  1.1  kiyohara void (*mvsoc_intr_init)(void);
     64  1.1  kiyohara 
     65  1.1  kiyohara 
     66  1.1  kiyohara /* attributes */
     67  1.1  kiyohara static struct {
     68  1.1  kiyohara 	int tag;
     69  1.1  kiyohara 	uint32_t attr;
     70  1.1  kiyohara 	uint32_t target;
     71  1.1  kiyohara } mvsoc_tags[] = {
     72  1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS0,
     73  1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS0,	MVSOC_UNITID_DDR },
     74  1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS1,
     75  1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS1,	MVSOC_UNITID_DDR },
     76  1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS2,
     77  1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS2,	MVSOC_UNITID_DDR },
     78  1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS3,
     79  1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS3,	MVSOC_UNITID_DDR },
     80  1.1  kiyohara 
     81  1.1  kiyohara #if defined(ORION)
     82  1.1  kiyohara 	{ ORION_TAG_DEVICE_CS0,
     83  1.1  kiyohara 	  ORION_ATTR_DEVICE_CS0,	MVSOC_UNITID_DEVBUS },
     84  1.1  kiyohara 	{ ORION_TAG_DEVICE_CS1,
     85  1.1  kiyohara 	  ORION_ATTR_DEVICE_CS1,	MVSOC_UNITID_DEVBUS },
     86  1.1  kiyohara 	{ ORION_TAG_DEVICE_CS2,
     87  1.1  kiyohara 	  ORION_ATTR_DEVICE_CS2,	MVSOC_UNITID_DEVBUS },
     88  1.1  kiyohara 	{ ORION_TAG_DEVICE_BOOTCS,
     89  1.1  kiyohara 	  ORION_ATTR_BOOT_CS,		MVSOC_UNITID_DEVBUS },
     90  1.1  kiyohara 	{ ORION_TAG_FLASH_CS,
     91  1.1  kiyohara 	  ORION_ATTR_FLASH_CS,		MVSOC_UNITID_DEVBUS },
     92  1.1  kiyohara 	{ ORION_TAG_PEX0_MEM,
     93  1.1  kiyohara 	  ORION_ATTR_PEX_MEM,		ORION_UNITID_PEX },
     94  1.1  kiyohara 	{ ORION_TAG_PEX0_IO,
     95  1.1  kiyohara 	  ORION_ATTR_PEX_IO,		ORION_UNITID_PEX },
     96  1.1  kiyohara 	{ ORION_TAG_PEX1_MEM,
     97  1.1  kiyohara 	  ORION_ATTR_PEX_MEM,		ORION_UNITID_PEX1 },
     98  1.1  kiyohara 	{ ORION_TAG_PEX1_IO,
     99  1.1  kiyohara 	  ORION_ATTR_PEX_IO,		ORION_UNITID_PEX1 },
    100  1.1  kiyohara 	{ ORION_TAG_PCI_MEM,
    101  1.1  kiyohara 	  ORION_ATTR_PCI_MEM,		ORION_UNITID_PCI },
    102  1.1  kiyohara 	{ ORION_TAG_PCI_IO,
    103  1.1  kiyohara 	  ORION_ATTR_PCI_IO,		ORION_UNITID_PCI },
    104  1.1  kiyohara 	{ ORION_TAG_CRYPT,
    105  1.1  kiyohara 	  ORION_ATTR_CRYPT,		ORION_UNITID_CRYPT },
    106  1.1  kiyohara #endif
    107  1.1  kiyohara 
    108  1.1  kiyohara #if defined(KIRKWOOD)
    109  1.1  kiyohara 	{ KIRKWOOD_TAG_NAND,
    110  1.1  kiyohara 	  KIRKWOOD_ATTR_NAND,		MVSOC_UNITID_DEVBUS },
    111  1.1  kiyohara 	{ KIRKWOOD_TAG_SPI,
    112  1.1  kiyohara 	  KIRKWOOD_ATTR_SPI,		MVSOC_UNITID_DEVBUS },
    113  1.1  kiyohara 	{ KIRKWOOD_TAG_BOOTROM,
    114  1.1  kiyohara 	  KIRKWOOD_ATTR_BOOTROM,	MVSOC_UNITID_DEVBUS },
    115  1.1  kiyohara 	{ KIRKWOOD_TAG_PEX_MEM,
    116  1.1  kiyohara 	  KIRKWOOD_ATTR_PEX_MEM,	KIRKWOOD_UNITID_PEX },
    117  1.1  kiyohara 	{ KIRKWOOD_TAG_PEX_IO,
    118  1.1  kiyohara 	  KIRKWOOD_ATTR_PEX_IO,		KIRKWOOD_UNITID_PEX },
    119  1.1  kiyohara 	{ KIRKWOOD_TAG_CRYPT,
    120  1.1  kiyohara 	  KIRKWOOD_ATTR_CRYPT,		KIRKWOOD_UNITID_CRYPT },
    121  1.1  kiyohara #endif
    122  1.1  kiyohara };
    123  1.1  kiyohara 
    124  1.1  kiyohara #if defined(ORION)
    125  1.1  kiyohara #define ORION_1(m)	MARVELL_ORION_1_ ## m
    126  1.1  kiyohara #define ORION_2(m)	MARVELL_ORION_2_ ## m
    127  1.1  kiyohara #endif
    128  1.1  kiyohara #if defined(KIRKWOOD)
    129  1.1  kiyohara #undef KIRKWOOD
    130  1.1  kiyohara #define KIRKWOOD(m)	MARVELL_KIRKWOOD_ ## m
    131  1.1  kiyohara #endif
    132  1.1  kiyohara #if defined(MV78XX0)
    133  1.1  kiyohara #undef MV78XX0
    134  1.1  kiyohara #define MV78XX0(m)	MARVELL_MV78XX0_ ## m
    135  1.1  kiyohara #endif
    136  1.1  kiyohara static struct {
    137  1.1  kiyohara 	uint16_t model;
    138  1.1  kiyohara 	uint8_t rev;
    139  1.1  kiyohara 	const char *modelstr;
    140  1.1  kiyohara 	const char *revstr;
    141  1.1  kiyohara 	const char *typestr;
    142  1.1  kiyohara } nametbl[] = {
    143  1.1  kiyohara #if defined(ORION)
    144  1.1  kiyohara 	{ ORION_1(88F1181),	0, "MV88F1181", NULL,	"Orion1" },
    145  1.1  kiyohara 	{ ORION_1(88F5082),	2, "MV88F5082", "A2",	"Orion1" },
    146  1.1  kiyohara 	{ ORION_1(88F5180N),	3, "MV88F5180N","B1",	"Orion1" },
    147  1.1  kiyohara 	{ ORION_1(88F5181),	0, "MV88F5181",	"A0",	"Orion1" },
    148  1.1  kiyohara 	{ ORION_1(88F5181),	1, "MV88F5181",	"A1",	"Orion1" },
    149  1.1  kiyohara 	{ ORION_1(88F5181),	2, "MV88F5181",	"B0",	"Orion1" },
    150  1.1  kiyohara 	{ ORION_1(88F5181),	3, "MV88F5181",	"B1",	"Orion1" },
    151  1.1  kiyohara 	{ ORION_1(88F5181),	8, "MV88F5181L","A0",	"Orion1" },
    152  1.1  kiyohara 	{ ORION_1(88F5181),	9, "MV88F5181L","A1",	"Orion1" },
    153  1.1  kiyohara 	{ ORION_1(88F5182),	0, "MV88F5182",	"A0",	"Orion1" },
    154  1.1  kiyohara 	{ ORION_1(88F5182),	1, "MV88F5182",	"A1",	"Orion1" },
    155  1.1  kiyohara 	{ ORION_1(88F5182),	2, "MV88F5182",	"A2",	"Orion1" },
    156  1.1  kiyohara 	{ ORION_1(88F6082),	0, "MV88F6082",	"A0",	"Orion1" },
    157  1.1  kiyohara 	{ ORION_1(88F6082),	1, "MV88F6082",	"A1",	"Orion1" },
    158  1.1  kiyohara 	{ ORION_1(88F6183),	0, "MV88F6183",	"A0",	"Orion1" },
    159  1.1  kiyohara 	{ ORION_1(88F6183),	1, "MV88F6183",	"Z0",	"Orion1" },
    160  1.1  kiyohara 	{ ORION_1(88W8660),	0, "MV88W8660",	"A0",	"Orion1" },
    161  1.1  kiyohara 	{ ORION_1(88W8660),	1, "MV88W8660",	"A1",	"Orion1" },
    162  1.1  kiyohara 
    163  1.1  kiyohara 	{ ORION_2(88F1281),	0, "MV88F1281",	"A0",	"Orion2" },
    164  1.1  kiyohara 	{ ORION_2(88F5281),	0, "MV88F5281",	"A0",	"Orion2" },
    165  1.1  kiyohara 	{ ORION_2(88F5281),	1, "MV88F5281",	"B0",	"Orion2" },
    166  1.1  kiyohara 	{ ORION_2(88F5281),	2, "MV88F5281",	"C0",	"Orion2" },
    167  1.1  kiyohara 	{ ORION_2(88F5281),	3, "MV88F5281",	"C1",	"Orion2" },
    168  1.1  kiyohara 	{ ORION_2(88F5281),	4, "MV88F5281",	"D0",	"Orion2" },
    169  1.1  kiyohara #endif
    170  1.1  kiyohara 
    171  1.1  kiyohara #if defined(KIRKWOOD)
    172  1.1  kiyohara 	{ KIRKWOOD(88F6180),	2, "88F6180",	"A0",	"Kirkwood" },
    173  1.1  kiyohara 	{ KIRKWOOD(88F6192),	0, "88F619x",	"Z0",	"Kirkwood" },
    174  1.1  kiyohara 	{ KIRKWOOD(88F6192),	2, "88F619x",	"A0",	"Kirkwood" },
    175  1.1  kiyohara 	{ KIRKWOOD(88F6281),	0, "88F6281",	"Z0",	"Kirkwood" },
    176  1.1  kiyohara 	{ KIRKWOOD(88F6281),	2, "88F6281",	"A0",	"Kirkwood" },
    177  1.1  kiyohara 	{ KIRKWOOD(88F6281),	3, "88F6281",	"A1",	"Kirkwood" },
    178  1.1  kiyohara #endif
    179  1.1  kiyohara 
    180  1.1  kiyohara #if defined(MV78XX0)
    181  1.1  kiyohara 	{ MV78XX0(MV78100),	1, "MV78100",	"A0",  "Discovery Innovation" },
    182  1.1  kiyohara 	{ MV78XX0(MV78100),	2, "MV78100",	"A1",  "Discovery Innovation" },
    183  1.1  kiyohara 	{ MV78XX0(MV78200),	1, "MV78200",	"A0",  "Discovery Innovation" },
    184  1.1  kiyohara #endif
    185  1.1  kiyohara };
    186  1.1  kiyohara 
    187  1.1  kiyohara #define OFFSET_DEFAULT	MVA_OFFSET_DEFAULT
    188  1.1  kiyohara #define IRQ_DEFAULT	MVA_IRQ_DEFAULT
    189  1.1  kiyohara static const struct mvsoc_periph {
    190  1.1  kiyohara 	int model;
    191  1.1  kiyohara 	const char *name;
    192  1.1  kiyohara 	int unit;
    193  1.1  kiyohara 	bus_size_t offset;
    194  1.1  kiyohara 	int irq;
    195  1.1  kiyohara } mvsoc_periphs[] = {
    196  1.1  kiyohara #if defined(ORION)
    197  1.1  kiyohara     { ORION_1(88F1181),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    198  1.1  kiyohara     { ORION_1(88F1181),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    199  1.1  kiyohara     { ORION_1(88F1181),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    200  1.1  kiyohara     { ORION_1(88F1181),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    201  1.1  kiyohara     { ORION_1(88F1181),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    202  1.1  kiyohara     { ORION_1(88F1181),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    203  1.1  kiyohara     { ORION_1(88F1181),	"mvpex",   1, ORION_PEX1_BASE,	ORION_IRQ_PEX1INT },
    204  1.1  kiyohara 
    205  1.1  kiyohara     { ORION_1(88F5082),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    206  1.1  kiyohara     { ORION_1(88F5082),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    207  1.1  kiyohara     { ORION_1(88F5082),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    208  1.1  kiyohara     { ORION_1(88F5082),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    209  1.1  kiyohara     { ORION_1(88F5082),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    210  1.1  kiyohara     { ORION_1(88F5082),	"ehci",    1, ORION_USB1_BASE,	ORION_IRQ_USBCNT1 },
    211  1.1  kiyohara //  { ORION_1(88F5082),	"gtidmac", 0, ORION_IDMAC_BASE,	0 },
    212  1.1  kiyohara     { ORION_1(88F5082),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    213  1.1  kiyohara     { ORION_1(88F5082),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    214  1.1  kiyohara     { ORION_1(88F5082),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    215  1.1  kiyohara     { ORION_1(88F5082),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    216  1.1  kiyohara     { ORION_1(88F5082),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    217  1.1  kiyohara 
    218  1.1  kiyohara     { ORION_1(88F5180N),"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    219  1.1  kiyohara     { ORION_1(88F5180N),"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    220  1.1  kiyohara     { ORION_1(88F5180N),"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    221  1.1  kiyohara     { ORION_1(88F5180N),"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    222  1.1  kiyohara     { ORION_1(88F5180N),"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    223  1.1  kiyohara //  { ORION_1(88F5180N),"gtidmac", 0, ORION_IDMAC_BASE,	0 },
    224  1.1  kiyohara     { ORION_1(88F5180N),"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    225  1.1  kiyohara     { ORION_1(88F5180N),"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    226  1.1  kiyohara     { ORION_1(88F5180N),"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    227  1.1  kiyohara     { ORION_1(88F5180N),"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    228  1.1  kiyohara 
    229  1.1  kiyohara     { ORION_1(88F5181),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    230  1.1  kiyohara     { ORION_1(88F5181),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    231  1.1  kiyohara     { ORION_1(88F5181),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    232  1.1  kiyohara     { ORION_1(88F5181),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    233  1.1  kiyohara     { ORION_1(88F5181),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    234  1.1  kiyohara //  { ORION_1(88F5181),	"gtidmac", 0, ORION_IDMAC_BASE,	0 },
    235  1.1  kiyohara     { ORION_1(88F5181),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    236  1.1  kiyohara     { ORION_1(88F5181),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    237  1.1  kiyohara     { ORION_1(88F5181),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    238  1.1  kiyohara     { ORION_1(88F5181),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    239  1.1  kiyohara     { ORION_1(88F5181),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    240  1.1  kiyohara 
    241  1.1  kiyohara     { ORION_1(88F5182),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    242  1.1  kiyohara     { ORION_1(88F5182),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    243  1.1  kiyohara     { ORION_1(88F5182),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    244  1.1  kiyohara     { ORION_1(88F5182),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    245  1.1  kiyohara     { ORION_1(88F5182),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    246  1.1  kiyohara     { ORION_1(88F5182),	"ehci",    1, ORION_USB1_BASE,	ORION_IRQ_USBCNT1 },
    247  1.1  kiyohara //  { ORION_1(88F5182),	"gtidmac", 0, ORION_IDMAC_BASE,	0 },
    248  1.1  kiyohara     { ORION_1(88F5182),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    249  1.1  kiyohara     { ORION_1(88F5182),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    250  1.1  kiyohara     { ORION_1(88F5182),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    251  1.1  kiyohara     { ORION_1(88F5182),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    252  1.1  kiyohara     { ORION_1(88F5182),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    253  1.1  kiyohara 
    254  1.1  kiyohara     { ORION_1(88F6082),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    255  1.1  kiyohara     { ORION_1(88F6082),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    256  1.1  kiyohara     { ORION_1(88F6082),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    257  1.1  kiyohara     { ORION_1(88F6082),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    258  1.1  kiyohara     { ORION_1(88F6082),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    259  1.1  kiyohara     { ORION_1(88F6082),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    260  1.1  kiyohara     { ORION_1(88F6082),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    261  1.1  kiyohara     { ORION_1(88F6082),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    262  1.1  kiyohara     { ORION_1(88F6082),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    263  1.1  kiyohara     { ORION_1(88F6082),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    264  1.1  kiyohara 
    265  1.1  kiyohara     { ORION_1(88F6183),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    266  1.1  kiyohara     { ORION_1(88F6183),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    267  1.1  kiyohara     { ORION_1(88F6183),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    268  1.1  kiyohara     { ORION_1(88F6183),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    269  1.1  kiyohara 
    270  1.1  kiyohara     { ORION_1(88W8660),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    271  1.1  kiyohara     { ORION_1(88W8660),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    272  1.1  kiyohara     { ORION_1(88W8660),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    273  1.1  kiyohara     { ORION_1(88W8660),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    274  1.1  kiyohara     { ORION_1(88W8660),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    275  1.1  kiyohara //  { ORION_1(88W8660),	"gtidmac", 0, ORION_IDMAC_BASE,	0 },
    276  1.1  kiyohara     { ORION_1(88W8660),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    277  1.1  kiyohara     { ORION_1(88W8660),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    278  1.1  kiyohara     { ORION_1(88W8660),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    279  1.1  kiyohara     { ORION_1(88W8660),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    280  1.1  kiyohara 
    281  1.1  kiyohara     { ORION_2(88F1281),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    282  1.1  kiyohara     { ORION_2(88F1281),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    283  1.1  kiyohara     { ORION_2(88F1281),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    284  1.1  kiyohara     { ORION_2(88F1281),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    285  1.1  kiyohara     { ORION_2(88F1281),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    286  1.1  kiyohara     { ORION_2(88F1281),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    287  1.1  kiyohara     { ORION_2(88F1281),	"mvpex",   1, ORION_PEX1_BASE,	ORION_IRQ_PEX1INT },
    288  1.1  kiyohara 
    289  1.1  kiyohara     { ORION_2(88F5281),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    290  1.1  kiyohara     { ORION_2(88F5281),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    291  1.1  kiyohara     { ORION_2(88F5281),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    292  1.1  kiyohara     { ORION_2(88F5281),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    293  1.1  kiyohara     { ORION_2(88F5281),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    294  1.1  kiyohara //  { ORION_2(88F5281),	"gtidmac", 0, ORION_IDMAC_BASE,	0 },
    295  1.1  kiyohara     { ORION_2(88F5281),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    296  1.1  kiyohara     { ORION_2(88F5281),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    297  1.1  kiyohara     { ORION_2(88F5281),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    298  1.1  kiyohara     { ORION_2(88F5281),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    299  1.1  kiyohara #endif
    300  1.1  kiyohara 
    301  1.1  kiyohara #if defined(KIRKWOOD)
    302  1.1  kiyohara     { KIRKWOOD(88F6180),"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    303  1.1  kiyohara     { KIRKWOOD(88F6180),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    304  1.2      matt     { KIRKWOOD(88F6180),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    305  1.1  kiyohara     { KIRKWOOD(88F6180),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    306  1.1  kiyohara     { KIRKWOOD(88F6180),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    307  1.1  kiyohara     { KIRKWOOD(88F6180),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    308  1.1  kiyohara //  { KIRKWOOD(88F6180),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,? },
    309  1.1  kiyohara     { KIRKWOOD(88F6180),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    310  1.1  kiyohara     { KIRKWOOD(88F6180),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    311  1.1  kiyohara     { KIRKWOOD(88F6180),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    312  1.1  kiyohara     { KIRKWOOD(88F6180),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    313  1.1  kiyohara     { KIRKWOOD(88F6180),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    314  1.1  kiyohara 
    315  1.1  kiyohara     { KIRKWOOD(88F6192),"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    316  1.1  kiyohara     { KIRKWOOD(88F6192),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    317  1.2      matt     { KIRKWOOD(88F6192),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    318  1.1  kiyohara     { KIRKWOOD(88F6192),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    319  1.1  kiyohara     { KIRKWOOD(88F6192),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    320  1.1  kiyohara     { KIRKWOOD(88F6192),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    321  1.1  kiyohara //  { KIRKWOOD(88F6192),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,? },
    322  1.1  kiyohara     { KIRKWOOD(88F6192),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    323  1.1  kiyohara     { KIRKWOOD(88F6192),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    324  1.1  kiyohara     { KIRKWOOD(88F6192),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    325  1.1  kiyohara     { KIRKWOOD(88F6192),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
    326  1.1  kiyohara     { KIRKWOOD(88F6192),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    327  1.1  kiyohara     { KIRKWOOD(88F6192),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
    328  1.1  kiyohara     { KIRKWOOD(88F6192),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    329  1.1  kiyohara 
    330  1.1  kiyohara     { KIRKWOOD(88F6281),"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    331  1.1  kiyohara     { KIRKWOOD(88F6281),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    332  1.2      matt     { KIRKWOOD(88F6281),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    333  1.1  kiyohara     { KIRKWOOD(88F6281),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    334  1.1  kiyohara     { KIRKWOOD(88F6281),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    335  1.1  kiyohara     { KIRKWOOD(88F6281),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    336  1.1  kiyohara //  { KIRKWOOD(88F6281),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,? },
    337  1.1  kiyohara     { KIRKWOOD(88F6281),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    338  1.1  kiyohara     { KIRKWOOD(88F6281),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    339  1.1  kiyohara     { KIRKWOOD(88F6281),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    340  1.1  kiyohara     { KIRKWOOD(88F6281),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
    341  1.1  kiyohara     { KIRKWOOD(88F6281),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    342  1.1  kiyohara     { KIRKWOOD(88F6281),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
    343  1.1  kiyohara     { KIRKWOOD(88F6281),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    344  1.1  kiyohara #endif
    345  1.1  kiyohara 
    346  1.1  kiyohara #if defined(MV78XX0)
    347  1.1  kiyohara     { MV78XX0(MV78100),	"mvsoctmr",0,MVSOC_TMR_BASE,	IRQ_DEFAULT },
    348  1.1  kiyohara     { MV78XX0(MV78100),	"mvsocgpp",0,MVSOC_GPP_BASE,	MV78XX0_IRQ_GPIOLO7_0 },
    349  1.1  kiyohara     { MV78XX0(MV78100),	"com",	0, MVSOC_COM0_BASE,	MV78XX0_IRQ_UART0INT },
    350  1.1  kiyohara     { MV78XX0(MV78100),	"com",	1, MVSOC_COM1_BASE,	MV78XX0_IRQ_UART1INT },
    351  1.1  kiyohara     { MV78XX0(MV78100),	"gttwsi",0,MVSOC_TWSI_BASE,	MV78XX0_IRQ_TWSI },
    352  1.1  kiyohara       :
    353  1.1  kiyohara 
    354  1.1  kiyohara     { MV78XX0(MV78200),	"mvsoctmr",0,MVSOC_TMR_BASE,	IRQ_DEFAULT },
    355  1.1  kiyohara     { MV78XX0(MV78200),	"mvsocgpp",0,MVSOC_GPP_BASE,	MV78XX0_IRQ_GPIOLO7_0 },
    356  1.1  kiyohara     { MV78XX0(MV78200),	"com",	0, MVSOC_COM0_BASE,	MV78XX0_IRQ_UART0INT },
    357  1.1  kiyohara     { MV78XX0(MV78200),	"com",	1, MVSOC_COM1_BASE,	MV78XX0_IRQ_UART1INT },
    358  1.1  kiyohara     { MV78XX0(MV78200),	"gttwsi",0,MVSOC_TWSI_BASE,	MV78XX0_IRQ_TWSI },
    359  1.1  kiyohara       :
    360  1.1  kiyohara #endif
    361  1.1  kiyohara };
    362  1.1  kiyohara 
    363  1.1  kiyohara 
    364  1.1  kiyohara CFATTACH_DECL_NEW(mvsoc, sizeof(struct mvsoc_softc),
    365  1.1  kiyohara     mvsoc_match, mvsoc_attach, NULL, NULL);
    366  1.1  kiyohara 
    367  1.1  kiyohara /* ARGSUSED */
    368  1.1  kiyohara static int
    369  1.1  kiyohara mvsoc_match(device_t parent, struct cfdata *match, void *aux)
    370  1.1  kiyohara {
    371  1.1  kiyohara 
    372  1.1  kiyohara 	return 1;
    373  1.1  kiyohara }
    374  1.1  kiyohara 
    375  1.1  kiyohara /* ARGSUSED */
    376  1.1  kiyohara static void
    377  1.1  kiyohara mvsoc_attach(device_t parent, device_t self, void *aux)
    378  1.1  kiyohara {
    379  1.1  kiyohara 	struct mvsoc_softc *sc = device_private(self);
    380  1.1  kiyohara 	struct marvell_attach_args mva;
    381  1.1  kiyohara 	uint16_t model;
    382  1.1  kiyohara 	uint8_t rev;
    383  1.1  kiyohara 	int i;
    384  1.1  kiyohara 
    385  1.1  kiyohara 	sc->sc_dev = self;
    386  1.1  kiyohara 	sc->sc_iot = &mvsoc_bs_tag;
    387  1.1  kiyohara 	sc->sc_addr = regbase;
    388  1.1  kiyohara 	sc->sc_dmat = &mvsoc_bus_dma_tag;
    389  1.1  kiyohara 	if (bus_space_map(sc->sc_iot, sc->sc_addr, 0x100000, 0, &sc->sc_ioh) !=
    390  1.1  kiyohara 	    0) {
    391  1.1  kiyohara 		aprint_error_dev(self, "can't map registers\n");
    392  1.1  kiyohara 		return;
    393  1.1  kiyohara 	}
    394  1.1  kiyohara 
    395  1.1  kiyohara 	model = mvsoc_model();
    396  1.1  kiyohara 	rev = mvsoc_rev();
    397  1.1  kiyohara 	for (i = 0; i < __arraycount(nametbl); i++)
    398  1.1  kiyohara 		if (nametbl[i].model == model && nametbl[i].rev == rev)
    399  1.1  kiyohara 			break;
    400  1.1  kiyohara 	if (i >= __arraycount(nametbl))
    401  1.1  kiyohara 		panic("unknown SoC: model 0x%04x, rev 0x%02x", model, rev);
    402  1.1  kiyohara 
    403  1.1  kiyohara 	aprint_normal(": Marvell %s %s%s  %s\n",
    404  1.1  kiyohara 	    nametbl[i].modelstr,
    405  1.1  kiyohara 	    nametbl[i].revstr != NULL ? "Rev. " : "",
    406  1.1  kiyohara 	    nametbl[i].revstr != NULL ? nametbl[i].revstr : "",
    407  1.1  kiyohara 	    nametbl[i].typestr);
    408  1.1  kiyohara         aprint_normal("%s: CPU Clock %d.%03d MHz"
    409  1.1  kiyohara 	    "  SysClock %d.%03d MHz  TClock %d.%03d MHz\n",
    410  1.1  kiyohara 	    device_xname(self),
    411  1.1  kiyohara 	    mvPclk / 1000000, (mvPclk / 1000) % 1000,
    412  1.1  kiyohara 	    mvSysclk / 1000000, (mvSysclk / 1000) % 1000,
    413  1.1  kiyohara 	    mvTclk / 1000000, (mvTclk / 1000) % 1000);
    414  1.1  kiyohara 	aprint_naive("\n");
    415  1.1  kiyohara 
    416  1.1  kiyohara 	mvsoc_intr_init();
    417  1.1  kiyohara 
    418  1.1  kiyohara 	for (i = 0; i < __arraycount(mvsoc_periphs); i++) {
    419  1.1  kiyohara 		if (mvsoc_periphs[i].model != model)
    420  1.1  kiyohara 			continue;
    421  1.1  kiyohara 
    422  1.1  kiyohara 		mva.mva_name = mvsoc_periphs[i].name;
    423  1.1  kiyohara 		mva.mva_model = model;
    424  1.1  kiyohara 		mva.mva_revision = rev;
    425  1.1  kiyohara 		mva.mva_iot = sc->sc_iot;
    426  1.1  kiyohara 		mva.mva_ioh = sc->sc_ioh;
    427  1.1  kiyohara 		mva.mva_unit = mvsoc_periphs[i].unit;
    428  1.1  kiyohara 		mva.mva_addr = sc->sc_addr;
    429  1.1  kiyohara 		mva.mva_offset = mvsoc_periphs[i].offset;
    430  1.1  kiyohara 		mva.mva_size = 0;
    431  1.1  kiyohara 		mva.mva_dmat = sc->sc_dmat;
    432  1.1  kiyohara 		mva.mva_irq = mvsoc_periphs[i].irq;
    433  1.1  kiyohara 
    434  1.1  kiyohara 		config_found_sm_loc(sc->sc_dev, "mvsoc", NULL, &mva,
    435  1.1  kiyohara 		    mvsoc_print, mvsoc_search);
    436  1.1  kiyohara 	}
    437  1.1  kiyohara }
    438  1.1  kiyohara 
    439  1.1  kiyohara static int
    440  1.1  kiyohara mvsoc_print(void *aux, const char *pnp)
    441  1.1  kiyohara {
    442  1.1  kiyohara 	struct marvell_attach_args *mva = aux;
    443  1.1  kiyohara 
    444  1.1  kiyohara 	if (pnp)
    445  1.1  kiyohara 		aprint_normal("%s at %s unit %d",
    446  1.1  kiyohara 		    mva->mva_name, pnp, mva->mva_unit);
    447  1.1  kiyohara 	else {
    448  1.1  kiyohara 		if (mva->mva_unit != MVA_UNIT_DEFAULT)
    449  1.1  kiyohara 			aprint_normal(" unit %d", mva->mva_unit);
    450  1.1  kiyohara 		if (mva->mva_offset != MVA_OFFSET_DEFAULT) {
    451  1.1  kiyohara 			aprint_normal(" offset 0x%04lx", mva->mva_offset);
    452  1.1  kiyohara 			if (mva->mva_size > 0)
    453  1.1  kiyohara 				aprint_normal("-0x%04lx",
    454  1.1  kiyohara 				    mva->mva_offset + mva->mva_size - 1);
    455  1.1  kiyohara 		}
    456  1.1  kiyohara 		if (mva->mva_irq != MVA_IRQ_DEFAULT)
    457  1.1  kiyohara 			aprint_normal(" irq %d", mva->mva_irq);
    458  1.1  kiyohara 	}
    459  1.1  kiyohara 
    460  1.1  kiyohara 	return UNCONF;
    461  1.1  kiyohara }
    462  1.1  kiyohara 
    463  1.1  kiyohara /* ARGSUSED */
    464  1.1  kiyohara static int
    465  1.1  kiyohara mvsoc_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
    466  1.1  kiyohara {
    467  1.1  kiyohara 
    468  1.1  kiyohara 	return config_match(parent, cf, aux);
    469  1.1  kiyohara }
    470  1.1  kiyohara 
    471  1.1  kiyohara /* ARGSUSED */
    472  1.1  kiyohara int
    473  1.1  kiyohara marvell_winparams_by_tag(device_t dev, int tag, int *target, int *attribute,
    474  1.1  kiyohara 			 uint64_t *base, uint32_t *size)
    475  1.1  kiyohara {
    476  1.1  kiyohara 	uint32_t base32;
    477  1.1  kiyohara 	int rv;
    478  1.1  kiyohara 
    479  1.1  kiyohara 	rv = mvsoc_target(tag, target, attribute, &base32, size);
    480  1.1  kiyohara 	*base = base32;
    481  1.1  kiyohara 	if (rv == -1)
    482  1.1  kiyohara 		return -1;
    483  1.1  kiyohara 	return 0;
    484  1.1  kiyohara }
    485  1.1  kiyohara 
    486  1.1  kiyohara 
    487  1.1  kiyohara /*
    488  1.1  kiyohara  * These functions is called before bus_space is initialized.
    489  1.1  kiyohara  */
    490  1.1  kiyohara 
    491  1.1  kiyohara void
    492  1.1  kiyohara mvsoc_bootstrap(bus_addr_t iobase)
    493  1.1  kiyohara {
    494  1.1  kiyohara 
    495  1.1  kiyohara 	regbase = iobase;
    496  1.1  kiyohara 	dsc_base = iobase + MVSOC_DSC_BASE;
    497  1.1  kiyohara 	mlmb_base = iobase + MVSOC_MLMB_BASE;
    498  1.1  kiyohara 	pex_base = iobase + MVSOC_PEX_BASE;
    499  1.1  kiyohara }
    500  1.1  kiyohara 
    501  1.1  kiyohara /*
    502  1.1  kiyohara  * We can read register of PCI configurations from (MVSOC_PEX_BASE + 0).
    503  1.1  kiyohara  */
    504  1.1  kiyohara uint16_t
    505  1.1  kiyohara mvsoc_model()
    506  1.1  kiyohara {
    507  1.1  kiyohara 	/*
    508  1.1  kiyohara 	 * We read product-id from vendor/device register of PCI-Express.
    509  1.1  kiyohara 	 */
    510  1.1  kiyohara 	uint32_t reg;
    511  1.1  kiyohara 	uint16_t model;
    512  1.1  kiyohara 
    513  1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
    514  1.1  kiyohara 
    515  1.1  kiyohara 	reg = *(volatile uint32_t *)(pex_base + PCI_ID_REG);
    516  1.1  kiyohara 	model = PCI_PRODUCT(reg);
    517  1.1  kiyohara 
    518  1.1  kiyohara #if defined(ORION)
    519  1.1  kiyohara 	if (model == PCI_PRODUCT_MARVELL_88F5182) {
    520  1.1  kiyohara 		reg = *(volatile uint32_t *)(regbase + ORION_PMI_BASE +
    521  1.1  kiyohara 		    ORION_PMI_SAMPLE_AT_RESET);
    522  1.1  kiyohara 		if ((reg & ORION_PMISMPL_TCLK_MASK) == 0)
    523  1.1  kiyohara 			model = PCI_PRODUCT_MARVELL_88F5082;
    524  1.1  kiyohara 	}
    525  1.1  kiyohara #endif
    526  1.1  kiyohara 
    527  1.1  kiyohara 	return model;
    528  1.1  kiyohara }
    529  1.1  kiyohara 
    530  1.1  kiyohara uint8_t
    531  1.1  kiyohara mvsoc_rev()
    532  1.1  kiyohara {
    533  1.1  kiyohara 	uint32_t reg;
    534  1.1  kiyohara 	uint8_t rev;
    535  1.1  kiyohara 
    536  1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
    537  1.1  kiyohara 
    538  1.1  kiyohara 	reg = *(volatile uint32_t *)(pex_base + PCI_CLASS_REG);
    539  1.1  kiyohara 	rev = PCI_REVISION(reg);
    540  1.1  kiyohara 
    541  1.1  kiyohara 	return rev;
    542  1.1  kiyohara }
    543  1.1  kiyohara 
    544  1.1  kiyohara 
    545  1.1  kiyohara int
    546  1.1  kiyohara mvsoc_target(int tag, uint32_t *target, uint32_t *attr, uint32_t *base,
    547  1.1  kiyohara 	     uint32_t *size)
    548  1.1  kiyohara {
    549  1.1  kiyohara 	int i;
    550  1.1  kiyohara 
    551  1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
    552  1.1  kiyohara 
    553  1.1  kiyohara 	if (tag == MVSOC_TAG_INTERNALREG) {
    554  1.1  kiyohara 		if (target != NULL)
    555  1.1  kiyohara 			*target = 0;
    556  1.1  kiyohara 		if (attr != NULL)
    557  1.1  kiyohara 			*attr = 0;
    558  1.1  kiyohara 		if (base != NULL)
    559  1.1  kiyohara 			*base = read_mlmbreg(MVSOC_MLMB_IRBAR) &
    560  1.1  kiyohara 			    MVSOC_MLMB_IRBAR_BASE_MASK;
    561  1.1  kiyohara 		if (size != NULL)
    562  1.1  kiyohara 			*size = 0;
    563  1.1  kiyohara 
    564  1.1  kiyohara 		return 0;
    565  1.1  kiyohara 	}
    566  1.1  kiyohara 
    567  1.1  kiyohara 	/* sanity check */
    568  1.1  kiyohara 	for (i = 0; i < __arraycount(mvsoc_tags); i++)
    569  1.1  kiyohara 		if (mvsoc_tags[i].tag == tag)
    570  1.1  kiyohara 			break;
    571  1.1  kiyohara 	if (i >= __arraycount(mvsoc_tags))
    572  1.1  kiyohara 		return -1;
    573  1.1  kiyohara 
    574  1.1  kiyohara 	if (target != NULL)
    575  1.1  kiyohara 		*target = mvsoc_tags[i].target;
    576  1.1  kiyohara 	if (attr != NULL)
    577  1.1  kiyohara 		*attr = mvsoc_tags[i].attr;
    578  1.1  kiyohara 
    579  1.1  kiyohara 	if (mvsoc_tags[i].target == MVSOC_UNITID_DDR) {
    580  1.1  kiyohara 		/*
    581  1.1  kiyohara 		 * Read DDR SDRAM Controller Address Decode Registers
    582  1.1  kiyohara 		 */
    583  1.1  kiyohara 		uint32_t baseaddrreg, sizereg;
    584  1.1  kiyohara 		int cs = 0;
    585  1.1  kiyohara 
    586  1.1  kiyohara 		switch (mvsoc_tags[i].attr) {
    587  1.1  kiyohara 		case MARVELL_ATTR_SDRAM_CS0:
    588  1.1  kiyohara 			cs = 0;
    589  1.1  kiyohara 			break;
    590  1.1  kiyohara 		case MARVELL_ATTR_SDRAM_CS1:
    591  1.1  kiyohara 			cs = 1;
    592  1.1  kiyohara 			break;
    593  1.1  kiyohara 		case MARVELL_ATTR_SDRAM_CS2:
    594  1.1  kiyohara 			cs = 2;
    595  1.1  kiyohara 			break;
    596  1.1  kiyohara 		case MARVELL_ATTR_SDRAM_CS3:
    597  1.1  kiyohara 			cs = 3;
    598  1.1  kiyohara 			break;
    599  1.1  kiyohara 		}
    600  1.1  kiyohara 		sizereg = *(volatile uint32_t *)(dsc_base + MVSOC_DSC_CSSR(cs));
    601  1.1  kiyohara 		if (sizereg & MVSOC_DSC_CSSR_WINEN) {
    602  1.1  kiyohara 			baseaddrreg = *(volatile uint32_t *)(dsc_base +
    603  1.1  kiyohara 			    MVSOC_DSC_CSBAR(cs));
    604  1.1  kiyohara 
    605  1.1  kiyohara 			if (base != NULL)
    606  1.1  kiyohara 				*base = baseaddrreg & MVSOC_DSC_CSBAR_BASE_MASK;
    607  1.1  kiyohara 			if (size != NULL)
    608  1.1  kiyohara 				*size = (sizereg & MVSOC_DSC_CSSR_SIZE_MASK) +
    609  1.1  kiyohara 				    (~MVSOC_DSC_CSSR_SIZE_MASK + 1);
    610  1.1  kiyohara 		} else {
    611  1.1  kiyohara 			if (base != NULL)
    612  1.1  kiyohara 				*base = 0;
    613  1.1  kiyohara 			if (size != NULL)
    614  1.1  kiyohara 				*size = 0;
    615  1.1  kiyohara 		}
    616  1.1  kiyohara 		return 0;
    617  1.1  kiyohara 	} else {
    618  1.1  kiyohara 		/*
    619  1.1  kiyohara 		 * Read CPU Address Map Registers
    620  1.1  kiyohara 		 */
    621  1.1  kiyohara 		uint32_t basereg, ctrlreg, ta, tamask;
    622  1.1  kiyohara 
    623  1.1  kiyohara 		ta = MVSOC_MLMB_WCR_TARGET(mvsoc_tags[i].target) |
    624  1.1  kiyohara 		    MVSOC_MLMB_WCR_ATTR(mvsoc_tags[i].attr);
    625  1.1  kiyohara 		tamask = MVSOC_MLMB_WCR_TARGET(MVSOC_UNITID_MASK) |
    626  1.1  kiyohara 		    MVSOC_MLMB_WCR_ATTR(MARVELL_ATTR_MASK);
    627  1.1  kiyohara 
    628  1.1  kiyohara 		if (base != NULL)
    629  1.1  kiyohara 			*base = 0;
    630  1.1  kiyohara 		if (size != NULL)
    631  1.1  kiyohara 			*size = 0;
    632  1.1  kiyohara 
    633  1.1  kiyohara 		for (i = 0; i < nwindow; i++) {
    634  1.1  kiyohara 			ctrlreg = read_mlmbreg(MVSOC_MLMB_WCR(i));
    635  1.1  kiyohara 			if ((ctrlreg & tamask) != ta)
    636  1.1  kiyohara 				continue;
    637  1.1  kiyohara 			if (ctrlreg & MVSOC_MLMB_WCR_WINEN) {
    638  1.1  kiyohara 				basereg = read_mlmbreg(MVSOC_MLMB_WBR(i));
    639  1.1  kiyohara 
    640  1.1  kiyohara 				if (base != NULL)
    641  1.1  kiyohara 					*base =
    642  1.1  kiyohara 					    basereg & MVSOC_MLMB_WBR_BASE_MASK;
    643  1.1  kiyohara 				if (size != NULL)
    644  1.1  kiyohara 					*size = (ctrlreg &
    645  1.1  kiyohara 					    MVSOC_MLMB_WCR_SIZE_MASK) +
    646  1.1  kiyohara 					    (~MVSOC_MLMB_WCR_SIZE_MASK + 1);
    647  1.1  kiyohara 			}
    648  1.1  kiyohara 			break;
    649  1.1  kiyohara 		}
    650  1.1  kiyohara 		return i;
    651  1.1  kiyohara 	}
    652  1.1  kiyohara }
    653