mvsoc.c revision 1.22 1 1.21 hsuenaga /* $NetBSD: mvsoc.c,v 1.22 2015/06/03 03:55:47 hsuenaga Exp $ */
2 1.1 kiyohara /*
3 1.17 kiyohara * Copyright (c) 2007, 2008, 2013, 2014 KIYOHARA Takashi
4 1.1 kiyohara * All rights reserved.
5 1.1 kiyohara *
6 1.1 kiyohara * Redistribution and use in source and binary forms, with or without
7 1.1 kiyohara * modification, are permitted provided that the following conditions
8 1.1 kiyohara * are met:
9 1.1 kiyohara * 1. Redistributions of source code must retain the above copyright
10 1.1 kiyohara * notice, this list of conditions and the following disclaimer.
11 1.1 kiyohara * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 kiyohara * notice, this list of conditions and the following disclaimer in the
13 1.1 kiyohara * documentation and/or other materials provided with the distribution.
14 1.1 kiyohara *
15 1.1 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17 1.1 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18 1.1 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19 1.1 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20 1.1 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21 1.1 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23 1.1 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24 1.1 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 1.1 kiyohara * POSSIBILITY OF SUCH DAMAGE.
26 1.1 kiyohara */
27 1.1 kiyohara
28 1.1 kiyohara #include <sys/cdefs.h>
29 1.21 hsuenaga __KERNEL_RCSID(0, "$NetBSD: mvsoc.c,v 1.22 2015/06/03 03:55:47 hsuenaga Exp $");
30 1.1 kiyohara
31 1.1 kiyohara #include "opt_cputypes.h"
32 1.1 kiyohara #include "opt_mvsoc.h"
33 1.21 hsuenaga #ifdef ARMADAXP
34 1.19 hsuenaga #include "mvxpe.h"
35 1.21 hsuenaga #endif
36 1.1 kiyohara
37 1.1 kiyohara #include <sys/param.h>
38 1.21 hsuenaga #include <sys/boot_flag.h>
39 1.21 hsuenaga #include <sys/systm.h>
40 1.1 kiyohara #include <sys/bus.h>
41 1.1 kiyohara #include <sys/device.h>
42 1.1 kiyohara #include <sys/errno.h>
43 1.1 kiyohara
44 1.1 kiyohara #include <dev/pci/pcidevs.h>
45 1.1 kiyohara #include <dev/pci/pcireg.h>
46 1.1 kiyohara #include <dev/marvell/marvellreg.h>
47 1.1 kiyohara #include <dev/marvell/marvellvar.h>
48 1.1 kiyohara
49 1.1 kiyohara #include <arm/marvell/mvsocreg.h>
50 1.1 kiyohara #include <arm/marvell/mvsocvar.h>
51 1.1 kiyohara #include <arm/marvell/orionreg.h>
52 1.1 kiyohara #include <arm/marvell/kirkwoodreg.h>
53 1.13 kiyohara #include <arm/marvell/mv78xx0reg.h>
54 1.21 hsuenaga #include <arm/marvell/armadaxpvar.h>
55 1.13 kiyohara #include <arm/marvell/armadaxpreg.h>
56 1.1 kiyohara
57 1.13 kiyohara #include <uvm/uvm.h>
58 1.11 rkujawa
59 1.1 kiyohara #include "locators.h"
60 1.1 kiyohara
61 1.9 matt #ifdef MVSOC_CONSOLE_EARLY
62 1.9 matt #include <dev/ic/ns16550reg.h>
63 1.9 matt #include <dev/ic/comreg.h>
64 1.9 matt #include <dev/cons.h>
65 1.9 matt #endif
66 1.1 kiyohara
67 1.1 kiyohara static int mvsoc_match(device_t, struct cfdata *, void *);
68 1.1 kiyohara static void mvsoc_attach(device_t, device_t, void *);
69 1.1 kiyohara
70 1.1 kiyohara static int mvsoc_print(void *, const char *);
71 1.1 kiyohara static int mvsoc_search(device_t, cfdata_t, const int *, void *);
72 1.1 kiyohara
73 1.17 kiyohara static int mvsoc_target_ddr(uint32_t, uint32_t *, uint32_t *);
74 1.17 kiyohara static int mvsoc_target_ddr3(uint32_t, uint32_t *, uint32_t *);
75 1.17 kiyohara static int mvsoc_target_peripheral(uint32_t, uint32_t, uint32_t *, uint32_t *);
76 1.17 kiyohara
77 1.1 kiyohara uint32_t mvPclk, mvSysclk, mvTclk = 0;
78 1.1 kiyohara int nwindow = 0, nremap = 0;
79 1.1 kiyohara static vaddr_t regbase = 0xffffffff, dsc_base, pex_base;
80 1.1 kiyohara vaddr_t mlmb_base;
81 1.1 kiyohara
82 1.1 kiyohara void (*mvsoc_intr_init)(void);
83 1.16 kiyohara int (*mvsoc_clkgating)(struct marvell_attach_args *);
84 1.1 kiyohara
85 1.1 kiyohara
86 1.9 matt #ifdef MVSOC_CONSOLE_EARLY
87 1.9 matt static vaddr_t com_base;
88 1.9 matt
89 1.9 matt static inline uint32_t
90 1.9 matt uart_read(bus_size_t o)
91 1.9 matt {
92 1.9 matt return *(volatile uint32_t *)(com_base + (o << 2));
93 1.9 matt }
94 1.9 matt
95 1.9 matt static inline void
96 1.9 matt uart_write(bus_size_t o, uint32_t v)
97 1.9 matt {
98 1.9 matt *(volatile uint32_t *)(com_base + (o << 2)) = v;
99 1.9 matt }
100 1.9 matt
101 1.9 matt static int
102 1.9 matt mvsoc_cngetc(dev_t dv)
103 1.9 matt {
104 1.9 matt if ((uart_read(com_lsr) & LSR_RXRDY) == 0)
105 1.9 matt return -1;
106 1.9 matt
107 1.9 matt return uart_read(com_data) & 0xff;
108 1.9 matt }
109 1.9 matt
110 1.9 matt static void
111 1.9 matt mvsoc_cnputc(dev_t dv, int c)
112 1.9 matt {
113 1.9 matt int timo = 150000;
114 1.9 matt
115 1.9 matt while ((uart_read(com_lsr) & LSR_TXRDY) == 0 && --timo > 0)
116 1.9 matt ;
117 1.9 matt
118 1.9 matt uart_write(com_data, c);
119 1.9 matt
120 1.9 matt timo = 150000;
121 1.9 matt while ((uart_read(com_lsr) & LSR_TSRE) == 0 && --timo > 0)
122 1.9 matt ;
123 1.9 matt }
124 1.9 matt
125 1.9 matt static struct consdev mvsoc_earlycons = {
126 1.9 matt .cn_putc = mvsoc_cnputc,
127 1.9 matt .cn_getc = mvsoc_cngetc,
128 1.9 matt .cn_pollc = nullcnpollc,
129 1.9 matt };
130 1.9 matt #endif
131 1.9 matt
132 1.9 matt
133 1.1 kiyohara /* attributes */
134 1.1 kiyohara static struct {
135 1.1 kiyohara int tag;
136 1.1 kiyohara uint32_t attr;
137 1.1 kiyohara uint32_t target;
138 1.1 kiyohara } mvsoc_tags[] = {
139 1.1 kiyohara { MARVELL_TAG_SDRAM_CS0,
140 1.1 kiyohara MARVELL_ATTR_SDRAM_CS0, MVSOC_UNITID_DDR },
141 1.1 kiyohara { MARVELL_TAG_SDRAM_CS1,
142 1.1 kiyohara MARVELL_ATTR_SDRAM_CS1, MVSOC_UNITID_DDR },
143 1.1 kiyohara { MARVELL_TAG_SDRAM_CS2,
144 1.1 kiyohara MARVELL_ATTR_SDRAM_CS2, MVSOC_UNITID_DDR },
145 1.1 kiyohara { MARVELL_TAG_SDRAM_CS3,
146 1.1 kiyohara MARVELL_ATTR_SDRAM_CS3, MVSOC_UNITID_DDR },
147 1.1 kiyohara
148 1.17 kiyohara { MARVELL_TAG_DDR3_CS0,
149 1.17 kiyohara MARVELL_ATTR_SDRAM_CS0, MVSOC_UNITID_DDR },
150 1.17 kiyohara { MARVELL_TAG_DDR3_CS1,
151 1.17 kiyohara MARVELL_ATTR_SDRAM_CS1, MVSOC_UNITID_DDR },
152 1.17 kiyohara { MARVELL_TAG_DDR3_CS2,
153 1.17 kiyohara MARVELL_ATTR_SDRAM_CS2, MVSOC_UNITID_DDR },
154 1.17 kiyohara { MARVELL_TAG_DDR3_CS3,
155 1.17 kiyohara MARVELL_ATTR_SDRAM_CS3, MVSOC_UNITID_DDR },
156 1.17 kiyohara
157 1.1 kiyohara #if defined(ORION)
158 1.1 kiyohara { ORION_TAG_DEVICE_CS0,
159 1.1 kiyohara ORION_ATTR_DEVICE_CS0, MVSOC_UNITID_DEVBUS },
160 1.1 kiyohara { ORION_TAG_DEVICE_CS1,
161 1.1 kiyohara ORION_ATTR_DEVICE_CS1, MVSOC_UNITID_DEVBUS },
162 1.1 kiyohara { ORION_TAG_DEVICE_CS2,
163 1.1 kiyohara ORION_ATTR_DEVICE_CS2, MVSOC_UNITID_DEVBUS },
164 1.1 kiyohara { ORION_TAG_DEVICE_BOOTCS,
165 1.1 kiyohara ORION_ATTR_BOOT_CS, MVSOC_UNITID_DEVBUS },
166 1.1 kiyohara { ORION_TAG_FLASH_CS,
167 1.1 kiyohara ORION_ATTR_FLASH_CS, MVSOC_UNITID_DEVBUS },
168 1.1 kiyohara { ORION_TAG_PEX0_MEM,
169 1.6 kiyohara ORION_ATTR_PEX_MEM, MVSOC_UNITID_PEX },
170 1.1 kiyohara { ORION_TAG_PEX0_IO,
171 1.6 kiyohara ORION_ATTR_PEX_IO, MVSOC_UNITID_PEX },
172 1.1 kiyohara { ORION_TAG_PEX1_MEM,
173 1.1 kiyohara ORION_ATTR_PEX_MEM, ORION_UNITID_PEX1 },
174 1.1 kiyohara { ORION_TAG_PEX1_IO,
175 1.1 kiyohara ORION_ATTR_PEX_IO, ORION_UNITID_PEX1 },
176 1.1 kiyohara { ORION_TAG_PCI_MEM,
177 1.1 kiyohara ORION_ATTR_PCI_MEM, ORION_UNITID_PCI },
178 1.1 kiyohara { ORION_TAG_PCI_IO,
179 1.1 kiyohara ORION_ATTR_PCI_IO, ORION_UNITID_PCI },
180 1.1 kiyohara { ORION_TAG_CRYPT,
181 1.1 kiyohara ORION_ATTR_CRYPT, ORION_UNITID_CRYPT },
182 1.1 kiyohara #endif
183 1.1 kiyohara
184 1.1 kiyohara #if defined(KIRKWOOD)
185 1.1 kiyohara { KIRKWOOD_TAG_NAND,
186 1.1 kiyohara KIRKWOOD_ATTR_NAND, MVSOC_UNITID_DEVBUS },
187 1.1 kiyohara { KIRKWOOD_TAG_SPI,
188 1.1 kiyohara KIRKWOOD_ATTR_SPI, MVSOC_UNITID_DEVBUS },
189 1.1 kiyohara { KIRKWOOD_TAG_BOOTROM,
190 1.1 kiyohara KIRKWOOD_ATTR_BOOTROM, MVSOC_UNITID_DEVBUS },
191 1.1 kiyohara { KIRKWOOD_TAG_PEX_MEM,
192 1.6 kiyohara KIRKWOOD_ATTR_PEX_MEM, MVSOC_UNITID_PEX },
193 1.1 kiyohara { KIRKWOOD_TAG_PEX_IO,
194 1.6 kiyohara KIRKWOOD_ATTR_PEX_IO, MVSOC_UNITID_PEX },
195 1.6 kiyohara { KIRKWOOD_TAG_PEX1_MEM,
196 1.6 kiyohara KIRKWOOD_ATTR_PEX1_MEM, MVSOC_UNITID_PEX },
197 1.6 kiyohara { KIRKWOOD_TAG_PEX1_IO,
198 1.6 kiyohara KIRKWOOD_ATTR_PEX1_IO, MVSOC_UNITID_PEX },
199 1.1 kiyohara { KIRKWOOD_TAG_CRYPT,
200 1.1 kiyohara KIRKWOOD_ATTR_CRYPT, KIRKWOOD_UNITID_CRYPT },
201 1.1 kiyohara #endif
202 1.13 kiyohara
203 1.13 kiyohara #if defined(MV78XX0)
204 1.13 kiyohara { MV78XX0_TAG_DEVICE_CS0,
205 1.13 kiyohara MV78XX0_ATTR_DEVICE_CS0, MVSOC_UNITID_DEVBUS },
206 1.13 kiyohara { MV78XX0_TAG_DEVICE_CS1,
207 1.13 kiyohara MV78XX0_ATTR_DEVICE_CS1, MVSOC_UNITID_DEVBUS },
208 1.13 kiyohara { MV78XX0_TAG_DEVICE_CS2,
209 1.13 kiyohara MV78XX0_ATTR_DEVICE_CS2, MVSOC_UNITID_DEVBUS },
210 1.13 kiyohara { MV78XX0_TAG_DEVICE_CS3,
211 1.13 kiyohara MV78XX0_ATTR_DEVICE_CS3, MVSOC_UNITID_DEVBUS },
212 1.13 kiyohara { MV78XX0_TAG_DEVICE_BOOTCS,
213 1.13 kiyohara MV78XX0_ATTR_BOOT_CS, MVSOC_UNITID_DEVBUS },
214 1.13 kiyohara { MV78XX0_TAG_SPI,
215 1.13 kiyohara MV78XX0_ATTR_SPI, MVSOC_UNITID_DEVBUS },
216 1.13 kiyohara { MV78XX0_TAG_PEX0_MEM,
217 1.13 kiyohara MV78XX0_ATTR_PEX_0_MEM, MVSOC_UNITID_PEX },
218 1.13 kiyohara { MV78XX0_TAG_PEX01_MEM,
219 1.13 kiyohara MV78XX0_ATTR_PEX_1_MEM, MVSOC_UNITID_PEX },
220 1.13 kiyohara { MV78XX0_TAG_PEX02_MEM,
221 1.13 kiyohara MV78XX0_ATTR_PEX_2_MEM, MVSOC_UNITID_PEX },
222 1.13 kiyohara { MV78XX0_TAG_PEX03_MEM,
223 1.13 kiyohara MV78XX0_ATTR_PEX_3_MEM, MVSOC_UNITID_PEX },
224 1.13 kiyohara { MV78XX0_TAG_PEX0_IO,
225 1.13 kiyohara MV78XX0_ATTR_PEX_0_IO, MVSOC_UNITID_PEX },
226 1.13 kiyohara { MV78XX0_TAG_PEX01_IO,
227 1.13 kiyohara MV78XX0_ATTR_PEX_1_IO, MVSOC_UNITID_PEX },
228 1.13 kiyohara { MV78XX0_TAG_PEX02_IO,
229 1.13 kiyohara MV78XX0_ATTR_PEX_2_IO, MVSOC_UNITID_PEX },
230 1.13 kiyohara { MV78XX0_TAG_PEX03_IO,
231 1.13 kiyohara MV78XX0_ATTR_PEX_3_IO, MVSOC_UNITID_PEX },
232 1.13 kiyohara { MV78XX0_TAG_PEX1_MEM,
233 1.13 kiyohara MV78XX0_ATTR_PEX_0_MEM, MV78XX0_UNITID_PEX1 },
234 1.13 kiyohara { MV78XX0_TAG_PEX11_MEM,
235 1.13 kiyohara MV78XX0_ATTR_PEX_1_MEM, MV78XX0_UNITID_PEX1 },
236 1.13 kiyohara { MV78XX0_TAG_PEX12_MEM,
237 1.13 kiyohara MV78XX0_ATTR_PEX_2_MEM, MV78XX0_UNITID_PEX1 },
238 1.13 kiyohara { MV78XX0_TAG_PEX13_MEM,
239 1.13 kiyohara MV78XX0_ATTR_PEX_3_MEM, MV78XX0_UNITID_PEX1 },
240 1.13 kiyohara { MV78XX0_TAG_PEX1_IO,
241 1.13 kiyohara MV78XX0_ATTR_PEX_0_IO, MV78XX0_UNITID_PEX1 },
242 1.13 kiyohara { MV78XX0_TAG_PEX11_IO,
243 1.13 kiyohara MV78XX0_ATTR_PEX_1_IO, MV78XX0_UNITID_PEX1 },
244 1.13 kiyohara { MV78XX0_TAG_PEX12_IO,
245 1.13 kiyohara MV78XX0_ATTR_PEX_2_IO, MV78XX0_UNITID_PEX1 },
246 1.13 kiyohara { MV78XX0_TAG_PEX13_IO,
247 1.13 kiyohara MV78XX0_ATTR_PEX_3_IO, MV78XX0_UNITID_PEX1 },
248 1.13 kiyohara { MV78XX0_TAG_CRYPT,
249 1.13 kiyohara MV78XX0_ATTR_CRYPT, MV78XX0_UNITID_CRYPT },
250 1.13 kiyohara #endif
251 1.13 kiyohara
252 1.11 rkujawa #if defined(ARMADAXP)
253 1.11 rkujawa { ARMADAXP_TAG_PEX00_MEM,
254 1.11 rkujawa ARMADAXP_ATTR_PEXx0_MEM, ARMADAXP_UNITID_PEX0 },
255 1.11 rkujawa { ARMADAXP_TAG_PEX00_IO,
256 1.11 rkujawa ARMADAXP_ATTR_PEXx0_IO, ARMADAXP_UNITID_PEX0 },
257 1.11 rkujawa { ARMADAXP_TAG_PEX01_MEM,
258 1.11 rkujawa ARMADAXP_ATTR_PEXx1_MEM, ARMADAXP_UNITID_PEX0 },
259 1.11 rkujawa { ARMADAXP_TAG_PEX01_IO,
260 1.11 rkujawa ARMADAXP_ATTR_PEXx1_IO, ARMADAXP_UNITID_PEX0 },
261 1.11 rkujawa { ARMADAXP_TAG_PEX02_MEM,
262 1.11 rkujawa ARMADAXP_ATTR_PEXx2_MEM, ARMADAXP_UNITID_PEX0 },
263 1.11 rkujawa { ARMADAXP_TAG_PEX02_IO,
264 1.11 rkujawa ARMADAXP_ATTR_PEXx2_IO, ARMADAXP_UNITID_PEX0 },
265 1.11 rkujawa { ARMADAXP_TAG_PEX03_MEM,
266 1.11 rkujawa ARMADAXP_ATTR_PEXx3_MEM, ARMADAXP_UNITID_PEX0 },
267 1.11 rkujawa { ARMADAXP_TAG_PEX03_IO,
268 1.11 rkujawa ARMADAXP_ATTR_PEXx3_IO, ARMADAXP_UNITID_PEX0 },
269 1.11 rkujawa { ARMADAXP_TAG_PEX2_MEM,
270 1.11 rkujawa ARMADAXP_ATTR_PEX2_MEM, ARMADAXP_UNITID_PEX2 },
271 1.11 rkujawa { ARMADAXP_TAG_PEX2_IO,
272 1.11 rkujawa ARMADAXP_ATTR_PEX2_IO, ARMADAXP_UNITID_PEX2 },
273 1.11 rkujawa { ARMADAXP_TAG_PEX3_MEM,
274 1.11 rkujawa ARMADAXP_ATTR_PEX3_MEM, ARMADAXP_UNITID_PEX3 },
275 1.11 rkujawa { ARMADAXP_TAG_PEX3_IO,
276 1.11 rkujawa ARMADAXP_ATTR_PEX3_IO, ARMADAXP_UNITID_PEX3 },
277 1.11 rkujawa #endif
278 1.1 kiyohara };
279 1.1 kiyohara
280 1.1 kiyohara #if defined(ORION)
281 1.1 kiyohara #define ORION_1(m) MARVELL_ORION_1_ ## m
282 1.1 kiyohara #define ORION_2(m) MARVELL_ORION_2_ ## m
283 1.1 kiyohara #endif
284 1.1 kiyohara #if defined(KIRKWOOD)
285 1.1 kiyohara #undef KIRKWOOD
286 1.1 kiyohara #define KIRKWOOD(m) MARVELL_KIRKWOOD_ ## m
287 1.1 kiyohara #endif
288 1.1 kiyohara #if defined(MV78XX0)
289 1.1 kiyohara #undef MV78XX0
290 1.1 kiyohara #define MV78XX0(m) MARVELL_MV78XX0_ ## m
291 1.1 kiyohara #endif
292 1.18 kiyohara #if defined(ARMADAXP)
293 1.18 kiyohara #undef ARMADAXP
294 1.18 kiyohara #define ARMADAXP(m) MARVELL_ARMADAXP_ ## m
295 1.18 kiyohara #define ARMADA370(m) MARVELL_ARMADA370_ ## m
296 1.18 kiyohara #endif
297 1.1 kiyohara static struct {
298 1.1 kiyohara uint16_t model;
299 1.1 kiyohara uint8_t rev;
300 1.1 kiyohara const char *modelstr;
301 1.1 kiyohara const char *revstr;
302 1.1 kiyohara const char *typestr;
303 1.1 kiyohara } nametbl[] = {
304 1.1 kiyohara #if defined(ORION)
305 1.1 kiyohara { ORION_1(88F1181), 0, "MV88F1181", NULL, "Orion1" },
306 1.1 kiyohara { ORION_1(88F5082), 2, "MV88F5082", "A2", "Orion1" },
307 1.1 kiyohara { ORION_1(88F5180N), 3, "MV88F5180N","B1", "Orion1" },
308 1.1 kiyohara { ORION_1(88F5181), 0, "MV88F5181", "A0", "Orion1" },
309 1.1 kiyohara { ORION_1(88F5181), 1, "MV88F5181", "A1", "Orion1" },
310 1.1 kiyohara { ORION_1(88F5181), 2, "MV88F5181", "B0", "Orion1" },
311 1.1 kiyohara { ORION_1(88F5181), 3, "MV88F5181", "B1", "Orion1" },
312 1.1 kiyohara { ORION_1(88F5181), 8, "MV88F5181L","A0", "Orion1" },
313 1.1 kiyohara { ORION_1(88F5181), 9, "MV88F5181L","A1", "Orion1" },
314 1.1 kiyohara { ORION_1(88F5182), 0, "MV88F5182", "A0", "Orion1" },
315 1.1 kiyohara { ORION_1(88F5182), 1, "MV88F5182", "A1", "Orion1" },
316 1.1 kiyohara { ORION_1(88F5182), 2, "MV88F5182", "A2", "Orion1" },
317 1.1 kiyohara { ORION_1(88F6082), 0, "MV88F6082", "A0", "Orion1" },
318 1.1 kiyohara { ORION_1(88F6082), 1, "MV88F6082", "A1", "Orion1" },
319 1.1 kiyohara { ORION_1(88F6183), 0, "MV88F6183", "A0", "Orion1" },
320 1.1 kiyohara { ORION_1(88F6183), 1, "MV88F6183", "Z0", "Orion1" },
321 1.1 kiyohara { ORION_1(88W8660), 0, "MV88W8660", "A0", "Orion1" },
322 1.1 kiyohara { ORION_1(88W8660), 1, "MV88W8660", "A1", "Orion1" },
323 1.1 kiyohara
324 1.1 kiyohara { ORION_2(88F1281), 0, "MV88F1281", "A0", "Orion2" },
325 1.1 kiyohara { ORION_2(88F5281), 0, "MV88F5281", "A0", "Orion2" },
326 1.1 kiyohara { ORION_2(88F5281), 1, "MV88F5281", "B0", "Orion2" },
327 1.1 kiyohara { ORION_2(88F5281), 2, "MV88F5281", "C0", "Orion2" },
328 1.1 kiyohara { ORION_2(88F5281), 3, "MV88F5281", "C1", "Orion2" },
329 1.1 kiyohara { ORION_2(88F5281), 4, "MV88F5281", "D0", "Orion2" },
330 1.1 kiyohara #endif
331 1.1 kiyohara
332 1.1 kiyohara #if defined(KIRKWOOD)
333 1.1 kiyohara { KIRKWOOD(88F6180), 2, "88F6180", "A0", "Kirkwood" },
334 1.6 kiyohara { KIRKWOOD(88F6180), 3, "88F6180", "A1", "Kirkwood" },
335 1.1 kiyohara { KIRKWOOD(88F6192), 0, "88F619x", "Z0", "Kirkwood" },
336 1.1 kiyohara { KIRKWOOD(88F6192), 2, "88F619x", "A0", "Kirkwood" },
337 1.4 reinoud { KIRKWOOD(88F6192), 3, "88F619x", "A1", "Kirkwood" },
338 1.1 kiyohara { KIRKWOOD(88F6281), 0, "88F6281", "Z0", "Kirkwood" },
339 1.1 kiyohara { KIRKWOOD(88F6281), 2, "88F6281", "A0", "Kirkwood" },
340 1.1 kiyohara { KIRKWOOD(88F6281), 3, "88F6281", "A1", "Kirkwood" },
341 1.6 kiyohara { KIRKWOOD(88F6282), 0, "88F6282", "A0", "Kirkwood" },
342 1.6 kiyohara { KIRKWOOD(88F6282), 1, "88F6282", "A1", "Kirkwood" },
343 1.1 kiyohara #endif
344 1.1 kiyohara
345 1.1 kiyohara #if defined(MV78XX0)
346 1.1 kiyohara { MV78XX0(MV78100), 1, "MV78100", "A0", "Discovery Innovation" },
347 1.1 kiyohara { MV78XX0(MV78100), 2, "MV78100", "A1", "Discovery Innovation" },
348 1.1 kiyohara { MV78XX0(MV78200), 1, "MV78200", "A0", "Discovery Innovation" },
349 1.1 kiyohara #endif
350 1.11 rkujawa
351 1.11 rkujawa #if defined(ARMADAXP)
352 1.11 rkujawa { ARMADAXP(MV78130), 1, "MV78130", "A0", "Armada XP" },
353 1.11 rkujawa { ARMADAXP(MV78160), 1, "MV78160", "A0", "Armada XP" },
354 1.11 rkujawa { ARMADAXP(MV78230), 1, "MV78260", "A0", "Armada XP" },
355 1.11 rkujawa { ARMADAXP(MV78260), 1, "MV78260", "A0", "Armada XP" },
356 1.20 hsuenaga { ARMADAXP(MV78260), 2, "MV78260", "B0", "Armada XP" },
357 1.11 rkujawa { ARMADAXP(MV78460), 1, "MV78460", "A0", "Armada XP" },
358 1.11 rkujawa { ARMADAXP(MV78460), 2, "MV78460", "B0", "Armada XP" },
359 1.18 kiyohara
360 1.18 kiyohara { ARMADA370(MV6707), 0, "MV6707", "A0", "Armada 370" },
361 1.18 kiyohara { ARMADA370(MV6707), 1, "MV6707", "A1", "Armada 370" },
362 1.18 kiyohara { ARMADA370(MV6710), 0, "MV6710", "A0", "Armada 370" },
363 1.18 kiyohara { ARMADA370(MV6710), 1, "MV6710", "A1", "Armada 370" },
364 1.18 kiyohara { ARMADA370(MV6W11), 0, "MV6W11", "A0", "Armada 370" },
365 1.18 kiyohara { ARMADA370(MV6W11), 1, "MV6W11", "A1", "Armada 370" },
366 1.18 kiyohara #endif
367 1.18 kiyohara };
368 1.18 kiyohara
369 1.18 kiyohara enum marvell_tags ddr_tags[] = {
370 1.18 kiyohara MARVELL_TAG_SDRAM_CS0,
371 1.18 kiyohara MARVELL_TAG_SDRAM_CS1,
372 1.18 kiyohara MARVELL_TAG_SDRAM_CS2,
373 1.18 kiyohara MARVELL_TAG_SDRAM_CS3,
374 1.18 kiyohara
375 1.18 kiyohara MARVELL_TAG_UNDEFINED
376 1.18 kiyohara };
377 1.18 kiyohara enum marvell_tags ddr3_tags[] = {
378 1.18 kiyohara MARVELL_TAG_DDR3_CS0,
379 1.18 kiyohara MARVELL_TAG_DDR3_CS1,
380 1.18 kiyohara MARVELL_TAG_DDR3_CS2,
381 1.18 kiyohara MARVELL_TAG_DDR3_CS3,
382 1.18 kiyohara
383 1.18 kiyohara MARVELL_TAG_UNDEFINED
384 1.18 kiyohara };
385 1.18 kiyohara static struct {
386 1.18 kiyohara uint16_t model;
387 1.18 kiyohara uint8_t rev;
388 1.18 kiyohara enum marvell_tags *tags;
389 1.18 kiyohara } tagstbl[] = {
390 1.18 kiyohara #if defined(ORION)
391 1.18 kiyohara { ORION_1(88F1181), 0, ddr_tags },
392 1.18 kiyohara { ORION_1(88F5082), 2, ddr_tags },
393 1.18 kiyohara { ORION_1(88F5180N), 3, ddr_tags },
394 1.18 kiyohara { ORION_1(88F5181), 0, ddr_tags },
395 1.18 kiyohara { ORION_1(88F5181), 1, ddr_tags },
396 1.18 kiyohara { ORION_1(88F5181), 2, ddr_tags },
397 1.18 kiyohara { ORION_1(88F5181), 3, ddr_tags },
398 1.18 kiyohara { ORION_1(88F5181), 8, ddr_tags },
399 1.18 kiyohara { ORION_1(88F5181), 9, ddr_tags },
400 1.18 kiyohara { ORION_1(88F5182), 0, ddr_tags },
401 1.18 kiyohara { ORION_1(88F5182), 1, ddr_tags },
402 1.18 kiyohara { ORION_1(88F5182), 2, ddr_tags },
403 1.18 kiyohara { ORION_1(88F6082), 0, ddr_tags },
404 1.18 kiyohara { ORION_1(88F6082), 1, ddr_tags },
405 1.18 kiyohara { ORION_1(88F6183), 0, ddr_tags },
406 1.18 kiyohara { ORION_1(88F6183), 1, ddr_tags },
407 1.18 kiyohara { ORION_1(88W8660), 0, ddr_tags },
408 1.18 kiyohara { ORION_1(88W8660), 1, ddr_tags },
409 1.18 kiyohara
410 1.18 kiyohara { ORION_2(88F1281), 0, ddr_tags },
411 1.18 kiyohara { ORION_2(88F5281), 0, ddr_tags },
412 1.18 kiyohara { ORION_2(88F5281), 1, ddr_tags },
413 1.18 kiyohara { ORION_2(88F5281), 2, ddr_tags },
414 1.18 kiyohara { ORION_2(88F5281), 3, ddr_tags },
415 1.18 kiyohara { ORION_2(88F5281), 4, ddr_tags },
416 1.18 kiyohara #endif
417 1.18 kiyohara
418 1.18 kiyohara #if defined(KIRKWOOD)
419 1.18 kiyohara { KIRKWOOD(88F6180), 2, ddr_tags },
420 1.18 kiyohara { KIRKWOOD(88F6180), 3, ddr_tags },
421 1.18 kiyohara { KIRKWOOD(88F6192), 0, ddr_tags },
422 1.18 kiyohara { KIRKWOOD(88F6192), 2, ddr_tags },
423 1.18 kiyohara { KIRKWOOD(88F6192), 3, ddr_tags },
424 1.18 kiyohara { KIRKWOOD(88F6281), 0, ddr_tags },
425 1.18 kiyohara { KIRKWOOD(88F6281), 2, ddr_tags },
426 1.18 kiyohara { KIRKWOOD(88F6281), 3, ddr_tags },
427 1.18 kiyohara { KIRKWOOD(88F6282), 0, ddr_tags },
428 1.18 kiyohara { KIRKWOOD(88F6282), 1, ddr_tags },
429 1.18 kiyohara #endif
430 1.18 kiyohara
431 1.18 kiyohara #if defined(MV78XX0)
432 1.18 kiyohara { MV78XX0(MV78100), 1, ddr_tags },
433 1.18 kiyohara { MV78XX0(MV78100), 2, ddr_tags },
434 1.18 kiyohara { MV78XX0(MV78200), 1, ddr_tags },
435 1.18 kiyohara #endif
436 1.18 kiyohara
437 1.18 kiyohara #if defined(ARMADAXP)
438 1.18 kiyohara { ARMADAXP(MV78130), 1, ddr3_tags },
439 1.18 kiyohara { ARMADAXP(MV78160), 1, ddr3_tags },
440 1.18 kiyohara { ARMADAXP(MV78230), 1, ddr3_tags },
441 1.18 kiyohara { ARMADAXP(MV78260), 1, ddr3_tags },
442 1.20 hsuenaga { ARMADAXP(MV78260), 2, ddr3_tags },
443 1.18 kiyohara { ARMADAXP(MV78460), 1, ddr3_tags },
444 1.18 kiyohara { ARMADAXP(MV78460), 2, ddr3_tags },
445 1.18 kiyohara
446 1.18 kiyohara { ARMADA370(MV6707), 0, ddr3_tags },
447 1.18 kiyohara { ARMADA370(MV6707), 1, ddr3_tags },
448 1.18 kiyohara { ARMADA370(MV6710), 0, ddr3_tags },
449 1.18 kiyohara { ARMADA370(MV6710), 1, ddr3_tags },
450 1.18 kiyohara { ARMADA370(MV6W11), 0, ddr3_tags },
451 1.18 kiyohara { ARMADA370(MV6W11), 1, ddr3_tags },
452 1.11 rkujawa #endif
453 1.1 kiyohara };
454 1.1 kiyohara
455 1.18 kiyohara
456 1.1 kiyohara #define OFFSET_DEFAULT MVA_OFFSET_DEFAULT
457 1.1 kiyohara #define IRQ_DEFAULT MVA_IRQ_DEFAULT
458 1.1 kiyohara static const struct mvsoc_periph {
459 1.1 kiyohara int model;
460 1.1 kiyohara const char *name;
461 1.1 kiyohara int unit;
462 1.1 kiyohara bus_size_t offset;
463 1.1 kiyohara int irq;
464 1.1 kiyohara } mvsoc_periphs[] = {
465 1.1 kiyohara #if defined(ORION)
466 1.13 kiyohara #define ORION_IRQ_TMR (32 + MVSOC_MLMB_MLMBI_CPUTIMER0INTREQ)
467 1.13 kiyohara
468 1.13 kiyohara { ORION_1(88F1181), "mvsoctmr",0, MVSOC_TMR_BASE, ORION_IRQ_TMR },
469 1.1 kiyohara { ORION_1(88F1181), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
470 1.1 kiyohara { ORION_1(88F1181), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
471 1.1 kiyohara { ORION_1(88F1181), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
472 1.1 kiyohara { ORION_1(88F1181), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
473 1.1 kiyohara { ORION_1(88F1181), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
474 1.1 kiyohara { ORION_1(88F1181), "mvpex", 1, ORION_PEX1_BASE, ORION_IRQ_PEX1INT },
475 1.1 kiyohara
476 1.13 kiyohara { ORION_1(88F5082), "mvsoctmr",0, MVSOC_TMR_BASE, ORION_IRQ_TMR },
477 1.1 kiyohara { ORION_1(88F5082), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
478 1.1 kiyohara { ORION_1(88F5082), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
479 1.1 kiyohara { ORION_1(88F5082), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
480 1.1 kiyohara { ORION_1(88F5082), "ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
481 1.1 kiyohara { ORION_1(88F5082), "ehci", 1, ORION_USB1_BASE, ORION_IRQ_USBCNT1 },
482 1.7 kiyohara { ORION_1(88F5082), "gtidmac", 0, ORION_IDMAC_BASE, IRQ_DEFAULT },
483 1.1 kiyohara { ORION_1(88F5082), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
484 1.1 kiyohara { ORION_1(88F5082), "mvcesa", 0, ORION_CESA_BASE, ORION_IRQ_SECURITYINTR},
485 1.1 kiyohara { ORION_1(88F5082), "mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
486 1.1 kiyohara { ORION_1(88F5082), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
487 1.1 kiyohara { ORION_1(88F5082), "mvsata", 0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
488 1.1 kiyohara
489 1.13 kiyohara { ORION_1(88F5180N),"mvsoctmr",0, MVSOC_TMR_BASE, ORION_IRQ_TMR },
490 1.1 kiyohara { ORION_1(88F5180N),"mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
491 1.1 kiyohara { ORION_1(88F5180N),"com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
492 1.1 kiyohara { ORION_1(88F5180N),"com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
493 1.1 kiyohara { ORION_1(88F5180N),"ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
494 1.7 kiyohara { ORION_1(88F5180N),"gtidmac", 0, ORION_IDMAC_BASE, IRQ_DEFAULT },
495 1.1 kiyohara { ORION_1(88F5180N),"gtpci", 0, ORION_PCI_BASE, ORION_IRQ_PEX0INT },
496 1.1 kiyohara { ORION_1(88F5180N),"gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
497 1.1 kiyohara { ORION_1(88F5180N),"mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
498 1.1 kiyohara { ORION_1(88F5180N),"mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
499 1.1 kiyohara
500 1.13 kiyohara { ORION_1(88F5181), "mvsoctmr",0, MVSOC_TMR_BASE, ORION_IRQ_TMR },
501 1.1 kiyohara { ORION_1(88F5181), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
502 1.1 kiyohara { ORION_1(88F5181), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
503 1.1 kiyohara { ORION_1(88F5181), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
504 1.1 kiyohara { ORION_1(88F5181), "ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
505 1.7 kiyohara { ORION_1(88F5181), "gtidmac", 0, ORION_IDMAC_BASE, IRQ_DEFAULT },
506 1.1 kiyohara { ORION_1(88F5181), "gtpci", 0, ORION_PCI_BASE, ORION_IRQ_PEX0INT },
507 1.1 kiyohara { ORION_1(88F5181), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
508 1.1 kiyohara { ORION_1(88F5181), "mvcesa", 0, ORION_CESA_BASE, ORION_IRQ_SECURITYINTR},
509 1.1 kiyohara { ORION_1(88F5181), "mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
510 1.1 kiyohara { ORION_1(88F5181), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
511 1.1 kiyohara
512 1.13 kiyohara { ORION_1(88F5182), "mvsoctmr",0, MVSOC_TMR_BASE, ORION_IRQ_TMR },
513 1.1 kiyohara { ORION_1(88F5182), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
514 1.1 kiyohara { ORION_1(88F5182), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
515 1.1 kiyohara { ORION_1(88F5182), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
516 1.1 kiyohara { ORION_1(88F5182), "ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
517 1.1 kiyohara { ORION_1(88F5182), "ehci", 1, ORION_USB1_BASE, ORION_IRQ_USBCNT1 },
518 1.7 kiyohara { ORION_1(88F5182), "gtidmac", 0, ORION_IDMAC_BASE, IRQ_DEFAULT },
519 1.1 kiyohara { ORION_1(88F5182), "gtpci", 0, ORION_PCI_BASE, ORION_IRQ_PEX0INT },
520 1.1 kiyohara { ORION_1(88F5182), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
521 1.1 kiyohara { ORION_1(88F5182), "mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
522 1.1 kiyohara { ORION_1(88F5182), "mvsata", 0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
523 1.1 kiyohara { ORION_1(88F5182), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
524 1.1 kiyohara
525 1.13 kiyohara { ORION_1(88F6082), "mvsoctmr",0, MVSOC_TMR_BASE, ORION_IRQ_TMR },
526 1.1 kiyohara { ORION_1(88F6082), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
527 1.1 kiyohara { ORION_1(88F6082), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
528 1.1 kiyohara { ORION_1(88F6082), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
529 1.1 kiyohara { ORION_1(88F6082), "ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
530 1.1 kiyohara { ORION_1(88F6082), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
531 1.1 kiyohara { ORION_1(88F6082), "mvcesa", 0, ORION_CESA_BASE, ORION_IRQ_SECURITYINTR},
532 1.1 kiyohara { ORION_1(88F6082), "mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
533 1.1 kiyohara { ORION_1(88F6082), "mvsata", 0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
534 1.1 kiyohara { ORION_1(88F6082), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
535 1.1 kiyohara
536 1.13 kiyohara { ORION_1(88F6183), "mvsoctmr",0, MVSOC_TMR_BASE, ORION_IRQ_TMR },
537 1.1 kiyohara { ORION_1(88F6183), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
538 1.1 kiyohara { ORION_1(88F6183), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
539 1.1 kiyohara { ORION_1(88F6183), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
540 1.1 kiyohara
541 1.13 kiyohara { ORION_1(88W8660), "mvsoctmr",0, MVSOC_TMR_BASE, ORION_IRQ_TMR },
542 1.1 kiyohara { ORION_1(88W8660), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
543 1.1 kiyohara { ORION_1(88W8660), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
544 1.1 kiyohara { ORION_1(88W8660), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
545 1.1 kiyohara { ORION_1(88W8660), "ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
546 1.7 kiyohara { ORION_1(88W8660), "gtidmac", 0, ORION_IDMAC_BASE, IRQ_DEFAULT },
547 1.1 kiyohara { ORION_1(88W8660), "gtpci", 0, ORION_PCI_BASE, ORION_IRQ_PEX0INT },
548 1.1 kiyohara { ORION_1(88W8660), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
549 1.1 kiyohara { ORION_1(88W8660), "mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
550 1.1 kiyohara { ORION_1(88W8660), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
551 1.1 kiyohara
552 1.13 kiyohara { ORION_2(88F1281), "mvsoctmr",0, MVSOC_TMR_BASE, ORION_IRQ_TMR },
553 1.1 kiyohara { ORION_2(88F1281), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
554 1.1 kiyohara { ORION_2(88F1281), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
555 1.1 kiyohara { ORION_2(88F1281), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
556 1.1 kiyohara { ORION_2(88F1281), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
557 1.1 kiyohara { ORION_2(88F1281), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
558 1.1 kiyohara { ORION_2(88F1281), "mvpex", 1, ORION_PEX1_BASE, ORION_IRQ_PEX1INT },
559 1.1 kiyohara
560 1.13 kiyohara { ORION_2(88F5281), "mvsoctmr",0, MVSOC_TMR_BASE, ORION_IRQ_TMR },
561 1.1 kiyohara { ORION_2(88F5281), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
562 1.1 kiyohara { ORION_2(88F5281), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
563 1.1 kiyohara { ORION_2(88F5281), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
564 1.1 kiyohara { ORION_2(88F5281), "ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
565 1.7 kiyohara { ORION_2(88F5281), "gtidmac", 0, ORION_IDMAC_BASE, IRQ_DEFAULT },
566 1.1 kiyohara { ORION_2(88F5281), "gtpci", 0, ORION_PCI_BASE, ORION_IRQ_PEX0INT },
567 1.1 kiyohara { ORION_2(88F5281), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
568 1.1 kiyohara { ORION_2(88F5281), "mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
569 1.1 kiyohara { ORION_2(88F5281), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
570 1.1 kiyohara #endif
571 1.1 kiyohara
572 1.1 kiyohara #if defined(KIRKWOOD)
573 1.13 kiyohara #define KIRKWOOD_IRQ_TMR (64 + MVSOC_MLMB_MLMBI_CPUTIMER0INTREQ)
574 1.13 kiyohara
575 1.13 kiyohara { KIRKWOOD(88F6180),"mvsoctmr",0, MVSOC_TMR_BASE, KIRKWOOD_IRQ_TMR },
576 1.1 kiyohara { KIRKWOOD(88F6180),"mvsocgpp",0, MVSOC_GPP_BASE, KIRKWOOD_IRQ_GPIOLO7_0},
577 1.2 matt { KIRKWOOD(88F6180),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
578 1.1 kiyohara { KIRKWOOD(88F6180),"com", 0, MVSOC_COM0_BASE, KIRKWOOD_IRQ_UART0INT },
579 1.1 kiyohara { KIRKWOOD(88F6180),"com", 1, MVSOC_COM1_BASE, KIRKWOOD_IRQ_UART1INT },
580 1.1 kiyohara { KIRKWOOD(88F6180),"ehci", 0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
581 1.7 kiyohara { KIRKWOOD(88F6180),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
582 1.1 kiyohara { KIRKWOOD(88F6180),"gttwsi", 0, MVSOC_TWSI_BASE, KIRKWOOD_IRQ_TWSI },
583 1.1 kiyohara { KIRKWOOD(88F6180),"mvcesa", 0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
584 1.1 kiyohara { KIRKWOOD(88F6180),"mvgbec", 0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
585 1.1 kiyohara { KIRKWOOD(88F6180),"mvpex", 0, MVSOC_PEX_BASE, KIRKWOOD_IRQ_PEX0INT },
586 1.1 kiyohara { KIRKWOOD(88F6180),"mvsdio", 0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
587 1.1 kiyohara
588 1.13 kiyohara { KIRKWOOD(88F6192),"mvsoctmr",0, MVSOC_TMR_BASE, KIRKWOOD_IRQ_TMR },
589 1.1 kiyohara { KIRKWOOD(88F6192),"mvsocgpp",0, MVSOC_GPP_BASE, KIRKWOOD_IRQ_GPIOLO7_0},
590 1.2 matt { KIRKWOOD(88F6192),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
591 1.1 kiyohara { KIRKWOOD(88F6192),"com", 0, MVSOC_COM0_BASE, KIRKWOOD_IRQ_UART0INT },
592 1.1 kiyohara { KIRKWOOD(88F6192),"com", 1, MVSOC_COM1_BASE, KIRKWOOD_IRQ_UART1INT },
593 1.1 kiyohara { KIRKWOOD(88F6192),"ehci", 0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
594 1.7 kiyohara { KIRKWOOD(88F6192),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
595 1.1 kiyohara { KIRKWOOD(88F6192),"gttwsi", 0, MVSOC_TWSI_BASE, KIRKWOOD_IRQ_TWSI },
596 1.1 kiyohara { KIRKWOOD(88F6192),"mvcesa", 0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
597 1.1 kiyohara { KIRKWOOD(88F6192),"mvgbec", 0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
598 1.1 kiyohara { KIRKWOOD(88F6192),"mvgbec", 1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
599 1.1 kiyohara { KIRKWOOD(88F6192),"mvpex", 0, MVSOC_PEX_BASE, KIRKWOOD_IRQ_PEX0INT },
600 1.1 kiyohara { KIRKWOOD(88F6192),"mvsata", 0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
601 1.1 kiyohara { KIRKWOOD(88F6192),"mvsdio", 0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
602 1.1 kiyohara
603 1.13 kiyohara { KIRKWOOD(88F6281),"mvsoctmr",0, MVSOC_TMR_BASE, KIRKWOOD_IRQ_TMR },
604 1.1 kiyohara { KIRKWOOD(88F6281),"mvsocgpp",0, MVSOC_GPP_BASE, KIRKWOOD_IRQ_GPIOLO7_0},
605 1.2 matt { KIRKWOOD(88F6281),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
606 1.1 kiyohara { KIRKWOOD(88F6281),"com", 0, MVSOC_COM0_BASE, KIRKWOOD_IRQ_UART0INT },
607 1.1 kiyohara { KIRKWOOD(88F6281),"com", 1, MVSOC_COM1_BASE, KIRKWOOD_IRQ_UART1INT },
608 1.16 kiyohara { KIRKWOOD(88F6281),"ehci", 0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
609 1.7 kiyohara { KIRKWOOD(88F6281),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
610 1.1 kiyohara { KIRKWOOD(88F6281),"gttwsi", 0, MVSOC_TWSI_BASE, KIRKWOOD_IRQ_TWSI },
611 1.16 kiyohara { KIRKWOOD(88F6281),"mvcesa", 0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT },
612 1.16 kiyohara { KIRKWOOD(88F6281),"mvgbec", 0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
613 1.16 kiyohara { KIRKWOOD(88F6281),"mvgbec", 1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
614 1.16 kiyohara { KIRKWOOD(88F6281),"mvpex", 0, MVSOC_PEX_BASE, KIRKWOOD_IRQ_PEX0INT },
615 1.16 kiyohara { KIRKWOOD(88F6281),"mvsata", 0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
616 1.16 kiyohara { KIRKWOOD(88F6281),"mvsdio", 0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
617 1.6 kiyohara
618 1.13 kiyohara { KIRKWOOD(88F6282),"mvsoctmr",0, MVSOC_TMR_BASE, KIRKWOOD_IRQ_TMR },
619 1.6 kiyohara { KIRKWOOD(88F6282),"mvsocgpp",0, MVSOC_GPP_BASE, KIRKWOOD_IRQ_GPIOLO7_0},
620 1.6 kiyohara { KIRKWOOD(88F6282),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
621 1.8 kiyohara { KIRKWOOD(88F6282),"mvsocts", 0, KIRKWOOD_TS_BASE, IRQ_DEFAULT },
622 1.6 kiyohara { KIRKWOOD(88F6282),"com", 0, MVSOC_COM0_BASE, KIRKWOOD_IRQ_UART0INT },
623 1.6 kiyohara { KIRKWOOD(88F6282),"com", 1, MVSOC_COM1_BASE, KIRKWOOD_IRQ_UART1INT },
624 1.6 kiyohara { KIRKWOOD(88F6282),"ehci", 0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
625 1.7 kiyohara { KIRKWOOD(88F6282),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
626 1.6 kiyohara { KIRKWOOD(88F6282),"gttwsi", 0, MVSOC_TWSI_BASE, KIRKWOOD_IRQ_TWSI },
627 1.6 kiyohara { KIRKWOOD(88F6282),"gttwsi", 1, KIRKWOOD_TWSI1_BASE,KIRKWOOD_IRQ_TWSI1 },
628 1.6 kiyohara { KIRKWOOD(88F6282),"mvcesa", 0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
629 1.6 kiyohara { KIRKWOOD(88F6282),"mvgbec", 0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
630 1.6 kiyohara { KIRKWOOD(88F6282),"mvgbec", 1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
631 1.6 kiyohara { KIRKWOOD(88F6282),"mvpex", 0, MVSOC_PEX_BASE, KIRKWOOD_IRQ_PEX0INT },
632 1.6 kiyohara { KIRKWOOD(88F6282),"mvpex", 1, KIRKWOOD_PEX1_BASE,KIRKWOOD_IRQ_PEX1INT },
633 1.6 kiyohara { KIRKWOOD(88F6282),"mvsata", 0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
634 1.6 kiyohara { KIRKWOOD(88F6282),"mvsdio", 0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
635 1.1 kiyohara #endif
636 1.1 kiyohara
637 1.1 kiyohara #if defined(MV78XX0)
638 1.13 kiyohara { MV78XX0(MV78100), "mvsoctmr",0, MVSOC_TMR_BASE, MV78XX0_IRQ_TIMER0 },
639 1.13 kiyohara { MV78XX0(MV78100), "mvsocgpp",0, MVSOC_GPP_BASE, MV78XX0_IRQ_GPIO0_7 },
640 1.13 kiyohara { MV78XX0(MV78100), "com", 0, MVSOC_COM0_BASE, MV78XX0_IRQ_UART0 },
641 1.13 kiyohara { MV78XX0(MV78100), "com", 1, MVSOC_COM1_BASE, MV78XX0_IRQ_UART1 },
642 1.13 kiyohara { MV78XX0(MV78100), "com", 2, MV78XX0_COM2_BASE,MV78XX0_IRQ_UART2 },
643 1.13 kiyohara { MV78XX0(MV78100), "com", 3, MV78XX0_COM3_BASE,MV78XX0_IRQ_UART3 },
644 1.13 kiyohara { MV78XX0(MV78100), "gttwsi", 0, MVSOC_TWSI_BASE, MV78XX0_IRQ_TWSI0 },
645 1.13 kiyohara { MV78XX0(MV78100), "gttwsi", 1, MV78XX0_TWSI1_BASE,MV78XX0_IRQ_TWSI1 },
646 1.13 kiyohara { MV78XX0(MV78100), "mvgbec", 0, MV78XX0_GBE0_BASE,IRQ_DEFAULT },
647 1.13 kiyohara { MV78XX0(MV78100), "mvgbec", 1, MV78XX0_GBE1_BASE,IRQ_DEFAULT },
648 1.13 kiyohara { MV78XX0(MV78100), "mvsata", 0, MV78XX0_SATAHC_BASE,MV78XX0_IRQ_SATA },
649 1.13 kiyohara
650 1.13 kiyohara { MV78XX0(MV78200), "mvsoctmr",0, MVSOC_TMR_BASE, MV78XX0_IRQ_TIMER0 },
651 1.13 kiyohara { MV78XX0(MV78200), "mvsocgpp",0, MVSOC_GPP_BASE, MV78XX0_IRQ_GPIO0_7 },
652 1.13 kiyohara { MV78XX0(MV78200), "com", 0, MVSOC_COM0_BASE, MV78XX0_IRQ_UART0 },
653 1.13 kiyohara { MV78XX0(MV78200), "com", 1, MVSOC_COM1_BASE, MV78XX0_IRQ_UART1 },
654 1.13 kiyohara { MV78XX0(MV78200), "com", 2, MV78XX0_COM2_BASE,MV78XX0_IRQ_UART2 },
655 1.13 kiyohara { MV78XX0(MV78200), "com", 3, MV78XX0_COM3_BASE,MV78XX0_IRQ_UART3 },
656 1.13 kiyohara { MV78XX0(MV78200), "gttwsi", 0, MVSOC_TWSI_BASE, MV78XX0_IRQ_TWSI0 },
657 1.13 kiyohara { MV78XX0(MV78200), "gttwsi", 1, MV78XX0_TWSI1_BASE,MV78XX0_IRQ_TWSI1 },
658 1.13 kiyohara { MV78XX0(MV78200), "mvgbec", 0, MV78XX0_GBE0_BASE,IRQ_DEFAULT },
659 1.13 kiyohara { MV78XX0(MV78200), "mvgbec", 1, MV78XX0_GBE1_BASE,IRQ_DEFAULT },
660 1.13 kiyohara { MV78XX0(MV78200), "mvgbec", 2, MV78XX0_GBE2_BASE,IRQ_DEFAULT },
661 1.13 kiyohara { MV78XX0(MV78200), "mvgbec", 3, MV78XX0_GBE3_BASE,IRQ_DEFAULT },
662 1.13 kiyohara { MV78XX0(MV78200), "mvsata", 0, MV78XX0_SATAHC_BASE,MV78XX0_IRQ_SATA },
663 1.1 kiyohara #endif
664 1.11 rkujawa
665 1.11 rkujawa #if defined(ARMADAXP)
666 1.11 rkujawa { ARMADAXP(MV78130), "mvsoctmr",0,MVSOC_TMR_BASE, ARMADAXP_IRQ_TIMER0 },
667 1.13 kiyohara { ARMADAXP(MV78130), "com", 0, MVSOC_COM0_BASE, ARMADAXP_IRQ_UART0 },
668 1.13 kiyohara { ARMADAXP(MV78130), "com", 1, MVSOC_COM1_BASE, ARMADAXP_IRQ_UART1 },
669 1.13 kiyohara { ARMADAXP(MV78130), "com", 2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
670 1.13 kiyohara { ARMADAXP(MV78130), "com", 3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
671 1.16 kiyohara { ARMADAXP(MV78130), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
672 1.13 kiyohara { ARMADAXP(MV78130), "gttwsi", 0, MVSOC_TWSI_BASE, ARMADAXP_IRQ_TWSI0 },
673 1.13 kiyohara { ARMADAXP(MV78130), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
674 1.13 kiyohara { ARMADAXP(MV78130), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
675 1.13 kiyohara { ARMADAXP(MV78130), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
676 1.13 kiyohara { ARMADAXP(MV78130), "ehci", 0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
677 1.13 kiyohara { ARMADAXP(MV78130), "ehci", 1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
678 1.13 kiyohara { ARMADAXP(MV78130), "ehci", 2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
679 1.13 kiyohara { ARMADAXP(MV78130), "mvpex", 0, MVSOC_PEX_BASE, ARMADAXP_IRQ_PEX00 },
680 1.13 kiyohara { ARMADAXP(MV78130), "mvpex", 1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
681 1.13 kiyohara { ARMADAXP(MV78130), "mvpex", 2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
682 1.13 kiyohara { ARMADAXP(MV78130), "mvpex", 3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
683 1.13 kiyohara { ARMADAXP(MV78130), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
684 1.13 kiyohara { ARMADAXP(MV78130), "mvspi", 0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
685 1.13 kiyohara { ARMADAXP(MV78130), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
686 1.19 hsuenaga { ARMADAXP(MV78130), "mvxpe", 0, ARMADAXP_GBE0_BASE,ARMADAXP_IRQ_GBE0_TH_RXTX },
687 1.19 hsuenaga #if NMVXPE > 0
688 1.22 hsuenaga { ARMADAXP(MV78130), "mvxpbm", 0, MVA_OFFSET_DEFAULT,IRQ_DEFAULT },
689 1.19 hsuenaga { ARMADAXP(MV78130), "mvxpe", 1, ARMADAXP_GBE1_BASE,ARMADAXP_IRQ_GBE1_TH_RXTX },
690 1.19 hsuenaga { ARMADAXP(MV78130), "mvxpe", 2, ARMADAXP_GBE2_BASE,ARMADAXP_IRQ_GBE2_TH_RXTX },
691 1.19 hsuenaga #else
692 1.13 kiyohara { ARMADAXP(MV78130), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
693 1.13 kiyohara { ARMADAXP(MV78130), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
694 1.19 hsuenaga #endif
695 1.13 kiyohara { ARMADAXP(MV78130), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
696 1.13 kiyohara { ARMADAXP(MV78130), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
697 1.11 rkujawa
698 1.11 rkujawa { ARMADAXP(MV78160), "mvsoctmr",0,MVSOC_TMR_BASE, ARMADAXP_IRQ_TIMER0 },
699 1.13 kiyohara { ARMADAXP(MV78160), "com", 0, MVSOC_COM0_BASE, ARMADAXP_IRQ_UART0 },
700 1.13 kiyohara { ARMADAXP(MV78160), "com", 1, MVSOC_COM1_BASE, ARMADAXP_IRQ_UART1 },
701 1.13 kiyohara { ARMADAXP(MV78160), "com", 2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
702 1.13 kiyohara { ARMADAXP(MV78160), "com", 3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
703 1.16 kiyohara { ARMADAXP(MV78160), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
704 1.13 kiyohara { ARMADAXP(MV78160), "gttwsi", 0, MVSOC_TWSI_BASE, ARMADAXP_IRQ_TWSI0 },
705 1.13 kiyohara { ARMADAXP(MV78160), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
706 1.13 kiyohara { ARMADAXP(MV78160), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
707 1.13 kiyohara { ARMADAXP(MV78160), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
708 1.13 kiyohara { ARMADAXP(MV78160), "ehci", 0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
709 1.13 kiyohara { ARMADAXP(MV78160), "ehci", 1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
710 1.13 kiyohara { ARMADAXP(MV78160), "ehci", 2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
711 1.13 kiyohara { ARMADAXP(MV78160), "mvpex", 0, MVSOC_PEX_BASE, ARMADAXP_IRQ_PEX00 },
712 1.13 kiyohara { ARMADAXP(MV78160), "mvpex", 1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
713 1.13 kiyohara { ARMADAXP(MV78160), "mvpex", 2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
714 1.13 kiyohara { ARMADAXP(MV78160), "mvpex", 3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
715 1.13 kiyohara { ARMADAXP(MV78160), "mvpex", 4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
716 1.13 kiyohara { ARMADAXP(MV78160), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
717 1.13 kiyohara { ARMADAXP(MV78160), "mvspi", 0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
718 1.13 kiyohara { ARMADAXP(MV78160), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
719 1.19 hsuenaga #if NMVXPE > 0
720 1.22 hsuenaga { ARMADAXP(MV78160), "mvxpbm", 0, MVA_OFFSET_DEFAULT,IRQ_DEFAULT },
721 1.19 hsuenaga { ARMADAXP(MV78160), "mvxpe", 0, ARMADAXP_GBE0_BASE,ARMADAXP_IRQ_GBE0_TH_RXTX },
722 1.19 hsuenaga { ARMADAXP(MV78160), "mvxpe", 1, ARMADAXP_GBE1_BASE,ARMADAXP_IRQ_GBE1_TH_RXTX },
723 1.19 hsuenaga { ARMADAXP(MV78160), "mvxpe", 2, ARMADAXP_GBE2_BASE,ARMADAXP_IRQ_GBE2_TH_RXTX },
724 1.19 hsuenaga { ARMADAXP(MV78160), "mvxpe", 3, ARMADAXP_GBE3_BASE,ARMADAXP_IRQ_GBE3_TH_RXTX },
725 1.19 hsuenaga #else
726 1.13 kiyohara { ARMADAXP(MV78160), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
727 1.13 kiyohara { ARMADAXP(MV78160), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
728 1.13 kiyohara { ARMADAXP(MV78160), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
729 1.13 kiyohara { ARMADAXP(MV78160), "mvgbec", 3, ARMADAXP_GBE3_BASE,IRQ_DEFAULT },
730 1.19 hsuenaga #endif
731 1.13 kiyohara { ARMADAXP(MV78160), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
732 1.13 kiyohara { ARMADAXP(MV78160), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
733 1.11 rkujawa
734 1.11 rkujawa { ARMADAXP(MV78230), "mvsoctmr",0,MVSOC_TMR_BASE, ARMADAXP_IRQ_TIMER0 },
735 1.13 kiyohara { ARMADAXP(MV78230), "com", 0, MVSOC_COM0_BASE, ARMADAXP_IRQ_UART0 },
736 1.13 kiyohara { ARMADAXP(MV78230), "com", 1, MVSOC_COM1_BASE, ARMADAXP_IRQ_UART1 },
737 1.13 kiyohara { ARMADAXP(MV78230), "com", 2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
738 1.13 kiyohara { ARMADAXP(MV78230), "com", 3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
739 1.16 kiyohara { ARMADAXP(MV78230), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
740 1.13 kiyohara { ARMADAXP(MV78230), "gttwsi", 0, MVSOC_TWSI_BASE, ARMADAXP_IRQ_TWSI0 },
741 1.13 kiyohara { ARMADAXP(MV78230), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
742 1.13 kiyohara { ARMADAXP(MV78230), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
743 1.13 kiyohara { ARMADAXP(MV78230), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
744 1.13 kiyohara { ARMADAXP(MV78230), "ehci", 0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
745 1.13 kiyohara { ARMADAXP(MV78230), "ehci", 1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
746 1.13 kiyohara { ARMADAXP(MV78230), "ehci", 2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
747 1.13 kiyohara { ARMADAXP(MV78230), "mvpex", 0, MVSOC_PEX_BASE, ARMADAXP_IRQ_PEX00 },
748 1.13 kiyohara { ARMADAXP(MV78230), "mvpex", 1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
749 1.13 kiyohara { ARMADAXP(MV78230), "mvpex", 2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
750 1.13 kiyohara { ARMADAXP(MV78230), "mvpex", 3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
751 1.13 kiyohara { ARMADAXP(MV78230), "mvpex", 4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
752 1.13 kiyohara { ARMADAXP(MV78230), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
753 1.13 kiyohara { ARMADAXP(MV78230), "mvspi", 0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
754 1.13 kiyohara { ARMADAXP(MV78230), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
755 1.19 hsuenaga #if NMVXPE > 0
756 1.22 hsuenaga { ARMADAXP(MV78230), "mvxpbm", 0, MVA_OFFSET_DEFAULT,IRQ_DEFAULT },
757 1.19 hsuenaga { ARMADAXP(MV78230), "mvxpe", 0, ARMADAXP_GBE0_BASE,ARMADAXP_IRQ_GBE0_TH_RXTX },
758 1.19 hsuenaga { ARMADAXP(MV78230), "mvxpe", 1, ARMADAXP_GBE1_BASE,ARMADAXP_IRQ_GBE1_TH_RXTX },
759 1.19 hsuenaga { ARMADAXP(MV78230), "mvxpe", 2, ARMADAXP_GBE2_BASE,ARMADAXP_IRQ_GBE2_TH_RXTX },
760 1.19 hsuenaga #else
761 1.13 kiyohara { ARMADAXP(MV78230), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
762 1.13 kiyohara { ARMADAXP(MV78230), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
763 1.13 kiyohara { ARMADAXP(MV78230), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
764 1.19 hsuenaga #endif
765 1.13 kiyohara { ARMADAXP(MV78230), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
766 1.13 kiyohara { ARMADAXP(MV78230), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
767 1.11 rkujawa
768 1.11 rkujawa { ARMADAXP(MV78260), "mvsoctmr",0,MVSOC_TMR_BASE, ARMADAXP_IRQ_TIMER0 },
769 1.13 kiyohara { ARMADAXP(MV78260), "com", 0, MVSOC_COM0_BASE, ARMADAXP_IRQ_UART0 },
770 1.13 kiyohara { ARMADAXP(MV78260), "com", 1, MVSOC_COM1_BASE, ARMADAXP_IRQ_UART1 },
771 1.13 kiyohara { ARMADAXP(MV78260), "com", 2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
772 1.13 kiyohara { ARMADAXP(MV78260), "com", 3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
773 1.16 kiyohara { ARMADAXP(MV78260), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
774 1.13 kiyohara { ARMADAXP(MV78260), "gttwsi", 0, MVSOC_TWSI_BASE, ARMADAXP_IRQ_TWSI0 },
775 1.13 kiyohara { ARMADAXP(MV78260), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
776 1.13 kiyohara { ARMADAXP(MV78260), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
777 1.13 kiyohara { ARMADAXP(MV78260), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
778 1.13 kiyohara { ARMADAXP(MV78260), "ehci", 0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
779 1.13 kiyohara { ARMADAXP(MV78260), "ehci", 1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
780 1.13 kiyohara { ARMADAXP(MV78260), "ehci", 2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
781 1.13 kiyohara { ARMADAXP(MV78260), "mvpex", 0, MVSOC_PEX_BASE, ARMADAXP_IRQ_PEX00 },
782 1.13 kiyohara { ARMADAXP(MV78260), "mvpex", 1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
783 1.13 kiyohara { ARMADAXP(MV78260), "mvpex", 2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
784 1.13 kiyohara { ARMADAXP(MV78260), "mvpex", 3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
785 1.13 kiyohara { ARMADAXP(MV78260), "mvpex", 4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
786 1.13 kiyohara { ARMADAXP(MV78260), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
787 1.13 kiyohara { ARMADAXP(MV78260), "mvspi", 0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
788 1.13 kiyohara { ARMADAXP(MV78260), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
789 1.19 hsuenaga #if NMVXPE > 0
790 1.22 hsuenaga { ARMADAXP(MV78260), "mvxpbm", 0, MVA_OFFSET_DEFAULT,IRQ_DEFAULT },
791 1.19 hsuenaga { ARMADAXP(MV78260), "mvxpe", 0, ARMADAXP_GBE0_BASE,ARMADAXP_IRQ_GBE0_TH_RXTX },
792 1.19 hsuenaga { ARMADAXP(MV78260), "mvxpe", 1, ARMADAXP_GBE1_BASE,ARMADAXP_IRQ_GBE1_TH_RXTX },
793 1.19 hsuenaga { ARMADAXP(MV78260), "mvxpe", 2, ARMADAXP_GBE2_BASE,ARMADAXP_IRQ_GBE2_TH_RXTX },
794 1.19 hsuenaga { ARMADAXP(MV78260), "mvxpe", 3, ARMADAXP_GBE3_BASE,ARMADAXP_IRQ_GBE3_TH_RXTX },
795 1.19 hsuenaga #else
796 1.13 kiyohara { ARMADAXP(MV78260), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
797 1.13 kiyohara { ARMADAXP(MV78260), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
798 1.13 kiyohara { ARMADAXP(MV78260), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
799 1.13 kiyohara { ARMADAXP(MV78260), "mvgbec", 3, ARMADAXP_GBE3_BASE,IRQ_DEFAULT },
800 1.19 hsuenaga #endif
801 1.13 kiyohara { ARMADAXP(MV78260), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
802 1.13 kiyohara { ARMADAXP(MV78260), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
803 1.11 rkujawa
804 1.11 rkujawa { ARMADAXP(MV78460), "mvsoctmr",0,MVSOC_TMR_BASE, ARMADAXP_IRQ_TIMER0 },
805 1.13 kiyohara { ARMADAXP(MV78460), "com", 0, MVSOC_COM0_BASE, ARMADAXP_IRQ_UART0 },
806 1.13 kiyohara { ARMADAXP(MV78460), "com", 1, MVSOC_COM1_BASE, ARMADAXP_IRQ_UART1 },
807 1.13 kiyohara { ARMADAXP(MV78460), "com", 2, ARMADAXP_COM2_BASE,ARMADAXP_IRQ_UART2 },
808 1.13 kiyohara { ARMADAXP(MV78460), "com", 3, ARMADAXP_COM3_BASE,ARMADAXP_IRQ_UART3 },
809 1.16 kiyohara { ARMADAXP(MV78460), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
810 1.13 kiyohara { ARMADAXP(MV78460), "gttwsi", 0, MVSOC_TWSI_BASE, ARMADAXP_IRQ_TWSI0 },
811 1.13 kiyohara { ARMADAXP(MV78460), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
812 1.13 kiyohara { ARMADAXP(MV78460), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
813 1.13 kiyohara { ARMADAXP(MV78460), "gtidmac",1, ARMADAXP_XORE1_BASE,IRQ_DEFAULT },
814 1.13 kiyohara { ARMADAXP(MV78460), "ehci", 0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
815 1.13 kiyohara { ARMADAXP(MV78460), "ehci", 1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
816 1.13 kiyohara { ARMADAXP(MV78460), "ehci", 2, ARMADAXP_USB2_BASE,ARMADAXP_IRQ_USB2 },
817 1.13 kiyohara { ARMADAXP(MV78460), "mvpex", 0, MVSOC_PEX_BASE, ARMADAXP_IRQ_PEX00 },
818 1.13 kiyohara { ARMADAXP(MV78460), "mvpex", 1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
819 1.13 kiyohara { ARMADAXP(MV78460), "mvpex", 2, ARMADAXP_PEX02_BASE,ARMADAXP_IRQ_PEX02 },
820 1.13 kiyohara { ARMADAXP(MV78460), "mvpex", 3, ARMADAXP_PEX03_BASE,ARMADAXP_IRQ_PEX03 },
821 1.13 kiyohara { ARMADAXP(MV78460), "mvpex", 4, ARMADAXP_PEX2_BASE,ARMADAXP_IRQ_PEX2 },
822 1.13 kiyohara { ARMADAXP(MV78460), "mvpex", 5, ARMADAXP_PEX3_BASE,ARMADAXP_IRQ_PEX3 },
823 1.13 kiyohara { ARMADAXP(MV78460), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
824 1.13 kiyohara { ARMADAXP(MV78460), "mvspi", 0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
825 1.13 kiyohara { ARMADAXP(MV78460), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
826 1.19 hsuenaga #if NMVXPE > 0
827 1.22 hsuenaga { ARMADAXP(MV78460), "mvxpbm", 0, MVA_OFFSET_DEFAULT,IRQ_DEFAULT },
828 1.19 hsuenaga { ARMADAXP(MV78460), "mvxpe", 0, ARMADAXP_GBE0_BASE,ARMADAXP_IRQ_GBE0_TH_RXTX },
829 1.19 hsuenaga { ARMADAXP(MV78460), "mvxpe", 1, ARMADAXP_GBE1_BASE,ARMADAXP_IRQ_GBE1_TH_RXTX },
830 1.19 hsuenaga { ARMADAXP(MV78460), "mvxpe", 2, ARMADAXP_GBE2_BASE,ARMADAXP_IRQ_GBE2_TH_RXTX },
831 1.19 hsuenaga { ARMADAXP(MV78460), "mvxpe", 3, ARMADAXP_GBE3_BASE,ARMADAXP_IRQ_GBE3_TH_RXTX },
832 1.19 hsuenaga #else
833 1.13 kiyohara { ARMADAXP(MV78460), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
834 1.13 kiyohara { ARMADAXP(MV78460), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
835 1.13 kiyohara { ARMADAXP(MV78460), "mvgbec", 2, ARMADAXP_GBE2_BASE,IRQ_DEFAULT },
836 1.13 kiyohara { ARMADAXP(MV78460), "mvgbec", 3, ARMADAXP_GBE3_BASE,IRQ_DEFAULT },
837 1.19 hsuenaga #endif
838 1.13 kiyohara { ARMADAXP(MV78460), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
839 1.13 kiyohara { ARMADAXP(MV78460), "mvcesa", 1, ARMADAXP_CESA1_BASE,ARMADAXP_IRQ_CESA1 },
840 1.18 kiyohara
841 1.18 kiyohara { ARMADA370(MV6710), "mvsoctmr",0,MVSOC_TMR_BASE, ARMADAXP_IRQ_TIMER0 },
842 1.18 kiyohara { ARMADA370(MV6710), "com", 0, MVSOC_COM0_BASE, ARMADAXP_IRQ_UART0 },
843 1.18 kiyohara { ARMADA370(MV6710), "com", 1, MVSOC_COM1_BASE, ARMADAXP_IRQ_UART1 },
844 1.18 kiyohara { ARMADA370(MV6710), "mvsocrtc",0,ARMADAXP_RTC_BASE,ARMADAXP_IRQ_RTC },
845 1.18 kiyohara { ARMADA370(MV6710), "gttwsi", 0, MVSOC_TWSI_BASE, ARMADAXP_IRQ_TWSI0 },
846 1.18 kiyohara { ARMADA370(MV6710), "gttwsi", 1, ARMADAXP_TWSI1_BASE,ARMADAXP_IRQ_TWSI1 },
847 1.18 kiyohara { ARMADA370(MV6710), "gtidmac",0, ARMADAXP_XORE0_BASE,IRQ_DEFAULT },
848 1.18 kiyohara { ARMADA370(MV6710), "ehci", 0, ARMADAXP_USB0_BASE,ARMADAXP_IRQ_USB0 },
849 1.18 kiyohara { ARMADA370(MV6710), "ehci", 1, ARMADAXP_USB1_BASE,ARMADAXP_IRQ_USB1 },
850 1.18 kiyohara { ARMADA370(MV6710), "mvpex", 0, MVSOC_PEX_BASE, ARMADAXP_IRQ_PEX00 },
851 1.18 kiyohara { ARMADA370(MV6710), "mvpex", 1, ARMADAXP_PEX01_BASE,ARMADAXP_IRQ_PEX01 },
852 1.18 kiyohara { ARMADA370(MV6710), "mvsata", 0, ARMADAXP_SATAHC_BASE,ARMADAXP_IRQ_SATA0 },
853 1.18 kiyohara { ARMADA370(MV6710), "mvspi", 0, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
854 1.18 kiyohara { ARMADA370(MV6710), "mvspi", 1, ARMADAXP_SPI_BASE,ARMADAXP_IRQ_SPI },
855 1.18 kiyohara { ARMADA370(MV6710), "mvsdio", 0, ARMADAXP_SDIO_BASE,ARMADAXP_IRQ_SDIO },
856 1.19 hsuenaga #if NMVXPE > 0
857 1.22 hsuenaga { ARMADA370(MV6710), "mvxpbm", 0, MVA_OFFSET_DEFAULT,IRQ_DEFAULT },
858 1.19 hsuenaga { ARMADA370(MV6710), "mvxpe", 0, ARMADAXP_GBE0_BASE,ARMADAXP_IRQ_GBE0_TH_RXTX },
859 1.19 hsuenaga { ARMADA370(MV6710), "mvxpe", 1, ARMADAXP_GBE1_BASE,ARMADAXP_IRQ_GBE1_TH_RXTX },
860 1.19 hsuenaga #else
861 1.18 kiyohara { ARMADA370(MV6710), "mvgbec", 0, ARMADAXP_GBE0_BASE,IRQ_DEFAULT },
862 1.18 kiyohara { ARMADA370(MV6710), "mvgbec", 1, ARMADAXP_GBE1_BASE,IRQ_DEFAULT },
863 1.19 hsuenaga #endif
864 1.18 kiyohara { ARMADA370(MV6710), "mvcesa", 0, ARMADAXP_CESA0_BASE,ARMADAXP_IRQ_CESA0 },
865 1.11 rkujawa #endif
866 1.1 kiyohara };
867 1.1 kiyohara
868 1.1 kiyohara
869 1.1 kiyohara CFATTACH_DECL_NEW(mvsoc, sizeof(struct mvsoc_softc),
870 1.1 kiyohara mvsoc_match, mvsoc_attach, NULL, NULL);
871 1.1 kiyohara
872 1.1 kiyohara /* ARGSUSED */
873 1.1 kiyohara static int
874 1.1 kiyohara mvsoc_match(device_t parent, struct cfdata *match, void *aux)
875 1.1 kiyohara {
876 1.1 kiyohara
877 1.1 kiyohara return 1;
878 1.1 kiyohara }
879 1.1 kiyohara
880 1.1 kiyohara /* ARGSUSED */
881 1.1 kiyohara static void
882 1.1 kiyohara mvsoc_attach(device_t parent, device_t self, void *aux)
883 1.1 kiyohara {
884 1.1 kiyohara struct mvsoc_softc *sc = device_private(self);
885 1.1 kiyohara struct marvell_attach_args mva;
886 1.18 kiyohara enum marvell_tags *tags;
887 1.1 kiyohara uint16_t model;
888 1.1 kiyohara uint8_t rev;
889 1.1 kiyohara int i;
890 1.1 kiyohara
891 1.1 kiyohara sc->sc_dev = self;
892 1.1 kiyohara sc->sc_iot = &mvsoc_bs_tag;
893 1.13 kiyohara sc->sc_addr = vtophys(regbase);
894 1.1 kiyohara sc->sc_dmat = &mvsoc_bus_dma_tag;
895 1.1 kiyohara if (bus_space_map(sc->sc_iot, sc->sc_addr, 0x100000, 0, &sc->sc_ioh) !=
896 1.1 kiyohara 0) {
897 1.1 kiyohara aprint_error_dev(self, "can't map registers\n");
898 1.1 kiyohara return;
899 1.1 kiyohara }
900 1.1 kiyohara
901 1.1 kiyohara model = mvsoc_model();
902 1.1 kiyohara rev = mvsoc_rev();
903 1.1 kiyohara for (i = 0; i < __arraycount(nametbl); i++)
904 1.1 kiyohara if (nametbl[i].model == model && nametbl[i].rev == rev)
905 1.1 kiyohara break;
906 1.1 kiyohara if (i >= __arraycount(nametbl))
907 1.1 kiyohara panic("unknown SoC: model 0x%04x, rev 0x%02x", model, rev);
908 1.1 kiyohara
909 1.1 kiyohara aprint_normal(": Marvell %s %s%s %s\n",
910 1.1 kiyohara nametbl[i].modelstr,
911 1.1 kiyohara nametbl[i].revstr != NULL ? "Rev. " : "",
912 1.1 kiyohara nametbl[i].revstr != NULL ? nametbl[i].revstr : "",
913 1.1 kiyohara nametbl[i].typestr);
914 1.1 kiyohara aprint_normal("%s: CPU Clock %d.%03d MHz"
915 1.1 kiyohara " SysClock %d.%03d MHz TClock %d.%03d MHz\n",
916 1.1 kiyohara device_xname(self),
917 1.1 kiyohara mvPclk / 1000000, (mvPclk / 1000) % 1000,
918 1.1 kiyohara mvSysclk / 1000000, (mvSysclk / 1000) % 1000,
919 1.1 kiyohara mvTclk / 1000000, (mvTclk / 1000) % 1000);
920 1.1 kiyohara aprint_naive("\n");
921 1.1 kiyohara
922 1.1 kiyohara mvsoc_intr_init();
923 1.1 kiyohara
924 1.18 kiyohara for (i = 0; i < __arraycount(tagstbl); i++)
925 1.18 kiyohara if (tagstbl[i].model == model && tagstbl[i].rev == rev)
926 1.18 kiyohara break;
927 1.18 kiyohara if (i >= __arraycount(tagstbl))
928 1.18 kiyohara panic("unknown SoC: model 0x%04x, rev 0x%02x", model, rev);
929 1.18 kiyohara tags = tagstbl[i].tags;
930 1.18 kiyohara
931 1.21 hsuenaga if (boothowto & (AB_VERBOSE | AB_DEBUG))
932 1.21 hsuenaga mvsoc_target_dump(sc);
933 1.21 hsuenaga
934 1.1 kiyohara for (i = 0; i < __arraycount(mvsoc_periphs); i++) {
935 1.1 kiyohara if (mvsoc_periphs[i].model != model)
936 1.1 kiyohara continue;
937 1.1 kiyohara
938 1.1 kiyohara mva.mva_name = mvsoc_periphs[i].name;
939 1.1 kiyohara mva.mva_model = model;
940 1.1 kiyohara mva.mva_revision = rev;
941 1.1 kiyohara mva.mva_iot = sc->sc_iot;
942 1.1 kiyohara mva.mva_ioh = sc->sc_ioh;
943 1.1 kiyohara mva.mva_unit = mvsoc_periphs[i].unit;
944 1.1 kiyohara mva.mva_addr = sc->sc_addr;
945 1.1 kiyohara mva.mva_offset = mvsoc_periphs[i].offset;
946 1.1 kiyohara mva.mva_size = 0;
947 1.1 kiyohara mva.mva_dmat = sc->sc_dmat;
948 1.1 kiyohara mva.mva_irq = mvsoc_periphs[i].irq;
949 1.18 kiyohara mva.mva_tags = tags;
950 1.1 kiyohara
951 1.16 kiyohara /* Skip clock disabled devices */
952 1.16 kiyohara if (mvsoc_clkgating != NULL && mvsoc_clkgating(&mva)) {
953 1.16 kiyohara aprint_normal_dev(self, "%s%d clock disabled\n",
954 1.16 kiyohara mvsoc_periphs[i].name, mvsoc_periphs[i].unit);
955 1.16 kiyohara continue;
956 1.16 kiyohara }
957 1.16 kiyohara
958 1.1 kiyohara config_found_sm_loc(sc->sc_dev, "mvsoc", NULL, &mva,
959 1.1 kiyohara mvsoc_print, mvsoc_search);
960 1.1 kiyohara }
961 1.1 kiyohara }
962 1.1 kiyohara
963 1.1 kiyohara static int
964 1.1 kiyohara mvsoc_print(void *aux, const char *pnp)
965 1.1 kiyohara {
966 1.1 kiyohara struct marvell_attach_args *mva = aux;
967 1.1 kiyohara
968 1.1 kiyohara if (pnp)
969 1.1 kiyohara aprint_normal("%s at %s unit %d",
970 1.1 kiyohara mva->mva_name, pnp, mva->mva_unit);
971 1.1 kiyohara else {
972 1.1 kiyohara if (mva->mva_unit != MVA_UNIT_DEFAULT)
973 1.1 kiyohara aprint_normal(" unit %d", mva->mva_unit);
974 1.1 kiyohara if (mva->mva_offset != MVA_OFFSET_DEFAULT) {
975 1.1 kiyohara aprint_normal(" offset 0x%04lx", mva->mva_offset);
976 1.1 kiyohara if (mva->mva_size > 0)
977 1.1 kiyohara aprint_normal("-0x%04lx",
978 1.1 kiyohara mva->mva_offset + mva->mva_size - 1);
979 1.1 kiyohara }
980 1.1 kiyohara if (mva->mva_irq != MVA_IRQ_DEFAULT)
981 1.1 kiyohara aprint_normal(" irq %d", mva->mva_irq);
982 1.1 kiyohara }
983 1.1 kiyohara
984 1.1 kiyohara return UNCONF;
985 1.1 kiyohara }
986 1.1 kiyohara
987 1.1 kiyohara /* ARGSUSED */
988 1.1 kiyohara static int
989 1.1 kiyohara mvsoc_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
990 1.1 kiyohara {
991 1.1 kiyohara
992 1.1 kiyohara return config_match(parent, cf, aux);
993 1.1 kiyohara }
994 1.1 kiyohara
995 1.1 kiyohara /* ARGSUSED */
996 1.1 kiyohara int
997 1.1 kiyohara marvell_winparams_by_tag(device_t dev, int tag, int *target, int *attribute,
998 1.1 kiyohara uint64_t *base, uint32_t *size)
999 1.1 kiyohara {
1000 1.1 kiyohara uint32_t base32;
1001 1.1 kiyohara int rv;
1002 1.1 kiyohara
1003 1.1 kiyohara rv = mvsoc_target(tag, target, attribute, &base32, size);
1004 1.1 kiyohara *base = base32;
1005 1.1 kiyohara if (rv == -1)
1006 1.1 kiyohara return -1;
1007 1.1 kiyohara return 0;
1008 1.1 kiyohara }
1009 1.1 kiyohara
1010 1.1 kiyohara
1011 1.1 kiyohara /*
1012 1.1 kiyohara * These functions is called before bus_space is initialized.
1013 1.1 kiyohara */
1014 1.1 kiyohara
1015 1.1 kiyohara void
1016 1.1 kiyohara mvsoc_bootstrap(bus_addr_t iobase)
1017 1.1 kiyohara {
1018 1.1 kiyohara
1019 1.1 kiyohara regbase = iobase;
1020 1.1 kiyohara dsc_base = iobase + MVSOC_DSC_BASE;
1021 1.1 kiyohara mlmb_base = iobase + MVSOC_MLMB_BASE;
1022 1.1 kiyohara pex_base = iobase + MVSOC_PEX_BASE;
1023 1.9 matt #ifdef MVSOC_CONSOLE_EARLY
1024 1.9 matt com_base = iobase + MVSOC_COM0_BASE;
1025 1.9 matt cn_tab = &mvsoc_earlycons;
1026 1.9 matt printf("Hello\n");
1027 1.9 matt #endif
1028 1.1 kiyohara }
1029 1.1 kiyohara
1030 1.1 kiyohara /*
1031 1.1 kiyohara * We can read register of PCI configurations from (MVSOC_PEX_BASE + 0).
1032 1.1 kiyohara */
1033 1.1 kiyohara uint16_t
1034 1.5 matt mvsoc_model(void)
1035 1.1 kiyohara {
1036 1.1 kiyohara /*
1037 1.1 kiyohara * We read product-id from vendor/device register of PCI-Express.
1038 1.1 kiyohara */
1039 1.1 kiyohara uint32_t reg;
1040 1.1 kiyohara uint16_t model;
1041 1.1 kiyohara
1042 1.1 kiyohara KASSERT(regbase != 0xffffffff);
1043 1.1 kiyohara
1044 1.1 kiyohara reg = *(volatile uint32_t *)(pex_base + PCI_ID_REG);
1045 1.1 kiyohara model = PCI_PRODUCT(reg);
1046 1.1 kiyohara
1047 1.1 kiyohara #if defined(ORION)
1048 1.1 kiyohara if (model == PCI_PRODUCT_MARVELL_88F5182) {
1049 1.1 kiyohara reg = *(volatile uint32_t *)(regbase + ORION_PMI_BASE +
1050 1.1 kiyohara ORION_PMI_SAMPLE_AT_RESET);
1051 1.1 kiyohara if ((reg & ORION_PMISMPL_TCLK_MASK) == 0)
1052 1.1 kiyohara model = PCI_PRODUCT_MARVELL_88F5082;
1053 1.1 kiyohara }
1054 1.1 kiyohara #endif
1055 1.14 kiyohara #if defined(KIRKWOOD)
1056 1.14 kiyohara if (model == PCI_PRODUCT_MARVELL_88F6281) {
1057 1.14 kiyohara reg = *(volatile uint32_t *)(regbase + KIRKWOOD_MISC_BASE +
1058 1.14 kiyohara KIRKWOOD_MISC_DEVICEID);
1059 1.14 kiyohara if (reg == 1) /* 88F6192 is 1 */
1060 1.14 kiyohara model = MARVELL_KIRKWOOD_88F6192;
1061 1.14 kiyohara }
1062 1.14 kiyohara #endif
1063 1.1 kiyohara
1064 1.1 kiyohara return model;
1065 1.1 kiyohara }
1066 1.1 kiyohara
1067 1.1 kiyohara uint8_t
1068 1.5 matt mvsoc_rev(void)
1069 1.1 kiyohara {
1070 1.1 kiyohara uint32_t reg;
1071 1.1 kiyohara uint8_t rev;
1072 1.1 kiyohara
1073 1.1 kiyohara KASSERT(regbase != 0xffffffff);
1074 1.1 kiyohara
1075 1.1 kiyohara reg = *(volatile uint32_t *)(pex_base + PCI_CLASS_REG);
1076 1.1 kiyohara rev = PCI_REVISION(reg);
1077 1.1 kiyohara
1078 1.1 kiyohara return rev;
1079 1.1 kiyohara }
1080 1.1 kiyohara
1081 1.1 kiyohara
1082 1.1 kiyohara int
1083 1.1 kiyohara mvsoc_target(int tag, uint32_t *target, uint32_t *attr, uint32_t *base,
1084 1.1 kiyohara uint32_t *size)
1085 1.1 kiyohara {
1086 1.1 kiyohara int i;
1087 1.1 kiyohara
1088 1.1 kiyohara KASSERT(regbase != 0xffffffff);
1089 1.1 kiyohara
1090 1.1 kiyohara if (tag == MVSOC_TAG_INTERNALREG) {
1091 1.1 kiyohara if (target != NULL)
1092 1.1 kiyohara *target = 0;
1093 1.1 kiyohara if (attr != NULL)
1094 1.1 kiyohara *attr = 0;
1095 1.1 kiyohara if (base != NULL)
1096 1.1 kiyohara *base = read_mlmbreg(MVSOC_MLMB_IRBAR) &
1097 1.1 kiyohara MVSOC_MLMB_IRBAR_BASE_MASK;
1098 1.1 kiyohara if (size != NULL)
1099 1.1 kiyohara *size = 0;
1100 1.1 kiyohara
1101 1.1 kiyohara return 0;
1102 1.1 kiyohara }
1103 1.1 kiyohara
1104 1.1 kiyohara /* sanity check */
1105 1.1 kiyohara for (i = 0; i < __arraycount(mvsoc_tags); i++)
1106 1.1 kiyohara if (mvsoc_tags[i].tag == tag)
1107 1.1 kiyohara break;
1108 1.1 kiyohara if (i >= __arraycount(mvsoc_tags))
1109 1.1 kiyohara return -1;
1110 1.1 kiyohara
1111 1.1 kiyohara if (target != NULL)
1112 1.1 kiyohara *target = mvsoc_tags[i].target;
1113 1.1 kiyohara if (attr != NULL)
1114 1.1 kiyohara *attr = mvsoc_tags[i].attr;
1115 1.1 kiyohara
1116 1.1 kiyohara if (mvsoc_tags[i].target == MVSOC_UNITID_DDR) {
1117 1.17 kiyohara if (tag == MARVELL_TAG_SDRAM_CS0 ||
1118 1.17 kiyohara tag == MARVELL_TAG_SDRAM_CS1 ||
1119 1.17 kiyohara tag == MARVELL_TAG_SDRAM_CS2 ||
1120 1.17 kiyohara tag == MARVELL_TAG_SDRAM_CS3)
1121 1.17 kiyohara return mvsoc_target_ddr(mvsoc_tags[i].attr, base, size);
1122 1.17 kiyohara else
1123 1.17 kiyohara return mvsoc_target_ddr3(mvsoc_tags[i].attr, base,
1124 1.17 kiyohara size);
1125 1.17 kiyohara } else
1126 1.17 kiyohara return mvsoc_target_peripheral(mvsoc_tags[i].target,
1127 1.17 kiyohara mvsoc_tags[i].attr, base, size);
1128 1.17 kiyohara }
1129 1.17 kiyohara
1130 1.17 kiyohara static int
1131 1.17 kiyohara mvsoc_target_ddr(uint32_t attr, uint32_t *base, uint32_t *size)
1132 1.17 kiyohara {
1133 1.17 kiyohara uint32_t baseaddrreg, sizereg;
1134 1.17 kiyohara int cs;
1135 1.17 kiyohara
1136 1.17 kiyohara /*
1137 1.17 kiyohara * Read DDR SDRAM Controller Address Decode Registers
1138 1.17 kiyohara */
1139 1.17 kiyohara
1140 1.17 kiyohara switch (attr) {
1141 1.17 kiyohara case MARVELL_ATTR_SDRAM_CS0:
1142 1.17 kiyohara cs = 0;
1143 1.17 kiyohara break;
1144 1.17 kiyohara case MARVELL_ATTR_SDRAM_CS1:
1145 1.17 kiyohara cs = 1;
1146 1.17 kiyohara break;
1147 1.17 kiyohara case MARVELL_ATTR_SDRAM_CS2:
1148 1.17 kiyohara cs = 2;
1149 1.17 kiyohara break;
1150 1.17 kiyohara case MARVELL_ATTR_SDRAM_CS3:
1151 1.17 kiyohara cs = 3;
1152 1.17 kiyohara break;
1153 1.17 kiyohara default:
1154 1.17 kiyohara aprint_error("unknwon ATTR: 0x%x", attr);
1155 1.17 kiyohara return -1;
1156 1.17 kiyohara }
1157 1.17 kiyohara sizereg = *(volatile uint32_t *)(dsc_base + MVSOC_DSC_CSSR(cs));
1158 1.17 kiyohara if (sizereg & MVSOC_DSC_CSSR_WINEN) {
1159 1.17 kiyohara baseaddrreg =
1160 1.17 kiyohara *(volatile uint32_t *)(dsc_base + MVSOC_DSC_CSBAR(cs));
1161 1.1 kiyohara
1162 1.17 kiyohara if (base != NULL)
1163 1.17 kiyohara *base = baseaddrreg & MVSOC_DSC_CSBAR_BASE_MASK;
1164 1.17 kiyohara if (size != NULL)
1165 1.17 kiyohara *size = (sizereg & MVSOC_DSC_CSSR_SIZE_MASK) +
1166 1.17 kiyohara (~MVSOC_DSC_CSSR_SIZE_MASK + 1);
1167 1.1 kiyohara } else {
1168 1.17 kiyohara if (base != NULL)
1169 1.17 kiyohara *base = 0;
1170 1.17 kiyohara if (size != NULL)
1171 1.17 kiyohara *size = 0;
1172 1.17 kiyohara }
1173 1.17 kiyohara return 0;
1174 1.17 kiyohara }
1175 1.17 kiyohara
1176 1.17 kiyohara static int
1177 1.17 kiyohara mvsoc_target_ddr3(uint32_t attr, uint32_t *base, uint32_t *size)
1178 1.17 kiyohara {
1179 1.17 kiyohara uint32_t baseaddrreg, sizereg;
1180 1.17 kiyohara int cs, i;
1181 1.17 kiyohara
1182 1.17 kiyohara /*
1183 1.17 kiyohara * Read DDR3 SDRAM Address Decoding Registers
1184 1.17 kiyohara */
1185 1.1 kiyohara
1186 1.17 kiyohara switch (attr) {
1187 1.17 kiyohara case MARVELL_ATTR_SDRAM_CS0:
1188 1.17 kiyohara cs = 0;
1189 1.17 kiyohara break;
1190 1.17 kiyohara case MARVELL_ATTR_SDRAM_CS1:
1191 1.17 kiyohara cs = 1;
1192 1.17 kiyohara break;
1193 1.17 kiyohara case MARVELL_ATTR_SDRAM_CS2:
1194 1.17 kiyohara cs = 2;
1195 1.17 kiyohara break;
1196 1.17 kiyohara case MARVELL_ATTR_SDRAM_CS3:
1197 1.17 kiyohara cs = 3;
1198 1.17 kiyohara break;
1199 1.17 kiyohara default:
1200 1.17 kiyohara aprint_error("unknwon ATTR: 0x%x", attr);
1201 1.17 kiyohara return -1;
1202 1.17 kiyohara }
1203 1.17 kiyohara for (i = 0; i < MVSOC_MLMB_NWIN; i++) {
1204 1.17 kiyohara sizereg = read_mlmbreg(MVSOC_MLMB_WINCR(i));
1205 1.17 kiyohara if ((sizereg & MVSOC_MLMB_WINCR_EN) &&
1206 1.17 kiyohara MVSOC_MLMB_WINCR_WINCS(sizereg) == cs)
1207 1.17 kiyohara break;
1208 1.17 kiyohara }
1209 1.17 kiyohara if (i == MVSOC_MLMB_NWIN) {
1210 1.1 kiyohara if (base != NULL)
1211 1.1 kiyohara *base = 0;
1212 1.1 kiyohara if (size != NULL)
1213 1.1 kiyohara *size = 0;
1214 1.17 kiyohara return 0;
1215 1.17 kiyohara }
1216 1.1 kiyohara
1217 1.17 kiyohara baseaddrreg = read_mlmbreg(MVSOC_MLMB_WINBAR(i));
1218 1.17 kiyohara if (base != NULL)
1219 1.17 kiyohara *base = baseaddrreg & MVSOC_MLMB_WINBAR_BASE_MASK;
1220 1.17 kiyohara if (size != NULL)
1221 1.17 kiyohara *size = (sizereg & MVSOC_MLMB_WINCR_SIZE_MASK) +
1222 1.17 kiyohara (~MVSOC_MLMB_WINCR_SIZE_MASK + 1);
1223 1.17 kiyohara return 0;
1224 1.17 kiyohara }
1225 1.17 kiyohara
1226 1.17 kiyohara static int
1227 1.17 kiyohara mvsoc_target_peripheral(uint32_t target, uint32_t attr, uint32_t *base,
1228 1.17 kiyohara uint32_t *size)
1229 1.17 kiyohara {
1230 1.17 kiyohara uint32_t basereg, ctrlreg, ta, tamask;
1231 1.17 kiyohara int i;
1232 1.17 kiyohara
1233 1.17 kiyohara /*
1234 1.17 kiyohara * Read CPU Address Map Registers
1235 1.17 kiyohara */
1236 1.17 kiyohara
1237 1.17 kiyohara ta = MVSOC_MLMB_WCR_TARGET(target) | MVSOC_MLMB_WCR_ATTR(attr);
1238 1.17 kiyohara tamask = MVSOC_MLMB_WCR_TARGET(MVSOC_UNITID_MASK) |
1239 1.17 kiyohara MVSOC_MLMB_WCR_ATTR(MARVELL_ATTR_MASK);
1240 1.17 kiyohara
1241 1.17 kiyohara if (base != NULL)
1242 1.17 kiyohara *base = 0;
1243 1.17 kiyohara if (size != NULL)
1244 1.17 kiyohara *size = 0;
1245 1.17 kiyohara
1246 1.17 kiyohara for (i = 0; i < nwindow; i++) {
1247 1.17 kiyohara ctrlreg = read_mlmbreg(MVSOC_MLMB_WCR(i));
1248 1.17 kiyohara if ((ctrlreg & tamask) != ta)
1249 1.17 kiyohara continue;
1250 1.17 kiyohara if (ctrlreg & MVSOC_MLMB_WCR_WINEN) {
1251 1.17 kiyohara basereg = read_mlmbreg(MVSOC_MLMB_WBR(i));
1252 1.17 kiyohara
1253 1.17 kiyohara if (base != NULL)
1254 1.17 kiyohara *base = basereg & MVSOC_MLMB_WBR_BASE_MASK;
1255 1.17 kiyohara if (size != NULL)
1256 1.17 kiyohara *size = (ctrlreg &
1257 1.17 kiyohara MVSOC_MLMB_WCR_SIZE_MASK) +
1258 1.17 kiyohara (~MVSOC_MLMB_WCR_SIZE_MASK + 1);
1259 1.1 kiyohara }
1260 1.17 kiyohara break;
1261 1.1 kiyohara }
1262 1.17 kiyohara return i;
1263 1.1 kiyohara }
1264 1.21 hsuenaga
1265 1.21 hsuenaga int
1266 1.21 hsuenaga mvsoc_target_dump(struct mvsoc_softc *sc)
1267 1.21 hsuenaga {
1268 1.21 hsuenaga uint32_t reg, base, size, target, attr, enable;
1269 1.21 hsuenaga int i, n;
1270 1.21 hsuenaga
1271 1.21 hsuenaga for (i = 0, n = 0; i < nwindow; i++) {
1272 1.21 hsuenaga reg = read_mlmbreg(MVSOC_MLMB_WCR(i));
1273 1.21 hsuenaga enable = reg & MVSOC_MLMB_WCR_WINEN;
1274 1.21 hsuenaga target = MVSOC_MLMB_WCR_GET_TARGET(reg);
1275 1.21 hsuenaga attr = MVSOC_MLMB_WCR_GET_ATTR(reg);
1276 1.21 hsuenaga size = MVSOC_MLMB_WCR_GET_SIZE(reg);
1277 1.21 hsuenaga
1278 1.21 hsuenaga reg = read_mlmbreg(MVSOC_MLMB_WBR(i));
1279 1.21 hsuenaga base = MVSOC_MLMB_WBR_GET_BASE(reg);
1280 1.21 hsuenaga
1281 1.21 hsuenaga if (!enable)
1282 1.21 hsuenaga continue;
1283 1.21 hsuenaga
1284 1.21 hsuenaga aprint_verbose_dev(sc->sc_dev,
1285 1.21 hsuenaga "Mbus window %2d: Base 0x%08x Size 0x%08x ", i, base, size);
1286 1.21 hsuenaga #ifdef ARMADAXP
1287 1.21 hsuenaga armadaxp_attr_dump(sc, target, attr);
1288 1.21 hsuenaga #else
1289 1.21 hsuenaga mvsoc_attr_dump(sc, target, attr);
1290 1.21 hsuenaga #endif
1291 1.21 hsuenaga printf("\n");
1292 1.21 hsuenaga n++;
1293 1.21 hsuenaga }
1294 1.21 hsuenaga
1295 1.21 hsuenaga return n;
1296 1.21 hsuenaga }
1297 1.21 hsuenaga
1298 1.21 hsuenaga int
1299 1.21 hsuenaga mvsoc_attr_dump(struct mvsoc_softc *sc, uint32_t target, uint32_t attr)
1300 1.21 hsuenaga {
1301 1.21 hsuenaga aprint_verbose_dev(sc->sc_dev, "target 0x%x(attr 0x%x)", target, attr);
1302 1.21 hsuenaga return 0;
1303 1.21 hsuenaga }
1304