mvsoc.c revision 1.9 1 1.9 matt /* $NetBSD: mvsoc.c,v 1.9 2012/08/10 02:18:20 matt Exp $ */
2 1.1 kiyohara /*
3 1.1 kiyohara * Copyright (c) 2007, 2008 KIYOHARA Takashi
4 1.1 kiyohara * All rights reserved.
5 1.1 kiyohara *
6 1.1 kiyohara * Redistribution and use in source and binary forms, with or without
7 1.1 kiyohara * modification, are permitted provided that the following conditions
8 1.1 kiyohara * are met:
9 1.1 kiyohara * 1. Redistributions of source code must retain the above copyright
10 1.1 kiyohara * notice, this list of conditions and the following disclaimer.
11 1.1 kiyohara * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 kiyohara * notice, this list of conditions and the following disclaimer in the
13 1.1 kiyohara * documentation and/or other materials provided with the distribution.
14 1.1 kiyohara *
15 1.1 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17 1.1 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18 1.1 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19 1.1 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20 1.1 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21 1.1 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23 1.1 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24 1.1 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 1.1 kiyohara * POSSIBILITY OF SUCH DAMAGE.
26 1.1 kiyohara */
27 1.1 kiyohara
28 1.1 kiyohara #include <sys/cdefs.h>
29 1.9 matt __KERNEL_RCSID(0, "$NetBSD: mvsoc.c,v 1.9 2012/08/10 02:18:20 matt Exp $");
30 1.1 kiyohara
31 1.1 kiyohara #include "opt_cputypes.h"
32 1.1 kiyohara #include "opt_mvsoc.h"
33 1.1 kiyohara
34 1.1 kiyohara #include <sys/param.h>
35 1.1 kiyohara #include <sys/bus.h>
36 1.1 kiyohara #include <sys/device.h>
37 1.1 kiyohara #include <sys/errno.h>
38 1.1 kiyohara
39 1.1 kiyohara #include <dev/pci/pcidevs.h>
40 1.1 kiyohara #include <dev/pci/pcireg.h>
41 1.1 kiyohara #include <dev/marvell/marvellreg.h>
42 1.1 kiyohara #include <dev/marvell/marvellvar.h>
43 1.1 kiyohara
44 1.1 kiyohara #include <arm/marvell/mvsocreg.h>
45 1.1 kiyohara #include <arm/marvell/mvsocvar.h>
46 1.1 kiyohara #include <arm/marvell/orionreg.h>
47 1.1 kiyohara #include <arm/marvell/kirkwoodreg.h>
48 1.1 kiyohara
49 1.1 kiyohara #include "locators.h"
50 1.1 kiyohara
51 1.9 matt #ifdef MVSOC_CONSOLE_EARLY
52 1.9 matt #include <dev/ic/ns16550reg.h>
53 1.9 matt #include <dev/ic/comreg.h>
54 1.9 matt #include <dev/cons.h>
55 1.9 matt #endif
56 1.1 kiyohara
57 1.1 kiyohara static int mvsoc_match(device_t, struct cfdata *, void *);
58 1.1 kiyohara static void mvsoc_attach(device_t, device_t, void *);
59 1.1 kiyohara
60 1.1 kiyohara static int mvsoc_print(void *, const char *);
61 1.1 kiyohara static int mvsoc_search(device_t, cfdata_t, const int *, void *);
62 1.1 kiyohara
63 1.1 kiyohara uint32_t mvPclk, mvSysclk, mvTclk = 0;
64 1.1 kiyohara int nwindow = 0, nremap = 0;
65 1.1 kiyohara static vaddr_t regbase = 0xffffffff, dsc_base, pex_base;
66 1.1 kiyohara vaddr_t mlmb_base;
67 1.1 kiyohara
68 1.1 kiyohara void (*mvsoc_intr_init)(void);
69 1.1 kiyohara
70 1.1 kiyohara
71 1.9 matt #ifdef MVSOC_CONSOLE_EARLY
72 1.9 matt static vaddr_t com_base;
73 1.9 matt
74 1.9 matt static inline uint32_t
75 1.9 matt uart_read(bus_size_t o)
76 1.9 matt {
77 1.9 matt return *(volatile uint32_t *)(com_base + (o << 2));
78 1.9 matt }
79 1.9 matt
80 1.9 matt static inline void
81 1.9 matt uart_write(bus_size_t o, uint32_t v)
82 1.9 matt {
83 1.9 matt *(volatile uint32_t *)(com_base + (o << 2)) = v;
84 1.9 matt }
85 1.9 matt
86 1.9 matt static int
87 1.9 matt mvsoc_cngetc(dev_t dv)
88 1.9 matt {
89 1.9 matt if ((uart_read(com_lsr) & LSR_RXRDY) == 0)
90 1.9 matt return -1;
91 1.9 matt
92 1.9 matt return uart_read(com_data) & 0xff;
93 1.9 matt }
94 1.9 matt
95 1.9 matt static void
96 1.9 matt mvsoc_cnputc(dev_t dv, int c)
97 1.9 matt {
98 1.9 matt int timo = 150000;
99 1.9 matt
100 1.9 matt while ((uart_read(com_lsr) & LSR_TXRDY) == 0 && --timo > 0)
101 1.9 matt ;
102 1.9 matt
103 1.9 matt uart_write(com_data, c);
104 1.9 matt
105 1.9 matt timo = 150000;
106 1.9 matt while ((uart_read(com_lsr) & LSR_TSRE) == 0 && --timo > 0)
107 1.9 matt ;
108 1.9 matt }
109 1.9 matt
110 1.9 matt static struct consdev mvsoc_earlycons = {
111 1.9 matt .cn_putc = mvsoc_cnputc,
112 1.9 matt .cn_getc = mvsoc_cngetc,
113 1.9 matt .cn_pollc = nullcnpollc,
114 1.9 matt };
115 1.9 matt #endif
116 1.9 matt
117 1.9 matt
118 1.1 kiyohara /* attributes */
119 1.1 kiyohara static struct {
120 1.1 kiyohara int tag;
121 1.1 kiyohara uint32_t attr;
122 1.1 kiyohara uint32_t target;
123 1.1 kiyohara } mvsoc_tags[] = {
124 1.1 kiyohara { MARVELL_TAG_SDRAM_CS0,
125 1.1 kiyohara MARVELL_ATTR_SDRAM_CS0, MVSOC_UNITID_DDR },
126 1.1 kiyohara { MARVELL_TAG_SDRAM_CS1,
127 1.1 kiyohara MARVELL_ATTR_SDRAM_CS1, MVSOC_UNITID_DDR },
128 1.1 kiyohara { MARVELL_TAG_SDRAM_CS2,
129 1.1 kiyohara MARVELL_ATTR_SDRAM_CS2, MVSOC_UNITID_DDR },
130 1.1 kiyohara { MARVELL_TAG_SDRAM_CS3,
131 1.1 kiyohara MARVELL_ATTR_SDRAM_CS3, MVSOC_UNITID_DDR },
132 1.1 kiyohara
133 1.1 kiyohara #if defined(ORION)
134 1.1 kiyohara { ORION_TAG_DEVICE_CS0,
135 1.1 kiyohara ORION_ATTR_DEVICE_CS0, MVSOC_UNITID_DEVBUS },
136 1.1 kiyohara { ORION_TAG_DEVICE_CS1,
137 1.1 kiyohara ORION_ATTR_DEVICE_CS1, MVSOC_UNITID_DEVBUS },
138 1.1 kiyohara { ORION_TAG_DEVICE_CS2,
139 1.1 kiyohara ORION_ATTR_DEVICE_CS2, MVSOC_UNITID_DEVBUS },
140 1.1 kiyohara { ORION_TAG_DEVICE_BOOTCS,
141 1.1 kiyohara ORION_ATTR_BOOT_CS, MVSOC_UNITID_DEVBUS },
142 1.1 kiyohara { ORION_TAG_FLASH_CS,
143 1.1 kiyohara ORION_ATTR_FLASH_CS, MVSOC_UNITID_DEVBUS },
144 1.1 kiyohara { ORION_TAG_PEX0_MEM,
145 1.6 kiyohara ORION_ATTR_PEX_MEM, MVSOC_UNITID_PEX },
146 1.1 kiyohara { ORION_TAG_PEX0_IO,
147 1.6 kiyohara ORION_ATTR_PEX_IO, MVSOC_UNITID_PEX },
148 1.1 kiyohara { ORION_TAG_PEX1_MEM,
149 1.1 kiyohara ORION_ATTR_PEX_MEM, ORION_UNITID_PEX1 },
150 1.1 kiyohara { ORION_TAG_PEX1_IO,
151 1.1 kiyohara ORION_ATTR_PEX_IO, ORION_UNITID_PEX1 },
152 1.1 kiyohara { ORION_TAG_PCI_MEM,
153 1.1 kiyohara ORION_ATTR_PCI_MEM, ORION_UNITID_PCI },
154 1.1 kiyohara { ORION_TAG_PCI_IO,
155 1.1 kiyohara ORION_ATTR_PCI_IO, ORION_UNITID_PCI },
156 1.1 kiyohara { ORION_TAG_CRYPT,
157 1.1 kiyohara ORION_ATTR_CRYPT, ORION_UNITID_CRYPT },
158 1.1 kiyohara #endif
159 1.1 kiyohara
160 1.1 kiyohara #if defined(KIRKWOOD)
161 1.1 kiyohara { KIRKWOOD_TAG_NAND,
162 1.1 kiyohara KIRKWOOD_ATTR_NAND, MVSOC_UNITID_DEVBUS },
163 1.1 kiyohara { KIRKWOOD_TAG_SPI,
164 1.1 kiyohara KIRKWOOD_ATTR_SPI, MVSOC_UNITID_DEVBUS },
165 1.1 kiyohara { KIRKWOOD_TAG_BOOTROM,
166 1.1 kiyohara KIRKWOOD_ATTR_BOOTROM, MVSOC_UNITID_DEVBUS },
167 1.1 kiyohara { KIRKWOOD_TAG_PEX_MEM,
168 1.6 kiyohara KIRKWOOD_ATTR_PEX_MEM, MVSOC_UNITID_PEX },
169 1.1 kiyohara { KIRKWOOD_TAG_PEX_IO,
170 1.6 kiyohara KIRKWOOD_ATTR_PEX_IO, MVSOC_UNITID_PEX },
171 1.6 kiyohara { KIRKWOOD_TAG_PEX1_MEM,
172 1.6 kiyohara KIRKWOOD_ATTR_PEX1_MEM, MVSOC_UNITID_PEX },
173 1.6 kiyohara { KIRKWOOD_TAG_PEX1_IO,
174 1.6 kiyohara KIRKWOOD_ATTR_PEX1_IO, MVSOC_UNITID_PEX },
175 1.1 kiyohara { KIRKWOOD_TAG_CRYPT,
176 1.1 kiyohara KIRKWOOD_ATTR_CRYPT, KIRKWOOD_UNITID_CRYPT },
177 1.1 kiyohara #endif
178 1.1 kiyohara };
179 1.1 kiyohara
180 1.1 kiyohara #if defined(ORION)
181 1.1 kiyohara #define ORION_1(m) MARVELL_ORION_1_ ## m
182 1.1 kiyohara #define ORION_2(m) MARVELL_ORION_2_ ## m
183 1.1 kiyohara #endif
184 1.1 kiyohara #if defined(KIRKWOOD)
185 1.1 kiyohara #undef KIRKWOOD
186 1.1 kiyohara #define KIRKWOOD(m) MARVELL_KIRKWOOD_ ## m
187 1.1 kiyohara #endif
188 1.1 kiyohara #if defined(MV78XX0)
189 1.1 kiyohara #undef MV78XX0
190 1.1 kiyohara #define MV78XX0(m) MARVELL_MV78XX0_ ## m
191 1.1 kiyohara #endif
192 1.1 kiyohara static struct {
193 1.1 kiyohara uint16_t model;
194 1.1 kiyohara uint8_t rev;
195 1.1 kiyohara const char *modelstr;
196 1.1 kiyohara const char *revstr;
197 1.1 kiyohara const char *typestr;
198 1.1 kiyohara } nametbl[] = {
199 1.1 kiyohara #if defined(ORION)
200 1.1 kiyohara { ORION_1(88F1181), 0, "MV88F1181", NULL, "Orion1" },
201 1.1 kiyohara { ORION_1(88F5082), 2, "MV88F5082", "A2", "Orion1" },
202 1.1 kiyohara { ORION_1(88F5180N), 3, "MV88F5180N","B1", "Orion1" },
203 1.1 kiyohara { ORION_1(88F5181), 0, "MV88F5181", "A0", "Orion1" },
204 1.1 kiyohara { ORION_1(88F5181), 1, "MV88F5181", "A1", "Orion1" },
205 1.1 kiyohara { ORION_1(88F5181), 2, "MV88F5181", "B0", "Orion1" },
206 1.1 kiyohara { ORION_1(88F5181), 3, "MV88F5181", "B1", "Orion1" },
207 1.1 kiyohara { ORION_1(88F5181), 8, "MV88F5181L","A0", "Orion1" },
208 1.1 kiyohara { ORION_1(88F5181), 9, "MV88F5181L","A1", "Orion1" },
209 1.1 kiyohara { ORION_1(88F5182), 0, "MV88F5182", "A0", "Orion1" },
210 1.1 kiyohara { ORION_1(88F5182), 1, "MV88F5182", "A1", "Orion1" },
211 1.1 kiyohara { ORION_1(88F5182), 2, "MV88F5182", "A2", "Orion1" },
212 1.1 kiyohara { ORION_1(88F6082), 0, "MV88F6082", "A0", "Orion1" },
213 1.1 kiyohara { ORION_1(88F6082), 1, "MV88F6082", "A1", "Orion1" },
214 1.1 kiyohara { ORION_1(88F6183), 0, "MV88F6183", "A0", "Orion1" },
215 1.1 kiyohara { ORION_1(88F6183), 1, "MV88F6183", "Z0", "Orion1" },
216 1.1 kiyohara { ORION_1(88W8660), 0, "MV88W8660", "A0", "Orion1" },
217 1.1 kiyohara { ORION_1(88W8660), 1, "MV88W8660", "A1", "Orion1" },
218 1.1 kiyohara
219 1.1 kiyohara { ORION_2(88F1281), 0, "MV88F1281", "A0", "Orion2" },
220 1.1 kiyohara { ORION_2(88F5281), 0, "MV88F5281", "A0", "Orion2" },
221 1.1 kiyohara { ORION_2(88F5281), 1, "MV88F5281", "B0", "Orion2" },
222 1.1 kiyohara { ORION_2(88F5281), 2, "MV88F5281", "C0", "Orion2" },
223 1.1 kiyohara { ORION_2(88F5281), 3, "MV88F5281", "C1", "Orion2" },
224 1.1 kiyohara { ORION_2(88F5281), 4, "MV88F5281", "D0", "Orion2" },
225 1.1 kiyohara #endif
226 1.1 kiyohara
227 1.1 kiyohara #if defined(KIRKWOOD)
228 1.1 kiyohara { KIRKWOOD(88F6180), 2, "88F6180", "A0", "Kirkwood" },
229 1.6 kiyohara { KIRKWOOD(88F6180), 3, "88F6180", "A1", "Kirkwood" },
230 1.1 kiyohara { KIRKWOOD(88F6192), 0, "88F619x", "Z0", "Kirkwood" },
231 1.1 kiyohara { KIRKWOOD(88F6192), 2, "88F619x", "A0", "Kirkwood" },
232 1.4 reinoud { KIRKWOOD(88F6192), 3, "88F619x", "A1", "Kirkwood" },
233 1.1 kiyohara { KIRKWOOD(88F6281), 0, "88F6281", "Z0", "Kirkwood" },
234 1.1 kiyohara { KIRKWOOD(88F6281), 2, "88F6281", "A0", "Kirkwood" },
235 1.1 kiyohara { KIRKWOOD(88F6281), 3, "88F6281", "A1", "Kirkwood" },
236 1.6 kiyohara { KIRKWOOD(88F6282), 0, "88F6282", "A0", "Kirkwood" },
237 1.6 kiyohara { KIRKWOOD(88F6282), 1, "88F6282", "A1", "Kirkwood" },
238 1.1 kiyohara #endif
239 1.1 kiyohara
240 1.1 kiyohara #if defined(MV78XX0)
241 1.1 kiyohara { MV78XX0(MV78100), 1, "MV78100", "A0", "Discovery Innovation" },
242 1.1 kiyohara { MV78XX0(MV78100), 2, "MV78100", "A1", "Discovery Innovation" },
243 1.1 kiyohara { MV78XX0(MV78200), 1, "MV78200", "A0", "Discovery Innovation" },
244 1.1 kiyohara #endif
245 1.1 kiyohara };
246 1.1 kiyohara
247 1.1 kiyohara #define OFFSET_DEFAULT MVA_OFFSET_DEFAULT
248 1.1 kiyohara #define IRQ_DEFAULT MVA_IRQ_DEFAULT
249 1.1 kiyohara static const struct mvsoc_periph {
250 1.1 kiyohara int model;
251 1.1 kiyohara const char *name;
252 1.1 kiyohara int unit;
253 1.1 kiyohara bus_size_t offset;
254 1.1 kiyohara int irq;
255 1.1 kiyohara } mvsoc_periphs[] = {
256 1.1 kiyohara #if defined(ORION)
257 1.1 kiyohara { ORION_1(88F1181), "mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
258 1.1 kiyohara { ORION_1(88F1181), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
259 1.1 kiyohara { ORION_1(88F1181), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
260 1.1 kiyohara { ORION_1(88F1181), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
261 1.1 kiyohara { ORION_1(88F1181), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
262 1.1 kiyohara { ORION_1(88F1181), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
263 1.1 kiyohara { ORION_1(88F1181), "mvpex", 1, ORION_PEX1_BASE, ORION_IRQ_PEX1INT },
264 1.1 kiyohara
265 1.1 kiyohara { ORION_1(88F5082), "mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
266 1.1 kiyohara { ORION_1(88F5082), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
267 1.1 kiyohara { ORION_1(88F5082), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
268 1.1 kiyohara { ORION_1(88F5082), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
269 1.1 kiyohara { ORION_1(88F5082), "ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
270 1.1 kiyohara { ORION_1(88F5082), "ehci", 1, ORION_USB1_BASE, ORION_IRQ_USBCNT1 },
271 1.7 kiyohara { ORION_1(88F5082), "gtidmac", 0, ORION_IDMAC_BASE, IRQ_DEFAULT },
272 1.1 kiyohara { ORION_1(88F5082), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
273 1.1 kiyohara { ORION_1(88F5082), "mvcesa", 0, ORION_CESA_BASE, ORION_IRQ_SECURITYINTR},
274 1.1 kiyohara { ORION_1(88F5082), "mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
275 1.1 kiyohara { ORION_1(88F5082), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
276 1.1 kiyohara { ORION_1(88F5082), "mvsata", 0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
277 1.1 kiyohara
278 1.1 kiyohara { ORION_1(88F5180N),"mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
279 1.1 kiyohara { ORION_1(88F5180N),"mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
280 1.1 kiyohara { ORION_1(88F5180N),"com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
281 1.1 kiyohara { ORION_1(88F5180N),"com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
282 1.1 kiyohara { ORION_1(88F5180N),"ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
283 1.7 kiyohara { ORION_1(88F5180N),"gtidmac", 0, ORION_IDMAC_BASE, IRQ_DEFAULT },
284 1.1 kiyohara { ORION_1(88F5180N),"gtpci", 0, ORION_PCI_BASE, ORION_IRQ_PEX0INT },
285 1.1 kiyohara { ORION_1(88F5180N),"gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
286 1.1 kiyohara { ORION_1(88F5180N),"mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
287 1.1 kiyohara { ORION_1(88F5180N),"mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
288 1.1 kiyohara
289 1.1 kiyohara { ORION_1(88F5181), "mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
290 1.1 kiyohara { ORION_1(88F5181), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
291 1.1 kiyohara { ORION_1(88F5181), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
292 1.1 kiyohara { ORION_1(88F5181), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
293 1.1 kiyohara { ORION_1(88F5181), "ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
294 1.7 kiyohara { ORION_1(88F5181), "gtidmac", 0, ORION_IDMAC_BASE, IRQ_DEFAULT },
295 1.1 kiyohara { ORION_1(88F5181), "gtpci", 0, ORION_PCI_BASE, ORION_IRQ_PEX0INT },
296 1.1 kiyohara { ORION_1(88F5181), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
297 1.1 kiyohara { ORION_1(88F5181), "mvcesa", 0, ORION_CESA_BASE, ORION_IRQ_SECURITYINTR},
298 1.1 kiyohara { ORION_1(88F5181), "mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
299 1.1 kiyohara { ORION_1(88F5181), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
300 1.1 kiyohara
301 1.1 kiyohara { ORION_1(88F5182), "mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
302 1.1 kiyohara { ORION_1(88F5182), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
303 1.1 kiyohara { ORION_1(88F5182), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
304 1.1 kiyohara { ORION_1(88F5182), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
305 1.1 kiyohara { ORION_1(88F5182), "ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
306 1.1 kiyohara { ORION_1(88F5182), "ehci", 1, ORION_USB1_BASE, ORION_IRQ_USBCNT1 },
307 1.7 kiyohara { ORION_1(88F5182), "gtidmac", 0, ORION_IDMAC_BASE, IRQ_DEFAULT },
308 1.1 kiyohara { ORION_1(88F5182), "gtpci", 0, ORION_PCI_BASE, ORION_IRQ_PEX0INT },
309 1.1 kiyohara { ORION_1(88F5182), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
310 1.1 kiyohara { ORION_1(88F5182), "mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
311 1.1 kiyohara { ORION_1(88F5182), "mvsata", 0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
312 1.1 kiyohara { ORION_1(88F5182), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
313 1.1 kiyohara
314 1.1 kiyohara { ORION_1(88F6082), "mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
315 1.1 kiyohara { ORION_1(88F6082), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
316 1.1 kiyohara { ORION_1(88F6082), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
317 1.1 kiyohara { ORION_1(88F6082), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
318 1.1 kiyohara { ORION_1(88F6082), "ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
319 1.1 kiyohara { ORION_1(88F6082), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
320 1.1 kiyohara { ORION_1(88F6082), "mvcesa", 0, ORION_CESA_BASE, ORION_IRQ_SECURITYINTR},
321 1.1 kiyohara { ORION_1(88F6082), "mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
322 1.1 kiyohara { ORION_1(88F6082), "mvsata", 0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
323 1.1 kiyohara { ORION_1(88F6082), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
324 1.1 kiyohara
325 1.1 kiyohara { ORION_1(88F6183), "mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
326 1.1 kiyohara { ORION_1(88F6183), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
327 1.1 kiyohara { ORION_1(88F6183), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
328 1.1 kiyohara { ORION_1(88F6183), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
329 1.1 kiyohara
330 1.1 kiyohara { ORION_1(88W8660), "mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
331 1.1 kiyohara { ORION_1(88W8660), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
332 1.1 kiyohara { ORION_1(88W8660), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
333 1.1 kiyohara { ORION_1(88W8660), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
334 1.1 kiyohara { ORION_1(88W8660), "ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
335 1.7 kiyohara { ORION_1(88W8660), "gtidmac", 0, ORION_IDMAC_BASE, IRQ_DEFAULT },
336 1.1 kiyohara { ORION_1(88W8660), "gtpci", 0, ORION_PCI_BASE, ORION_IRQ_PEX0INT },
337 1.1 kiyohara { ORION_1(88W8660), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
338 1.1 kiyohara { ORION_1(88W8660), "mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
339 1.1 kiyohara { ORION_1(88W8660), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
340 1.1 kiyohara
341 1.1 kiyohara { ORION_2(88F1281), "mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
342 1.1 kiyohara { ORION_2(88F1281), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
343 1.1 kiyohara { ORION_2(88F1281), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
344 1.1 kiyohara { ORION_2(88F1281), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
345 1.1 kiyohara { ORION_2(88F1281), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
346 1.1 kiyohara { ORION_2(88F1281), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
347 1.1 kiyohara { ORION_2(88F1281), "mvpex", 1, ORION_PEX1_BASE, ORION_IRQ_PEX1INT },
348 1.1 kiyohara
349 1.1 kiyohara { ORION_2(88F5281), "mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
350 1.1 kiyohara { ORION_2(88F5281), "mvsocgpp",0, MVSOC_GPP_BASE, ORION_IRQ_GPIO7_0 },
351 1.1 kiyohara { ORION_2(88F5281), "com", 0, MVSOC_COM0_BASE, ORION_IRQ_UART0 },
352 1.1 kiyohara { ORION_2(88F5281), "com", 1, MVSOC_COM1_BASE, ORION_IRQ_UART1 },
353 1.1 kiyohara { ORION_2(88F5281), "ehci", 0, ORION_USB0_BASE, ORION_IRQ_USBCNT0 },
354 1.7 kiyohara { ORION_2(88F5281), "gtidmac", 0, ORION_IDMAC_BASE, IRQ_DEFAULT },
355 1.1 kiyohara { ORION_2(88F5281), "gtpci", 0, ORION_PCI_BASE, ORION_IRQ_PEX0INT },
356 1.1 kiyohara { ORION_2(88F5281), "gttwsi", 0, MVSOC_TWSI_BASE, ORION_IRQ_TWSI },
357 1.1 kiyohara { ORION_2(88F5281), "mvgbec", 0, ORION_GBE_BASE, IRQ_DEFAULT },
358 1.1 kiyohara { ORION_2(88F5281), "mvpex", 0, MVSOC_PEX_BASE, ORION_IRQ_PEX0INT },
359 1.1 kiyohara #endif
360 1.1 kiyohara
361 1.1 kiyohara #if defined(KIRKWOOD)
362 1.1 kiyohara { KIRKWOOD(88F6180),"mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
363 1.1 kiyohara { KIRKWOOD(88F6180),"mvsocgpp",0, MVSOC_GPP_BASE, KIRKWOOD_IRQ_GPIOLO7_0},
364 1.2 matt { KIRKWOOD(88F6180),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
365 1.1 kiyohara { KIRKWOOD(88F6180),"com", 0, MVSOC_COM0_BASE, KIRKWOOD_IRQ_UART0INT },
366 1.1 kiyohara { KIRKWOOD(88F6180),"com", 1, MVSOC_COM1_BASE, KIRKWOOD_IRQ_UART1INT },
367 1.1 kiyohara { KIRKWOOD(88F6180),"ehci", 0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
368 1.7 kiyohara { KIRKWOOD(88F6180),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
369 1.1 kiyohara { KIRKWOOD(88F6180),"gttwsi", 0, MVSOC_TWSI_BASE, KIRKWOOD_IRQ_TWSI },
370 1.1 kiyohara { KIRKWOOD(88F6180),"mvcesa", 0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
371 1.1 kiyohara { KIRKWOOD(88F6180),"mvgbec", 0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
372 1.1 kiyohara { KIRKWOOD(88F6180),"mvpex", 0, MVSOC_PEX_BASE, KIRKWOOD_IRQ_PEX0INT },
373 1.1 kiyohara { KIRKWOOD(88F6180),"mvsdio", 0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
374 1.1 kiyohara
375 1.1 kiyohara { KIRKWOOD(88F6192),"mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
376 1.1 kiyohara { KIRKWOOD(88F6192),"mvsocgpp",0, MVSOC_GPP_BASE, KIRKWOOD_IRQ_GPIOLO7_0},
377 1.2 matt { KIRKWOOD(88F6192),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
378 1.1 kiyohara { KIRKWOOD(88F6192),"com", 0, MVSOC_COM0_BASE, KIRKWOOD_IRQ_UART0INT },
379 1.1 kiyohara { KIRKWOOD(88F6192),"com", 1, MVSOC_COM1_BASE, KIRKWOOD_IRQ_UART1INT },
380 1.1 kiyohara { KIRKWOOD(88F6192),"ehci", 0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
381 1.7 kiyohara { KIRKWOOD(88F6192),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
382 1.1 kiyohara { KIRKWOOD(88F6192),"gttwsi", 0, MVSOC_TWSI_BASE, KIRKWOOD_IRQ_TWSI },
383 1.1 kiyohara { KIRKWOOD(88F6192),"mvcesa", 0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
384 1.1 kiyohara { KIRKWOOD(88F6192),"mvgbec", 0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
385 1.1 kiyohara { KIRKWOOD(88F6192),"mvgbec", 1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
386 1.1 kiyohara { KIRKWOOD(88F6192),"mvpex", 0, MVSOC_PEX_BASE, KIRKWOOD_IRQ_PEX0INT },
387 1.1 kiyohara { KIRKWOOD(88F6192),"mvsata", 0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
388 1.1 kiyohara { KIRKWOOD(88F6192),"mvsdio", 0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
389 1.1 kiyohara
390 1.1 kiyohara { KIRKWOOD(88F6281),"mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
391 1.1 kiyohara { KIRKWOOD(88F6281),"mvsocgpp",0, MVSOC_GPP_BASE, KIRKWOOD_IRQ_GPIOLO7_0},
392 1.2 matt { KIRKWOOD(88F6281),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
393 1.1 kiyohara { KIRKWOOD(88F6281),"com", 0, MVSOC_COM0_BASE, KIRKWOOD_IRQ_UART0INT },
394 1.1 kiyohara { KIRKWOOD(88F6281),"com", 1, MVSOC_COM1_BASE, KIRKWOOD_IRQ_UART1INT },
395 1.1 kiyohara { KIRKWOOD(88F6281),"ehci", 0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
396 1.7 kiyohara { KIRKWOOD(88F6281),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
397 1.1 kiyohara { KIRKWOOD(88F6281),"gttwsi", 0, MVSOC_TWSI_BASE, KIRKWOOD_IRQ_TWSI },
398 1.1 kiyohara { KIRKWOOD(88F6281),"mvcesa", 0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
399 1.1 kiyohara { KIRKWOOD(88F6281),"mvgbec", 0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
400 1.1 kiyohara { KIRKWOOD(88F6281),"mvgbec", 1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
401 1.1 kiyohara { KIRKWOOD(88F6281),"mvpex", 0, MVSOC_PEX_BASE, KIRKWOOD_IRQ_PEX0INT },
402 1.1 kiyohara { KIRKWOOD(88F6281),"mvsata", 0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
403 1.1 kiyohara { KIRKWOOD(88F6281),"mvsdio", 0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
404 1.6 kiyohara
405 1.6 kiyohara { KIRKWOOD(88F6282),"mvsoctmr",0, MVSOC_TMR_BASE, IRQ_DEFAULT },
406 1.6 kiyohara { KIRKWOOD(88F6282),"mvsocgpp",0, MVSOC_GPP_BASE, KIRKWOOD_IRQ_GPIOLO7_0},
407 1.6 kiyohara { KIRKWOOD(88F6282),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
408 1.8 kiyohara { KIRKWOOD(88F6282),"mvsocts", 0, KIRKWOOD_TS_BASE, IRQ_DEFAULT },
409 1.6 kiyohara { KIRKWOOD(88F6282),"com", 0, MVSOC_COM0_BASE, KIRKWOOD_IRQ_UART0INT },
410 1.6 kiyohara { KIRKWOOD(88F6282),"com", 1, MVSOC_COM1_BASE, KIRKWOOD_IRQ_UART1INT },
411 1.6 kiyohara { KIRKWOOD(88F6282),"ehci", 0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
412 1.7 kiyohara { KIRKWOOD(88F6282),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
413 1.6 kiyohara { KIRKWOOD(88F6282),"gttwsi", 0, MVSOC_TWSI_BASE, KIRKWOOD_IRQ_TWSI },
414 1.6 kiyohara { KIRKWOOD(88F6282),"gttwsi", 1, KIRKWOOD_TWSI1_BASE,KIRKWOOD_IRQ_TWSI1 },
415 1.6 kiyohara { KIRKWOOD(88F6282),"mvcesa", 0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
416 1.6 kiyohara { KIRKWOOD(88F6282),"mvgbec", 0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
417 1.6 kiyohara { KIRKWOOD(88F6282),"mvgbec", 1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
418 1.6 kiyohara { KIRKWOOD(88F6282),"mvpex", 0, MVSOC_PEX_BASE, KIRKWOOD_IRQ_PEX0INT },
419 1.6 kiyohara { KIRKWOOD(88F6282),"mvpex", 1, KIRKWOOD_PEX1_BASE,KIRKWOOD_IRQ_PEX1INT },
420 1.6 kiyohara { KIRKWOOD(88F6282),"mvsata", 0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
421 1.6 kiyohara { KIRKWOOD(88F6282),"mvsdio", 0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
422 1.1 kiyohara #endif
423 1.1 kiyohara
424 1.1 kiyohara #if defined(MV78XX0)
425 1.1 kiyohara { MV78XX0(MV78100), "mvsoctmr",0,MVSOC_TMR_BASE, IRQ_DEFAULT },
426 1.1 kiyohara { MV78XX0(MV78100), "mvsocgpp",0,MVSOC_GPP_BASE, MV78XX0_IRQ_GPIOLO7_0 },
427 1.1 kiyohara { MV78XX0(MV78100), "com", 0, MVSOC_COM0_BASE, MV78XX0_IRQ_UART0INT },
428 1.1 kiyohara { MV78XX0(MV78100), "com", 1, MVSOC_COM1_BASE, MV78XX0_IRQ_UART1INT },
429 1.1 kiyohara { MV78XX0(MV78100), "gttwsi",0,MVSOC_TWSI_BASE, MV78XX0_IRQ_TWSI },
430 1.1 kiyohara :
431 1.1 kiyohara
432 1.1 kiyohara { MV78XX0(MV78200), "mvsoctmr",0,MVSOC_TMR_BASE, IRQ_DEFAULT },
433 1.1 kiyohara { MV78XX0(MV78200), "mvsocgpp",0,MVSOC_GPP_BASE, MV78XX0_IRQ_GPIOLO7_0 },
434 1.1 kiyohara { MV78XX0(MV78200), "com", 0, MVSOC_COM0_BASE, MV78XX0_IRQ_UART0INT },
435 1.1 kiyohara { MV78XX0(MV78200), "com", 1, MVSOC_COM1_BASE, MV78XX0_IRQ_UART1INT },
436 1.1 kiyohara { MV78XX0(MV78200), "gttwsi",0,MVSOC_TWSI_BASE, MV78XX0_IRQ_TWSI },
437 1.1 kiyohara :
438 1.1 kiyohara #endif
439 1.1 kiyohara };
440 1.1 kiyohara
441 1.1 kiyohara
442 1.1 kiyohara CFATTACH_DECL_NEW(mvsoc, sizeof(struct mvsoc_softc),
443 1.1 kiyohara mvsoc_match, mvsoc_attach, NULL, NULL);
444 1.1 kiyohara
445 1.1 kiyohara /* ARGSUSED */
446 1.1 kiyohara static int
447 1.1 kiyohara mvsoc_match(device_t parent, struct cfdata *match, void *aux)
448 1.1 kiyohara {
449 1.1 kiyohara
450 1.1 kiyohara return 1;
451 1.1 kiyohara }
452 1.1 kiyohara
453 1.1 kiyohara /* ARGSUSED */
454 1.1 kiyohara static void
455 1.1 kiyohara mvsoc_attach(device_t parent, device_t self, void *aux)
456 1.1 kiyohara {
457 1.1 kiyohara struct mvsoc_softc *sc = device_private(self);
458 1.1 kiyohara struct marvell_attach_args mva;
459 1.1 kiyohara uint16_t model;
460 1.1 kiyohara uint8_t rev;
461 1.1 kiyohara int i;
462 1.1 kiyohara
463 1.1 kiyohara sc->sc_dev = self;
464 1.1 kiyohara sc->sc_iot = &mvsoc_bs_tag;
465 1.1 kiyohara sc->sc_addr = regbase;
466 1.1 kiyohara sc->sc_dmat = &mvsoc_bus_dma_tag;
467 1.1 kiyohara if (bus_space_map(sc->sc_iot, sc->sc_addr, 0x100000, 0, &sc->sc_ioh) !=
468 1.1 kiyohara 0) {
469 1.1 kiyohara aprint_error_dev(self, "can't map registers\n");
470 1.1 kiyohara return;
471 1.1 kiyohara }
472 1.1 kiyohara
473 1.1 kiyohara model = mvsoc_model();
474 1.1 kiyohara rev = mvsoc_rev();
475 1.1 kiyohara for (i = 0; i < __arraycount(nametbl); i++)
476 1.1 kiyohara if (nametbl[i].model == model && nametbl[i].rev == rev)
477 1.1 kiyohara break;
478 1.1 kiyohara if (i >= __arraycount(nametbl))
479 1.1 kiyohara panic("unknown SoC: model 0x%04x, rev 0x%02x", model, rev);
480 1.1 kiyohara
481 1.1 kiyohara aprint_normal(": Marvell %s %s%s %s\n",
482 1.1 kiyohara nametbl[i].modelstr,
483 1.1 kiyohara nametbl[i].revstr != NULL ? "Rev. " : "",
484 1.1 kiyohara nametbl[i].revstr != NULL ? nametbl[i].revstr : "",
485 1.1 kiyohara nametbl[i].typestr);
486 1.1 kiyohara aprint_normal("%s: CPU Clock %d.%03d MHz"
487 1.1 kiyohara " SysClock %d.%03d MHz TClock %d.%03d MHz\n",
488 1.1 kiyohara device_xname(self),
489 1.1 kiyohara mvPclk / 1000000, (mvPclk / 1000) % 1000,
490 1.1 kiyohara mvSysclk / 1000000, (mvSysclk / 1000) % 1000,
491 1.1 kiyohara mvTclk / 1000000, (mvTclk / 1000) % 1000);
492 1.1 kiyohara aprint_naive("\n");
493 1.1 kiyohara
494 1.1 kiyohara mvsoc_intr_init();
495 1.1 kiyohara
496 1.1 kiyohara for (i = 0; i < __arraycount(mvsoc_periphs); i++) {
497 1.1 kiyohara if (mvsoc_periphs[i].model != model)
498 1.1 kiyohara continue;
499 1.1 kiyohara
500 1.1 kiyohara mva.mva_name = mvsoc_periphs[i].name;
501 1.1 kiyohara mva.mva_model = model;
502 1.1 kiyohara mva.mva_revision = rev;
503 1.1 kiyohara mva.mva_iot = sc->sc_iot;
504 1.1 kiyohara mva.mva_ioh = sc->sc_ioh;
505 1.1 kiyohara mva.mva_unit = mvsoc_periphs[i].unit;
506 1.1 kiyohara mva.mva_addr = sc->sc_addr;
507 1.1 kiyohara mva.mva_offset = mvsoc_periphs[i].offset;
508 1.1 kiyohara mva.mva_size = 0;
509 1.1 kiyohara mva.mva_dmat = sc->sc_dmat;
510 1.1 kiyohara mva.mva_irq = mvsoc_periphs[i].irq;
511 1.1 kiyohara
512 1.1 kiyohara config_found_sm_loc(sc->sc_dev, "mvsoc", NULL, &mva,
513 1.1 kiyohara mvsoc_print, mvsoc_search);
514 1.1 kiyohara }
515 1.1 kiyohara }
516 1.1 kiyohara
517 1.1 kiyohara static int
518 1.1 kiyohara mvsoc_print(void *aux, const char *pnp)
519 1.1 kiyohara {
520 1.1 kiyohara struct marvell_attach_args *mva = aux;
521 1.1 kiyohara
522 1.1 kiyohara if (pnp)
523 1.1 kiyohara aprint_normal("%s at %s unit %d",
524 1.1 kiyohara mva->mva_name, pnp, mva->mva_unit);
525 1.1 kiyohara else {
526 1.1 kiyohara if (mva->mva_unit != MVA_UNIT_DEFAULT)
527 1.1 kiyohara aprint_normal(" unit %d", mva->mva_unit);
528 1.1 kiyohara if (mva->mva_offset != MVA_OFFSET_DEFAULT) {
529 1.1 kiyohara aprint_normal(" offset 0x%04lx", mva->mva_offset);
530 1.1 kiyohara if (mva->mva_size > 0)
531 1.1 kiyohara aprint_normal("-0x%04lx",
532 1.1 kiyohara mva->mva_offset + mva->mva_size - 1);
533 1.1 kiyohara }
534 1.1 kiyohara if (mva->mva_irq != MVA_IRQ_DEFAULT)
535 1.1 kiyohara aprint_normal(" irq %d", mva->mva_irq);
536 1.1 kiyohara }
537 1.1 kiyohara
538 1.1 kiyohara return UNCONF;
539 1.1 kiyohara }
540 1.1 kiyohara
541 1.1 kiyohara /* ARGSUSED */
542 1.1 kiyohara static int
543 1.1 kiyohara mvsoc_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
544 1.1 kiyohara {
545 1.1 kiyohara
546 1.1 kiyohara return config_match(parent, cf, aux);
547 1.1 kiyohara }
548 1.1 kiyohara
549 1.1 kiyohara /* ARGSUSED */
550 1.1 kiyohara int
551 1.1 kiyohara marvell_winparams_by_tag(device_t dev, int tag, int *target, int *attribute,
552 1.1 kiyohara uint64_t *base, uint32_t *size)
553 1.1 kiyohara {
554 1.1 kiyohara uint32_t base32;
555 1.1 kiyohara int rv;
556 1.1 kiyohara
557 1.1 kiyohara rv = mvsoc_target(tag, target, attribute, &base32, size);
558 1.1 kiyohara *base = base32;
559 1.1 kiyohara if (rv == -1)
560 1.1 kiyohara return -1;
561 1.1 kiyohara return 0;
562 1.1 kiyohara }
563 1.1 kiyohara
564 1.1 kiyohara
565 1.1 kiyohara /*
566 1.1 kiyohara * These functions is called before bus_space is initialized.
567 1.1 kiyohara */
568 1.1 kiyohara
569 1.1 kiyohara void
570 1.1 kiyohara mvsoc_bootstrap(bus_addr_t iobase)
571 1.1 kiyohara {
572 1.1 kiyohara
573 1.1 kiyohara regbase = iobase;
574 1.1 kiyohara dsc_base = iobase + MVSOC_DSC_BASE;
575 1.1 kiyohara mlmb_base = iobase + MVSOC_MLMB_BASE;
576 1.1 kiyohara pex_base = iobase + MVSOC_PEX_BASE;
577 1.9 matt #ifdef MVSOC_CONSOLE_EARLY
578 1.9 matt com_base = iobase + MVSOC_COM0_BASE;
579 1.9 matt cn_tab = &mvsoc_earlycons;
580 1.9 matt printf("Hello\n");
581 1.9 matt #endif
582 1.1 kiyohara }
583 1.1 kiyohara
584 1.1 kiyohara /*
585 1.1 kiyohara * We can read register of PCI configurations from (MVSOC_PEX_BASE + 0).
586 1.1 kiyohara */
587 1.1 kiyohara uint16_t
588 1.5 matt mvsoc_model(void)
589 1.1 kiyohara {
590 1.1 kiyohara /*
591 1.1 kiyohara * We read product-id from vendor/device register of PCI-Express.
592 1.1 kiyohara */
593 1.1 kiyohara uint32_t reg;
594 1.1 kiyohara uint16_t model;
595 1.1 kiyohara
596 1.1 kiyohara KASSERT(regbase != 0xffffffff);
597 1.1 kiyohara
598 1.1 kiyohara reg = *(volatile uint32_t *)(pex_base + PCI_ID_REG);
599 1.1 kiyohara model = PCI_PRODUCT(reg);
600 1.1 kiyohara
601 1.1 kiyohara #if defined(ORION)
602 1.1 kiyohara if (model == PCI_PRODUCT_MARVELL_88F5182) {
603 1.1 kiyohara reg = *(volatile uint32_t *)(regbase + ORION_PMI_BASE +
604 1.1 kiyohara ORION_PMI_SAMPLE_AT_RESET);
605 1.1 kiyohara if ((reg & ORION_PMISMPL_TCLK_MASK) == 0)
606 1.1 kiyohara model = PCI_PRODUCT_MARVELL_88F5082;
607 1.1 kiyohara }
608 1.1 kiyohara #endif
609 1.1 kiyohara
610 1.1 kiyohara return model;
611 1.1 kiyohara }
612 1.1 kiyohara
613 1.1 kiyohara uint8_t
614 1.5 matt mvsoc_rev(void)
615 1.1 kiyohara {
616 1.1 kiyohara uint32_t reg;
617 1.1 kiyohara uint8_t rev;
618 1.1 kiyohara
619 1.1 kiyohara KASSERT(regbase != 0xffffffff);
620 1.1 kiyohara
621 1.1 kiyohara reg = *(volatile uint32_t *)(pex_base + PCI_CLASS_REG);
622 1.1 kiyohara rev = PCI_REVISION(reg);
623 1.1 kiyohara
624 1.1 kiyohara return rev;
625 1.1 kiyohara }
626 1.1 kiyohara
627 1.1 kiyohara
628 1.1 kiyohara int
629 1.1 kiyohara mvsoc_target(int tag, uint32_t *target, uint32_t *attr, uint32_t *base,
630 1.1 kiyohara uint32_t *size)
631 1.1 kiyohara {
632 1.1 kiyohara int i;
633 1.1 kiyohara
634 1.1 kiyohara KASSERT(regbase != 0xffffffff);
635 1.1 kiyohara
636 1.1 kiyohara if (tag == MVSOC_TAG_INTERNALREG) {
637 1.1 kiyohara if (target != NULL)
638 1.1 kiyohara *target = 0;
639 1.1 kiyohara if (attr != NULL)
640 1.1 kiyohara *attr = 0;
641 1.1 kiyohara if (base != NULL)
642 1.1 kiyohara *base = read_mlmbreg(MVSOC_MLMB_IRBAR) &
643 1.1 kiyohara MVSOC_MLMB_IRBAR_BASE_MASK;
644 1.1 kiyohara if (size != NULL)
645 1.1 kiyohara *size = 0;
646 1.1 kiyohara
647 1.1 kiyohara return 0;
648 1.1 kiyohara }
649 1.1 kiyohara
650 1.1 kiyohara /* sanity check */
651 1.1 kiyohara for (i = 0; i < __arraycount(mvsoc_tags); i++)
652 1.1 kiyohara if (mvsoc_tags[i].tag == tag)
653 1.1 kiyohara break;
654 1.1 kiyohara if (i >= __arraycount(mvsoc_tags))
655 1.1 kiyohara return -1;
656 1.1 kiyohara
657 1.1 kiyohara if (target != NULL)
658 1.1 kiyohara *target = mvsoc_tags[i].target;
659 1.1 kiyohara if (attr != NULL)
660 1.1 kiyohara *attr = mvsoc_tags[i].attr;
661 1.1 kiyohara
662 1.1 kiyohara if (mvsoc_tags[i].target == MVSOC_UNITID_DDR) {
663 1.1 kiyohara /*
664 1.1 kiyohara * Read DDR SDRAM Controller Address Decode Registers
665 1.1 kiyohara */
666 1.1 kiyohara uint32_t baseaddrreg, sizereg;
667 1.1 kiyohara int cs = 0;
668 1.1 kiyohara
669 1.1 kiyohara switch (mvsoc_tags[i].attr) {
670 1.1 kiyohara case MARVELL_ATTR_SDRAM_CS0:
671 1.1 kiyohara cs = 0;
672 1.1 kiyohara break;
673 1.1 kiyohara case MARVELL_ATTR_SDRAM_CS1:
674 1.1 kiyohara cs = 1;
675 1.1 kiyohara break;
676 1.1 kiyohara case MARVELL_ATTR_SDRAM_CS2:
677 1.1 kiyohara cs = 2;
678 1.1 kiyohara break;
679 1.1 kiyohara case MARVELL_ATTR_SDRAM_CS3:
680 1.1 kiyohara cs = 3;
681 1.1 kiyohara break;
682 1.1 kiyohara }
683 1.1 kiyohara sizereg = *(volatile uint32_t *)(dsc_base + MVSOC_DSC_CSSR(cs));
684 1.1 kiyohara if (sizereg & MVSOC_DSC_CSSR_WINEN) {
685 1.1 kiyohara baseaddrreg = *(volatile uint32_t *)(dsc_base +
686 1.1 kiyohara MVSOC_DSC_CSBAR(cs));
687 1.1 kiyohara
688 1.1 kiyohara if (base != NULL)
689 1.1 kiyohara *base = baseaddrreg & MVSOC_DSC_CSBAR_BASE_MASK;
690 1.1 kiyohara if (size != NULL)
691 1.1 kiyohara *size = (sizereg & MVSOC_DSC_CSSR_SIZE_MASK) +
692 1.1 kiyohara (~MVSOC_DSC_CSSR_SIZE_MASK + 1);
693 1.1 kiyohara } else {
694 1.1 kiyohara if (base != NULL)
695 1.1 kiyohara *base = 0;
696 1.1 kiyohara if (size != NULL)
697 1.1 kiyohara *size = 0;
698 1.1 kiyohara }
699 1.1 kiyohara return 0;
700 1.1 kiyohara } else {
701 1.1 kiyohara /*
702 1.1 kiyohara * Read CPU Address Map Registers
703 1.1 kiyohara */
704 1.1 kiyohara uint32_t basereg, ctrlreg, ta, tamask;
705 1.1 kiyohara
706 1.1 kiyohara ta = MVSOC_MLMB_WCR_TARGET(mvsoc_tags[i].target) |
707 1.1 kiyohara MVSOC_MLMB_WCR_ATTR(mvsoc_tags[i].attr);
708 1.1 kiyohara tamask = MVSOC_MLMB_WCR_TARGET(MVSOC_UNITID_MASK) |
709 1.1 kiyohara MVSOC_MLMB_WCR_ATTR(MARVELL_ATTR_MASK);
710 1.1 kiyohara
711 1.1 kiyohara if (base != NULL)
712 1.1 kiyohara *base = 0;
713 1.1 kiyohara if (size != NULL)
714 1.1 kiyohara *size = 0;
715 1.1 kiyohara
716 1.1 kiyohara for (i = 0; i < nwindow; i++) {
717 1.1 kiyohara ctrlreg = read_mlmbreg(MVSOC_MLMB_WCR(i));
718 1.1 kiyohara if ((ctrlreg & tamask) != ta)
719 1.1 kiyohara continue;
720 1.1 kiyohara if (ctrlreg & MVSOC_MLMB_WCR_WINEN) {
721 1.1 kiyohara basereg = read_mlmbreg(MVSOC_MLMB_WBR(i));
722 1.1 kiyohara
723 1.1 kiyohara if (base != NULL)
724 1.1 kiyohara *base =
725 1.1 kiyohara basereg & MVSOC_MLMB_WBR_BASE_MASK;
726 1.1 kiyohara if (size != NULL)
727 1.1 kiyohara *size = (ctrlreg &
728 1.1 kiyohara MVSOC_MLMB_WCR_SIZE_MASK) +
729 1.1 kiyohara (~MVSOC_MLMB_WCR_SIZE_MASK + 1);
730 1.1 kiyohara }
731 1.1 kiyohara break;
732 1.1 kiyohara }
733 1.1 kiyohara return i;
734 1.1 kiyohara }
735 1.1 kiyohara }
736