Home | History | Annotate | Line # | Download | only in marvell
mvsoc.c revision 1.9.2.2
      1  1.9.2.2       tls /*	$NetBSD: mvsoc.c,v 1.9.2.2 2013/06/23 06:20:00 tls Exp $	*/
      2      1.1  kiyohara /*
      3      1.1  kiyohara  * Copyright (c) 2007, 2008 KIYOHARA Takashi
      4      1.1  kiyohara  * All rights reserved.
      5      1.1  kiyohara  *
      6      1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
      7      1.1  kiyohara  * modification, are permitted provided that the following conditions
      8      1.1  kiyohara  * are met:
      9      1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     10      1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     11      1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     12      1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     13      1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     14      1.1  kiyohara  *
     15      1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16      1.1  kiyohara  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17      1.1  kiyohara  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18      1.1  kiyohara  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19      1.1  kiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20      1.1  kiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21      1.1  kiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22      1.1  kiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23      1.1  kiyohara  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24      1.1  kiyohara  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25      1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     26      1.1  kiyohara  */
     27      1.1  kiyohara 
     28      1.1  kiyohara #include <sys/cdefs.h>
     29  1.9.2.2       tls __KERNEL_RCSID(0, "$NetBSD: mvsoc.c,v 1.9.2.2 2013/06/23 06:20:00 tls Exp $");
     30      1.1  kiyohara 
     31      1.1  kiyohara #include "opt_cputypes.h"
     32      1.1  kiyohara #include "opt_mvsoc.h"
     33      1.1  kiyohara 
     34      1.1  kiyohara #include <sys/param.h>
     35      1.1  kiyohara #include <sys/bus.h>
     36      1.1  kiyohara #include <sys/device.h>
     37      1.1  kiyohara #include <sys/errno.h>
     38      1.1  kiyohara 
     39      1.1  kiyohara #include <dev/pci/pcidevs.h>
     40      1.1  kiyohara #include <dev/pci/pcireg.h>
     41      1.1  kiyohara #include <dev/marvell/marvellreg.h>
     42      1.1  kiyohara #include <dev/marvell/marvellvar.h>
     43      1.1  kiyohara 
     44      1.1  kiyohara #include <arm/marvell/mvsocreg.h>
     45      1.1  kiyohara #include <arm/marvell/mvsocvar.h>
     46      1.1  kiyohara #include <arm/marvell/orionreg.h>
     47      1.1  kiyohara #include <arm/marvell/kirkwoodreg.h>
     48      1.1  kiyohara 
     49  1.9.2.2       tls #if defined(ARMADAXP)
     50  1.9.2.2       tls #include <evbarm/armadaxp/armadaxpreg.h>
     51  1.9.2.2       tls #include <evbarm/marvell/marvellreg.h>
     52  1.9.2.2       tls #endif
     53  1.9.2.2       tls 
     54      1.1  kiyohara #include "locators.h"
     55      1.1  kiyohara 
     56      1.9      matt #ifdef MVSOC_CONSOLE_EARLY
     57      1.9      matt #include <dev/ic/ns16550reg.h>
     58      1.9      matt #include <dev/ic/comreg.h>
     59      1.9      matt #include <dev/cons.h>
     60      1.9      matt #endif
     61      1.1  kiyohara 
     62      1.1  kiyohara static int mvsoc_match(device_t, struct cfdata *, void *);
     63      1.1  kiyohara static void mvsoc_attach(device_t, device_t, void *);
     64      1.1  kiyohara 
     65      1.1  kiyohara static int mvsoc_print(void *, const char *);
     66      1.1  kiyohara static int mvsoc_search(device_t, cfdata_t, const int *, void *);
     67      1.1  kiyohara 
     68      1.1  kiyohara uint32_t mvPclk, mvSysclk, mvTclk = 0;
     69      1.1  kiyohara int nwindow = 0, nremap = 0;
     70      1.1  kiyohara static vaddr_t regbase = 0xffffffff, dsc_base, pex_base;
     71      1.1  kiyohara vaddr_t mlmb_base;
     72  1.9.2.2       tls #if defined(ARMADAXP)
     73  1.9.2.2       tls vaddr_t misc_base;
     74  1.9.2.2       tls #endif
     75      1.1  kiyohara 
     76      1.1  kiyohara void (*mvsoc_intr_init)(void);
     77      1.1  kiyohara 
     78      1.1  kiyohara 
     79      1.9      matt #ifdef MVSOC_CONSOLE_EARLY
     80      1.9      matt static vaddr_t com_base;
     81      1.9      matt 
     82      1.9      matt static inline uint32_t
     83      1.9      matt uart_read(bus_size_t o)
     84      1.9      matt {
     85      1.9      matt 	return *(volatile uint32_t *)(com_base + (o << 2));
     86      1.9      matt }
     87      1.9      matt 
     88      1.9      matt static inline void
     89      1.9      matt uart_write(bus_size_t o, uint32_t v)
     90      1.9      matt {
     91      1.9      matt 	*(volatile uint32_t *)(com_base + (o << 2)) = v;
     92      1.9      matt }
     93      1.9      matt 
     94      1.9      matt static int
     95      1.9      matt mvsoc_cngetc(dev_t dv)
     96      1.9      matt {
     97      1.9      matt         if ((uart_read(com_lsr) & LSR_RXRDY) == 0)
     98      1.9      matt 		return -1;
     99      1.9      matt 
    100      1.9      matt 	return uart_read(com_data) & 0xff;
    101      1.9      matt }
    102      1.9      matt 
    103      1.9      matt static void
    104      1.9      matt mvsoc_cnputc(dev_t dv, int c)
    105      1.9      matt {
    106      1.9      matt 	int timo = 150000;
    107      1.9      matt 
    108      1.9      matt         while ((uart_read(com_lsr) & LSR_TXRDY) == 0 && --timo > 0)
    109      1.9      matt 		;
    110      1.9      matt 
    111      1.9      matt 	uart_write(com_data, c);
    112      1.9      matt 
    113      1.9      matt 	timo = 150000;
    114      1.9      matt         while ((uart_read(com_lsr) & LSR_TSRE) == 0 && --timo > 0)
    115      1.9      matt 		;
    116      1.9      matt }
    117      1.9      matt 
    118      1.9      matt static struct consdev mvsoc_earlycons = {
    119      1.9      matt 	.cn_putc = mvsoc_cnputc,
    120      1.9      matt 	.cn_getc = mvsoc_cngetc,
    121      1.9      matt 	.cn_pollc = nullcnpollc,
    122      1.9      matt };
    123      1.9      matt #endif
    124      1.9      matt 
    125      1.9      matt 
    126      1.1  kiyohara /* attributes */
    127      1.1  kiyohara static struct {
    128      1.1  kiyohara 	int tag;
    129      1.1  kiyohara 	uint32_t attr;
    130      1.1  kiyohara 	uint32_t target;
    131      1.1  kiyohara } mvsoc_tags[] = {
    132      1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS0,
    133      1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS0,	MVSOC_UNITID_DDR },
    134      1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS1,
    135      1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS1,	MVSOC_UNITID_DDR },
    136      1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS2,
    137      1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS2,	MVSOC_UNITID_DDR },
    138      1.1  kiyohara 	{ MARVELL_TAG_SDRAM_CS3,
    139      1.1  kiyohara 	  MARVELL_ATTR_SDRAM_CS3,	MVSOC_UNITID_DDR },
    140      1.1  kiyohara 
    141      1.1  kiyohara #if defined(ORION)
    142      1.1  kiyohara 	{ ORION_TAG_DEVICE_CS0,
    143      1.1  kiyohara 	  ORION_ATTR_DEVICE_CS0,	MVSOC_UNITID_DEVBUS },
    144      1.1  kiyohara 	{ ORION_TAG_DEVICE_CS1,
    145      1.1  kiyohara 	  ORION_ATTR_DEVICE_CS1,	MVSOC_UNITID_DEVBUS },
    146      1.1  kiyohara 	{ ORION_TAG_DEVICE_CS2,
    147      1.1  kiyohara 	  ORION_ATTR_DEVICE_CS2,	MVSOC_UNITID_DEVBUS },
    148      1.1  kiyohara 	{ ORION_TAG_DEVICE_BOOTCS,
    149      1.1  kiyohara 	  ORION_ATTR_BOOT_CS,		MVSOC_UNITID_DEVBUS },
    150      1.1  kiyohara 	{ ORION_TAG_FLASH_CS,
    151      1.1  kiyohara 	  ORION_ATTR_FLASH_CS,		MVSOC_UNITID_DEVBUS },
    152      1.1  kiyohara 	{ ORION_TAG_PEX0_MEM,
    153      1.6  kiyohara 	  ORION_ATTR_PEX_MEM,		MVSOC_UNITID_PEX },
    154      1.1  kiyohara 	{ ORION_TAG_PEX0_IO,
    155      1.6  kiyohara 	  ORION_ATTR_PEX_IO,		MVSOC_UNITID_PEX },
    156      1.1  kiyohara 	{ ORION_TAG_PEX1_MEM,
    157      1.1  kiyohara 	  ORION_ATTR_PEX_MEM,		ORION_UNITID_PEX1 },
    158      1.1  kiyohara 	{ ORION_TAG_PEX1_IO,
    159      1.1  kiyohara 	  ORION_ATTR_PEX_IO,		ORION_UNITID_PEX1 },
    160      1.1  kiyohara 	{ ORION_TAG_PCI_MEM,
    161      1.1  kiyohara 	  ORION_ATTR_PCI_MEM,		ORION_UNITID_PCI },
    162      1.1  kiyohara 	{ ORION_TAG_PCI_IO,
    163      1.1  kiyohara 	  ORION_ATTR_PCI_IO,		ORION_UNITID_PCI },
    164      1.1  kiyohara 	{ ORION_TAG_CRYPT,
    165      1.1  kiyohara 	  ORION_ATTR_CRYPT,		ORION_UNITID_CRYPT },
    166      1.1  kiyohara #endif
    167      1.1  kiyohara 
    168      1.1  kiyohara #if defined(KIRKWOOD)
    169      1.1  kiyohara 	{ KIRKWOOD_TAG_NAND,
    170      1.1  kiyohara 	  KIRKWOOD_ATTR_NAND,		MVSOC_UNITID_DEVBUS },
    171      1.1  kiyohara 	{ KIRKWOOD_TAG_SPI,
    172      1.1  kiyohara 	  KIRKWOOD_ATTR_SPI,		MVSOC_UNITID_DEVBUS },
    173      1.1  kiyohara 	{ KIRKWOOD_TAG_BOOTROM,
    174      1.1  kiyohara 	  KIRKWOOD_ATTR_BOOTROM,	MVSOC_UNITID_DEVBUS },
    175      1.1  kiyohara 	{ KIRKWOOD_TAG_PEX_MEM,
    176      1.6  kiyohara 	  KIRKWOOD_ATTR_PEX_MEM,	MVSOC_UNITID_PEX },
    177      1.1  kiyohara 	{ KIRKWOOD_TAG_PEX_IO,
    178      1.6  kiyohara 	  KIRKWOOD_ATTR_PEX_IO,		MVSOC_UNITID_PEX },
    179      1.6  kiyohara 	{ KIRKWOOD_TAG_PEX1_MEM,
    180      1.6  kiyohara 	  KIRKWOOD_ATTR_PEX1_MEM,	MVSOC_UNITID_PEX },
    181      1.6  kiyohara 	{ KIRKWOOD_TAG_PEX1_IO,
    182      1.6  kiyohara 	  KIRKWOOD_ATTR_PEX1_IO,	MVSOC_UNITID_PEX },
    183      1.1  kiyohara 	{ KIRKWOOD_TAG_CRYPT,
    184      1.1  kiyohara 	  KIRKWOOD_ATTR_CRYPT,		KIRKWOOD_UNITID_CRYPT },
    185      1.1  kiyohara #endif
    186  1.9.2.2       tls #if defined(ARMADAXP)
    187  1.9.2.2       tls 	{ ARMADAXP_TAG_PEX00_MEM,
    188  1.9.2.2       tls 	  ARMADAXP_ATTR_PEXx0_MEM,	ARMADAXP_UNITID_PEX0 },
    189  1.9.2.2       tls 	{ ARMADAXP_TAG_PEX00_IO,
    190  1.9.2.2       tls 	  ARMADAXP_ATTR_PEXx0_IO,	ARMADAXP_UNITID_PEX0 },
    191  1.9.2.2       tls 	{ ARMADAXP_TAG_PEX01_MEM,
    192  1.9.2.2       tls 	  ARMADAXP_ATTR_PEXx1_MEM,	ARMADAXP_UNITID_PEX0 },
    193  1.9.2.2       tls 	{ ARMADAXP_TAG_PEX01_IO,
    194  1.9.2.2       tls 	  ARMADAXP_ATTR_PEXx1_IO,	ARMADAXP_UNITID_PEX0 },
    195  1.9.2.2       tls 	{ ARMADAXP_TAG_PEX02_MEM,
    196  1.9.2.2       tls 	  ARMADAXP_ATTR_PEXx2_MEM,	ARMADAXP_UNITID_PEX0 },
    197  1.9.2.2       tls 	{ ARMADAXP_TAG_PEX02_IO,
    198  1.9.2.2       tls 	  ARMADAXP_ATTR_PEXx2_IO,	ARMADAXP_UNITID_PEX0 },
    199  1.9.2.2       tls 	{ ARMADAXP_TAG_PEX03_MEM,
    200  1.9.2.2       tls 	  ARMADAXP_ATTR_PEXx3_MEM,	ARMADAXP_UNITID_PEX0 },
    201  1.9.2.2       tls 	{ ARMADAXP_TAG_PEX03_IO,
    202  1.9.2.2       tls 	  ARMADAXP_ATTR_PEXx3_IO,	ARMADAXP_UNITID_PEX0 },
    203  1.9.2.2       tls 	{ ARMADAXP_TAG_PEX2_MEM,
    204  1.9.2.2       tls 	  ARMADAXP_ATTR_PEX2_MEM,	ARMADAXP_UNITID_PEX2 },
    205  1.9.2.2       tls 	{ ARMADAXP_TAG_PEX2_IO,
    206  1.9.2.2       tls 	  ARMADAXP_ATTR_PEX2_IO,	ARMADAXP_UNITID_PEX2 },
    207  1.9.2.2       tls 	{ ARMADAXP_TAG_PEX3_MEM,
    208  1.9.2.2       tls 	  ARMADAXP_ATTR_PEX3_MEM,	ARMADAXP_UNITID_PEX3 },
    209  1.9.2.2       tls 	{ ARMADAXP_TAG_PEX3_IO,
    210  1.9.2.2       tls 	  ARMADAXP_ATTR_PEX3_IO,	ARMADAXP_UNITID_PEX3 },
    211  1.9.2.2       tls #endif
    212      1.1  kiyohara };
    213      1.1  kiyohara 
    214  1.9.2.2       tls #if defined(ARMADAXP)
    215  1.9.2.2       tls #undef ARMADAXP
    216  1.9.2.2       tls #define ARMADAXP(m)	MARVELL_ARMADAXP_ ## m
    217  1.9.2.2       tls #endif
    218      1.1  kiyohara #if defined(ORION)
    219      1.1  kiyohara #define ORION_1(m)	MARVELL_ORION_1_ ## m
    220      1.1  kiyohara #define ORION_2(m)	MARVELL_ORION_2_ ## m
    221      1.1  kiyohara #endif
    222      1.1  kiyohara #if defined(KIRKWOOD)
    223      1.1  kiyohara #undef KIRKWOOD
    224      1.1  kiyohara #define KIRKWOOD(m)	MARVELL_KIRKWOOD_ ## m
    225      1.1  kiyohara #endif
    226      1.1  kiyohara #if defined(MV78XX0)
    227      1.1  kiyohara #undef MV78XX0
    228      1.1  kiyohara #define MV78XX0(m)	MARVELL_MV78XX0_ ## m
    229      1.1  kiyohara #endif
    230      1.1  kiyohara static struct {
    231      1.1  kiyohara 	uint16_t model;
    232      1.1  kiyohara 	uint8_t rev;
    233      1.1  kiyohara 	const char *modelstr;
    234      1.1  kiyohara 	const char *revstr;
    235      1.1  kiyohara 	const char *typestr;
    236      1.1  kiyohara } nametbl[] = {
    237      1.1  kiyohara #if defined(ORION)
    238      1.1  kiyohara 	{ ORION_1(88F1181),	0, "MV88F1181", NULL,	"Orion1" },
    239      1.1  kiyohara 	{ ORION_1(88F5082),	2, "MV88F5082", "A2",	"Orion1" },
    240      1.1  kiyohara 	{ ORION_1(88F5180N),	3, "MV88F5180N","B1",	"Orion1" },
    241      1.1  kiyohara 	{ ORION_1(88F5181),	0, "MV88F5181",	"A0",	"Orion1" },
    242      1.1  kiyohara 	{ ORION_1(88F5181),	1, "MV88F5181",	"A1",	"Orion1" },
    243      1.1  kiyohara 	{ ORION_1(88F5181),	2, "MV88F5181",	"B0",	"Orion1" },
    244      1.1  kiyohara 	{ ORION_1(88F5181),	3, "MV88F5181",	"B1",	"Orion1" },
    245      1.1  kiyohara 	{ ORION_1(88F5181),	8, "MV88F5181L","A0",	"Orion1" },
    246      1.1  kiyohara 	{ ORION_1(88F5181),	9, "MV88F5181L","A1",	"Orion1" },
    247      1.1  kiyohara 	{ ORION_1(88F5182),	0, "MV88F5182",	"A0",	"Orion1" },
    248      1.1  kiyohara 	{ ORION_1(88F5182),	1, "MV88F5182",	"A1",	"Orion1" },
    249      1.1  kiyohara 	{ ORION_1(88F5182),	2, "MV88F5182",	"A2",	"Orion1" },
    250      1.1  kiyohara 	{ ORION_1(88F6082),	0, "MV88F6082",	"A0",	"Orion1" },
    251      1.1  kiyohara 	{ ORION_1(88F6082),	1, "MV88F6082",	"A1",	"Orion1" },
    252      1.1  kiyohara 	{ ORION_1(88F6183),	0, "MV88F6183",	"A0",	"Orion1" },
    253      1.1  kiyohara 	{ ORION_1(88F6183),	1, "MV88F6183",	"Z0",	"Orion1" },
    254      1.1  kiyohara 	{ ORION_1(88W8660),	0, "MV88W8660",	"A0",	"Orion1" },
    255      1.1  kiyohara 	{ ORION_1(88W8660),	1, "MV88W8660",	"A1",	"Orion1" },
    256      1.1  kiyohara 
    257      1.1  kiyohara 	{ ORION_2(88F1281),	0, "MV88F1281",	"A0",	"Orion2" },
    258      1.1  kiyohara 	{ ORION_2(88F5281),	0, "MV88F5281",	"A0",	"Orion2" },
    259      1.1  kiyohara 	{ ORION_2(88F5281),	1, "MV88F5281",	"B0",	"Orion2" },
    260      1.1  kiyohara 	{ ORION_2(88F5281),	2, "MV88F5281",	"C0",	"Orion2" },
    261      1.1  kiyohara 	{ ORION_2(88F5281),	3, "MV88F5281",	"C1",	"Orion2" },
    262      1.1  kiyohara 	{ ORION_2(88F5281),	4, "MV88F5281",	"D0",	"Orion2" },
    263      1.1  kiyohara #endif
    264      1.1  kiyohara 
    265      1.1  kiyohara #if defined(KIRKWOOD)
    266      1.1  kiyohara 	{ KIRKWOOD(88F6180),	2, "88F6180",	"A0",	"Kirkwood" },
    267      1.6  kiyohara 	{ KIRKWOOD(88F6180),	3, "88F6180",	"A1",	"Kirkwood" },
    268      1.1  kiyohara 	{ KIRKWOOD(88F6192),	0, "88F619x",	"Z0",	"Kirkwood" },
    269      1.1  kiyohara 	{ KIRKWOOD(88F6192),	2, "88F619x",	"A0",	"Kirkwood" },
    270      1.4   reinoud 	{ KIRKWOOD(88F6192),	3, "88F619x",	"A1",	"Kirkwood" },
    271      1.1  kiyohara 	{ KIRKWOOD(88F6281),	0, "88F6281",	"Z0",	"Kirkwood" },
    272      1.1  kiyohara 	{ KIRKWOOD(88F6281),	2, "88F6281",	"A0",	"Kirkwood" },
    273      1.1  kiyohara 	{ KIRKWOOD(88F6281),	3, "88F6281",	"A1",	"Kirkwood" },
    274      1.6  kiyohara 	{ KIRKWOOD(88F6282),	0, "88F6282",	"A0",	"Kirkwood" },
    275      1.6  kiyohara 	{ KIRKWOOD(88F6282),	1, "88F6282",	"A1",	"Kirkwood" },
    276      1.1  kiyohara #endif
    277      1.1  kiyohara 
    278      1.1  kiyohara #if defined(MV78XX0)
    279      1.1  kiyohara 	{ MV78XX0(MV78100),	1, "MV78100",	"A0",  "Discovery Innovation" },
    280      1.1  kiyohara 	{ MV78XX0(MV78100),	2, "MV78100",	"A1",  "Discovery Innovation" },
    281      1.1  kiyohara 	{ MV78XX0(MV78200),	1, "MV78200",	"A0",  "Discovery Innovation" },
    282      1.1  kiyohara #endif
    283  1.9.2.2       tls 
    284  1.9.2.2       tls #if defined(ARMADAXP)
    285  1.9.2.2       tls 	{ ARMADAXP(MV78130),	1, "MV78130",	"A0",  "Armada XP" },
    286  1.9.2.2       tls 	{ ARMADAXP(MV78160),	1, "MV78160",	"A0",  "Armada XP" },
    287  1.9.2.2       tls 	{ ARMADAXP(MV78230),	1, "MV78260",	"A0",  "Armada XP" },
    288  1.9.2.2       tls 	{ ARMADAXP(MV78260),	1, "MV78260",	"A0",  "Armada XP" },
    289  1.9.2.2       tls 	{ ARMADAXP(MV78460),	1, "MV78460",	"A0",  "Armada XP" },
    290  1.9.2.2       tls 	{ ARMADAXP(MV78460),	2, "MV78460",	"B0",  "Armada XP" },
    291  1.9.2.2       tls #endif
    292      1.1  kiyohara };
    293      1.1  kiyohara 
    294      1.1  kiyohara #define OFFSET_DEFAULT	MVA_OFFSET_DEFAULT
    295      1.1  kiyohara #define IRQ_DEFAULT	MVA_IRQ_DEFAULT
    296      1.1  kiyohara static const struct mvsoc_periph {
    297      1.1  kiyohara 	int model;
    298      1.1  kiyohara 	const char *name;
    299      1.1  kiyohara 	int unit;
    300      1.1  kiyohara 	bus_size_t offset;
    301      1.1  kiyohara 	int irq;
    302  1.9.2.1       tls 	uint32_t clkpwr_bit;
    303      1.1  kiyohara } mvsoc_periphs[] = {
    304      1.1  kiyohara #if defined(ORION)
    305      1.1  kiyohara     { ORION_1(88F1181),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    306      1.1  kiyohara     { ORION_1(88F1181),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    307      1.1  kiyohara     { ORION_1(88F1181),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    308      1.1  kiyohara     { ORION_1(88F1181),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    309      1.1  kiyohara     { ORION_1(88F1181),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    310      1.1  kiyohara     { ORION_1(88F1181),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    311      1.1  kiyohara     { ORION_1(88F1181),	"mvpex",   1, ORION_PEX1_BASE,	ORION_IRQ_PEX1INT },
    312      1.1  kiyohara 
    313      1.1  kiyohara     { ORION_1(88F5082),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    314      1.1  kiyohara     { ORION_1(88F5082),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    315      1.1  kiyohara     { ORION_1(88F5082),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    316      1.1  kiyohara     { ORION_1(88F5082),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    317      1.1  kiyohara     { ORION_1(88F5082),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    318      1.1  kiyohara     { ORION_1(88F5082),	"ehci",    1, ORION_USB1_BASE,	ORION_IRQ_USBCNT1 },
    319      1.7  kiyohara     { ORION_1(88F5082),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    320      1.1  kiyohara     { ORION_1(88F5082),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    321      1.1  kiyohara     { ORION_1(88F5082),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    322      1.1  kiyohara     { ORION_1(88F5082),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    323      1.1  kiyohara     { ORION_1(88F5082),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    324      1.1  kiyohara     { ORION_1(88F5082),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    325      1.1  kiyohara 
    326      1.1  kiyohara     { ORION_1(88F5180N),"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    327      1.1  kiyohara     { ORION_1(88F5180N),"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    328      1.1  kiyohara     { ORION_1(88F5180N),"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    329      1.1  kiyohara     { ORION_1(88F5180N),"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    330      1.1  kiyohara     { ORION_1(88F5180N),"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    331      1.7  kiyohara     { ORION_1(88F5180N),"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    332      1.1  kiyohara     { ORION_1(88F5180N),"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    333      1.1  kiyohara     { ORION_1(88F5180N),"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    334      1.1  kiyohara     { ORION_1(88F5180N),"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    335      1.1  kiyohara     { ORION_1(88F5180N),"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    336      1.1  kiyohara 
    337      1.1  kiyohara     { ORION_1(88F5181),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    338      1.1  kiyohara     { ORION_1(88F5181),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    339      1.1  kiyohara     { ORION_1(88F5181),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    340      1.1  kiyohara     { ORION_1(88F5181),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    341      1.1  kiyohara     { ORION_1(88F5181),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    342      1.7  kiyohara     { ORION_1(88F5181),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    343      1.1  kiyohara     { ORION_1(88F5181),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    344      1.1  kiyohara     { ORION_1(88F5181),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    345      1.1  kiyohara     { ORION_1(88F5181),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    346      1.1  kiyohara     { ORION_1(88F5181),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    347      1.1  kiyohara     { ORION_1(88F5181),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    348      1.1  kiyohara 
    349      1.1  kiyohara     { ORION_1(88F5182),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    350      1.1  kiyohara     { ORION_1(88F5182),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    351      1.1  kiyohara     { ORION_1(88F5182),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    352      1.1  kiyohara     { ORION_1(88F5182),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    353      1.1  kiyohara     { ORION_1(88F5182),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    354      1.1  kiyohara     { ORION_1(88F5182),	"ehci",    1, ORION_USB1_BASE,	ORION_IRQ_USBCNT1 },
    355      1.7  kiyohara     { ORION_1(88F5182),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    356      1.1  kiyohara     { ORION_1(88F5182),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    357      1.1  kiyohara     { ORION_1(88F5182),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    358      1.1  kiyohara     { ORION_1(88F5182),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    359      1.1  kiyohara     { ORION_1(88F5182),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    360      1.1  kiyohara     { ORION_1(88F5182),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    361      1.1  kiyohara 
    362      1.1  kiyohara     { ORION_1(88F6082),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    363      1.1  kiyohara     { ORION_1(88F6082),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    364      1.1  kiyohara     { ORION_1(88F6082),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    365      1.1  kiyohara     { ORION_1(88F6082),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    366      1.1  kiyohara     { ORION_1(88F6082),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    367      1.1  kiyohara     { ORION_1(88F6082),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    368      1.1  kiyohara     { ORION_1(88F6082),	"mvcesa",  0, ORION_CESA_BASE,	ORION_IRQ_SECURITYINTR},
    369      1.1  kiyohara     { ORION_1(88F6082),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    370      1.1  kiyohara     { ORION_1(88F6082),	"mvsata",  0, ORION_SATAHC_BASE,ORION_IRQ_SATAINTR },
    371      1.1  kiyohara     { ORION_1(88F6082),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    372      1.1  kiyohara 
    373      1.1  kiyohara     { ORION_1(88F6183),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    374      1.1  kiyohara     { ORION_1(88F6183),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    375      1.1  kiyohara     { ORION_1(88F6183),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    376      1.1  kiyohara     { ORION_1(88F6183),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    377      1.1  kiyohara 
    378      1.1  kiyohara     { ORION_1(88W8660),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    379      1.1  kiyohara     { ORION_1(88W8660),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    380      1.1  kiyohara     { ORION_1(88W8660),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    381      1.1  kiyohara     { ORION_1(88W8660),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    382      1.1  kiyohara     { ORION_1(88W8660),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    383      1.7  kiyohara     { ORION_1(88W8660),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    384      1.1  kiyohara     { ORION_1(88W8660),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    385      1.1  kiyohara     { ORION_1(88W8660),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    386      1.1  kiyohara     { ORION_1(88W8660),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    387      1.1  kiyohara     { ORION_1(88W8660),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    388      1.1  kiyohara 
    389      1.1  kiyohara     { ORION_2(88F1281),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    390      1.1  kiyohara     { ORION_2(88F1281),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    391      1.1  kiyohara     { ORION_2(88F1281),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    392      1.1  kiyohara     { ORION_2(88F1281),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    393      1.1  kiyohara     { ORION_2(88F1281),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    394      1.1  kiyohara     { ORION_2(88F1281),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    395      1.1  kiyohara     { ORION_2(88F1281),	"mvpex",   1, ORION_PEX1_BASE,	ORION_IRQ_PEX1INT },
    396      1.1  kiyohara 
    397      1.1  kiyohara     { ORION_2(88F5281),	"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    398      1.1  kiyohara     { ORION_2(88F5281),	"mvsocgpp",0, MVSOC_GPP_BASE,	ORION_IRQ_GPIO7_0 },
    399      1.1  kiyohara     { ORION_2(88F5281),	"com",     0, MVSOC_COM0_BASE,	ORION_IRQ_UART0 },
    400      1.1  kiyohara     { ORION_2(88F5281),	"com",     1, MVSOC_COM1_BASE,	ORION_IRQ_UART1 },
    401      1.1  kiyohara     { ORION_2(88F5281),	"ehci",    0, ORION_USB0_BASE,	ORION_IRQ_USBCNT0 },
    402      1.7  kiyohara     { ORION_2(88F5281),	"gtidmac", 0, ORION_IDMAC_BASE,	IRQ_DEFAULT },
    403      1.1  kiyohara     { ORION_2(88F5281),	"gtpci",   0, ORION_PCI_BASE,	ORION_IRQ_PEX0INT },
    404      1.1  kiyohara     { ORION_2(88F5281),	"gttwsi",  0, MVSOC_TWSI_BASE,	ORION_IRQ_TWSI },
    405      1.1  kiyohara     { ORION_2(88F5281),	"mvgbec",  0, ORION_GBE_BASE,	IRQ_DEFAULT },
    406      1.1  kiyohara     { ORION_2(88F5281),	"mvpex",   0, MVSOC_PEX_BASE,	ORION_IRQ_PEX0INT },
    407      1.1  kiyohara #endif
    408      1.1  kiyohara 
    409      1.1  kiyohara #if defined(KIRKWOOD)
    410      1.1  kiyohara     { KIRKWOOD(88F6180),"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    411      1.1  kiyohara     { KIRKWOOD(88F6180),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    412      1.2      matt     { KIRKWOOD(88F6180),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    413      1.1  kiyohara     { KIRKWOOD(88F6180),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    414      1.1  kiyohara     { KIRKWOOD(88F6180),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    415      1.1  kiyohara     { KIRKWOOD(88F6180),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    416      1.7  kiyohara     { KIRKWOOD(88F6180),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    417      1.1  kiyohara     { KIRKWOOD(88F6180),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    418      1.1  kiyohara     { KIRKWOOD(88F6180),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    419      1.1  kiyohara     { KIRKWOOD(88F6180),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    420      1.1  kiyohara     { KIRKWOOD(88F6180),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    421      1.1  kiyohara     { KIRKWOOD(88F6180),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    422      1.1  kiyohara 
    423      1.1  kiyohara     { KIRKWOOD(88F6192),"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    424      1.1  kiyohara     { KIRKWOOD(88F6192),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    425      1.2      matt     { KIRKWOOD(88F6192),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    426      1.1  kiyohara     { KIRKWOOD(88F6192),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    427      1.1  kiyohara     { KIRKWOOD(88F6192),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    428      1.1  kiyohara     { KIRKWOOD(88F6192),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    429      1.7  kiyohara     { KIRKWOOD(88F6192),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    430      1.1  kiyohara     { KIRKWOOD(88F6192),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    431      1.1  kiyohara     { KIRKWOOD(88F6192),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    432      1.1  kiyohara     { KIRKWOOD(88F6192),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    433      1.1  kiyohara     { KIRKWOOD(88F6192),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
    434      1.1  kiyohara     { KIRKWOOD(88F6192),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    435      1.1  kiyohara     { KIRKWOOD(88F6192),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
    436      1.1  kiyohara     { KIRKWOOD(88F6192),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    437      1.1  kiyohara 
    438      1.1  kiyohara     { KIRKWOOD(88F6281),"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    439      1.1  kiyohara     { KIRKWOOD(88F6281),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    440      1.2      matt     { KIRKWOOD(88F6281),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    441      1.1  kiyohara     { KIRKWOOD(88F6281),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    442      1.1  kiyohara     { KIRKWOOD(88F6281),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    443  1.9.2.1       tls     { KIRKWOOD(88F6281),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT,
    444  1.9.2.1       tls 					MVSOC_MLMB_CLKGATING_BIT(3) },
    445      1.7  kiyohara     { KIRKWOOD(88F6281),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    446      1.1  kiyohara     { KIRKWOOD(88F6281),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    447  1.9.2.1       tls     { KIRKWOOD(88F6281),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT,
    448  1.9.2.1       tls 					MVSOC_MLMB_CLKGATING_BIT(17) },
    449  1.9.2.1       tls     { KIRKWOOD(88F6281),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT,
    450  1.9.2.1       tls 					MVSOC_MLMB_CLKGATING_BIT(0) },
    451  1.9.2.1       tls     { KIRKWOOD(88F6281),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT,
    452  1.9.2.1       tls 					MVSOC_MLMB_CLKGATING_BIT(19) },
    453  1.9.2.1       tls     { KIRKWOOD(88F6281),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT,
    454  1.9.2.1       tls 					MVSOC_MLMB_CLKGATING_BIT(2) },
    455  1.9.2.1       tls     { KIRKWOOD(88F6281),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA,
    456  1.9.2.1       tls 					MVSOC_MLMB_CLKGATING_BIT(14) |
    457  1.9.2.1       tls 					MVSOC_MLMB_CLKGATING_BIT(15) },
    458  1.9.2.1       tls     { KIRKWOOD(88F6281),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT,
    459  1.9.2.1       tls 					MVSOC_MLMB_CLKGATING_BIT(4) },
    460      1.6  kiyohara 
    461      1.6  kiyohara     { KIRKWOOD(88F6282),"mvsoctmr",0, MVSOC_TMR_BASE,	IRQ_DEFAULT },
    462      1.6  kiyohara     { KIRKWOOD(88F6282),"mvsocgpp",0, MVSOC_GPP_BASE,	KIRKWOOD_IRQ_GPIOLO7_0},
    463      1.6  kiyohara     { KIRKWOOD(88F6282),"mvsocrtc",0, KIRKWOOD_RTC_BASE,IRQ_DEFAULT },
    464      1.8  kiyohara     { KIRKWOOD(88F6282),"mvsocts", 0, KIRKWOOD_TS_BASE,	IRQ_DEFAULT },
    465      1.6  kiyohara     { KIRKWOOD(88F6282),"com",     0, MVSOC_COM0_BASE,	KIRKWOOD_IRQ_UART0INT },
    466      1.6  kiyohara     { KIRKWOOD(88F6282),"com",     1, MVSOC_COM1_BASE,	KIRKWOOD_IRQ_UART1INT },
    467      1.6  kiyohara     { KIRKWOOD(88F6282),"ehci",    0, KIRKWOOD_USB_BASE,KIRKWOOD_IRQ_USB0CNT },
    468      1.7  kiyohara     { KIRKWOOD(88F6282),"gtidmac", 0, KIRKWOOD_IDMAC_BASE,IRQ_DEFAULT },
    469      1.6  kiyohara     { KIRKWOOD(88F6282),"gttwsi",  0, MVSOC_TWSI_BASE,	KIRKWOOD_IRQ_TWSI },
    470      1.6  kiyohara     { KIRKWOOD(88F6282),"gttwsi",  1, KIRKWOOD_TWSI1_BASE,KIRKWOOD_IRQ_TWSI1 },
    471      1.6  kiyohara     { KIRKWOOD(88F6282),"mvcesa",  0, KIRKWOOD_CESA_BASE,KIRKWOOD_IRQ_SECURITYINT},
    472      1.6  kiyohara     { KIRKWOOD(88F6282),"mvgbec",  0, KIRKWOOD_GBE0_BASE,IRQ_DEFAULT },
    473      1.6  kiyohara     { KIRKWOOD(88F6282),"mvgbec",  1, KIRKWOOD_GBE1_BASE,IRQ_DEFAULT },
    474      1.6  kiyohara     { KIRKWOOD(88F6282),"mvpex",   0, MVSOC_PEX_BASE,	KIRKWOOD_IRQ_PEX0INT },
    475      1.6  kiyohara     { KIRKWOOD(88F6282),"mvpex",   1, KIRKWOOD_PEX1_BASE,KIRKWOOD_IRQ_PEX1INT },
    476      1.6  kiyohara     { KIRKWOOD(88F6282),"mvsata",  0, KIRKWOOD_SATAHC_BASE,KIRKWOOD_IRQ_SATA },
    477      1.6  kiyohara     { KIRKWOOD(88F6282),"mvsdio",  0, KIRKWOOD_SDIO_BASE,KIRKWOOD_IRQ_SDIOINT },
    478      1.1  kiyohara #endif
    479      1.1  kiyohara 
    480      1.1  kiyohara #if defined(MV78XX0)
    481      1.1  kiyohara     { MV78XX0(MV78100),	"mvsoctmr",0,MVSOC_TMR_BASE,	IRQ_DEFAULT },
    482      1.1  kiyohara     { MV78XX0(MV78100),	"mvsocgpp",0,MVSOC_GPP_BASE,	MV78XX0_IRQ_GPIOLO7_0 },
    483      1.1  kiyohara     { MV78XX0(MV78100),	"com",	0, MVSOC_COM0_BASE,	MV78XX0_IRQ_UART0INT },
    484      1.1  kiyohara     { MV78XX0(MV78100),	"com",	1, MVSOC_COM1_BASE,	MV78XX0_IRQ_UART1INT },
    485      1.1  kiyohara     { MV78XX0(MV78100),	"gttwsi",0,MVSOC_TWSI_BASE,	MV78XX0_IRQ_TWSI },
    486      1.1  kiyohara       :
    487      1.1  kiyohara 
    488      1.1  kiyohara     { MV78XX0(MV78200),	"mvsoctmr",0,MVSOC_TMR_BASE,	IRQ_DEFAULT },
    489      1.1  kiyohara     { MV78XX0(MV78200),	"mvsocgpp",0,MVSOC_GPP_BASE,	MV78XX0_IRQ_GPIOLO7_0 },
    490      1.1  kiyohara     { MV78XX0(MV78200),	"com",	0, MVSOC_COM0_BASE,	MV78XX0_IRQ_UART0INT },
    491      1.1  kiyohara     { MV78XX0(MV78200),	"com",	1, MVSOC_COM1_BASE,	MV78XX0_IRQ_UART1INT },
    492      1.1  kiyohara     { MV78XX0(MV78200),	"gttwsi",0,MVSOC_TWSI_BASE,	MV78XX0_IRQ_TWSI },
    493      1.1  kiyohara       :
    494      1.1  kiyohara #endif
    495  1.9.2.2       tls 
    496  1.9.2.2       tls #if defined(ARMADAXP)
    497  1.9.2.2       tls     { ARMADAXP(MV78130), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    498  1.9.2.2       tls     { ARMADAXP(MV78130), "com",	0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0INT },
    499  1.9.2.2       tls     { ARMADAXP(MV78130), "com",	1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1INT },
    500  1.9.2.2       tls     { ARMADAXP(MV78130), "com",	2, ARMADAXP_COM2_BASE,	ARMADAXP_IRQ_UART2INT },
    501  1.9.2.2       tls     { ARMADAXP(MV78130), "com",	3, ARMADAXP_COM3_BASE,	ARMADAXP_IRQ_UART3INT },
    502  1.9.2.2       tls     { ARMADAXP(MV78130), "mvsocrtc",0, ARMADAXP_RTC_BASE, ARMADAXP_IRQ_RTCINT },
    503  1.9.2.2       tls     { ARMADAXP(MV78130), "ehci", 0, ARMADAXP_USB0_BASE,	ARMADAXP_IRQ_USB0INT },
    504  1.9.2.2       tls     { ARMADAXP(MV78130), "ehci", 1, ARMADAXP_USB1_BASE,	ARMADAXP_IRQ_USB1INT },
    505  1.9.2.2       tls     { ARMADAXP(MV78130), "mvpex", 0, ARMADAXP_PEX00_BASE, ARMADAXP_IRQ_PEX00},
    506  1.9.2.2       tls     { ARMADAXP(MV78130), "mvpex", 1, ARMADAXP_PEX01_BASE, ARMADAXP_IRQ_PEX01},
    507  1.9.2.2       tls     { ARMADAXP(MV78130), "mvpex", 2, ARMADAXP_PEX02_BASE, ARMADAXP_IRQ_PEX02},
    508  1.9.2.2       tls     { ARMADAXP(MV78130), "mvpex", 3, ARMADAXP_PEX03_BASE, ARMADAXP_IRQ_PEX03},
    509  1.9.2.2       tls     { ARMADAXP(MV78130), "mvsdio", 0, ARMADAXP_SDIO_BASE, ARMADAXP_IRQ_SDIO},
    510  1.9.2.2       tls 
    511  1.9.2.2       tls     { ARMADAXP(MV78160), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    512  1.9.2.2       tls     { ARMADAXP(MV78160), "com",	0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0INT },
    513  1.9.2.2       tls     { ARMADAXP(MV78160), "com",	1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1INT },
    514  1.9.2.2       tls     { ARMADAXP(MV78160), "com",	2, ARMADAXP_COM2_BASE,	ARMADAXP_IRQ_UART2INT },
    515  1.9.2.2       tls     { ARMADAXP(MV78160), "com",	3, ARMADAXP_COM3_BASE,	ARMADAXP_IRQ_UART3INT },
    516  1.9.2.2       tls     { ARMADAXP(MV78160), "mvsocrtc",0, ARMADAXP_RTC_BASE, ARMADAXP_IRQ_RTCINT },
    517  1.9.2.2       tls     { ARMADAXP(MV78160), "ehci", 0, ARMADAXP_USB0_BASE,	ARMADAXP_IRQ_USB0INT },
    518  1.9.2.2       tls     { ARMADAXP(MV78160), "ehci", 1, ARMADAXP_USB1_BASE,	ARMADAXP_IRQ_USB1INT },
    519  1.9.2.2       tls     { ARMADAXP(MV78160), "mvpex", 0, ARMADAXP_PEX00_BASE, ARMADAXP_IRQ_PEX00},
    520  1.9.2.2       tls     { ARMADAXP(MV78160), "mvpex", 1, ARMADAXP_PEX01_BASE, ARMADAXP_IRQ_PEX01},
    521  1.9.2.2       tls     { ARMADAXP(MV78160), "mvpex", 2, ARMADAXP_PEX02_BASE, ARMADAXP_IRQ_PEX02},
    522  1.9.2.2       tls     { ARMADAXP(MV78160), "mvpex", 3, ARMADAXP_PEX03_BASE, ARMADAXP_IRQ_PEX03},
    523  1.9.2.2       tls     { ARMADAXP(MV78160), "mvpex", 4, ARMADAXP_PEX2_BASE, ARMADAXP_IRQ_PEX2},
    524  1.9.2.2       tls     { ARMADAXP(MV78160), "mvsdio", 0, ARMADAXP_SDIO_BASE, ARMADAXP_IRQ_SDIO},
    525  1.9.2.2       tls 
    526  1.9.2.2       tls     { ARMADAXP(MV78230), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    527  1.9.2.2       tls     { ARMADAXP(MV78230), "com",	0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0INT },
    528  1.9.2.2       tls     { ARMADAXP(MV78230), "com",	1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1INT },
    529  1.9.2.2       tls     { ARMADAXP(MV78230), "com",	2, ARMADAXP_COM2_BASE,	ARMADAXP_IRQ_UART2INT },
    530  1.9.2.2       tls     { ARMADAXP(MV78230), "com",	3, ARMADAXP_COM3_BASE,	ARMADAXP_IRQ_UART3INT },
    531  1.9.2.2       tls     { ARMADAXP(MV78230), "mvsocrtc",0, ARMADAXP_RTC_BASE, ARMADAXP_IRQ_RTCINT },
    532  1.9.2.2       tls     { ARMADAXP(MV78230), "ehci", 0, ARMADAXP_USB0_BASE,	ARMADAXP_IRQ_USB0INT },
    533  1.9.2.2       tls     { ARMADAXP(MV78230), "ehci", 1, ARMADAXP_USB1_BASE,	ARMADAXP_IRQ_USB1INT },
    534  1.9.2.2       tls     { ARMADAXP(MV78230), "mvpex", 0, ARMADAXP_PEX00_BASE, ARMADAXP_IRQ_PEX00},
    535  1.9.2.2       tls     { ARMADAXP(MV78230), "mvpex", 1, ARMADAXP_PEX01_BASE, ARMADAXP_IRQ_PEX01},
    536  1.9.2.2       tls     { ARMADAXP(MV78230), "mvpex", 2, ARMADAXP_PEX02_BASE, ARMADAXP_IRQ_PEX02},
    537  1.9.2.2       tls     { ARMADAXP(MV78230), "mvpex", 3, ARMADAXP_PEX03_BASE, ARMADAXP_IRQ_PEX03},
    538  1.9.2.2       tls     { ARMADAXP(MV78230), "mvpex", 4, ARMADAXP_PEX2_BASE, ARMADAXP_IRQ_PEX2},
    539  1.9.2.2       tls     { ARMADAXP(MV78230), "mvsdio", 0, ARMADAXP_SDIO_BASE, ARMADAXP_IRQ_SDIO},
    540  1.9.2.2       tls 
    541  1.9.2.2       tls     { ARMADAXP(MV78260), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    542  1.9.2.2       tls     { ARMADAXP(MV78260), "com",	0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0INT },
    543  1.9.2.2       tls     { ARMADAXP(MV78260), "com",	1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1INT },
    544  1.9.2.2       tls     { ARMADAXP(MV78260), "com",	2, ARMADAXP_COM2_BASE,	ARMADAXP_IRQ_UART2INT },
    545  1.9.2.2       tls     { ARMADAXP(MV78260), "com",	3, ARMADAXP_COM3_BASE,	ARMADAXP_IRQ_UART3INT },
    546  1.9.2.2       tls     { ARMADAXP(MV78260), "mvsocrtc",0, ARMADAXP_RTC_BASE, ARMADAXP_IRQ_RTCINT },
    547  1.9.2.2       tls     { ARMADAXP(MV78260), "ehci", 0, ARMADAXP_USB0_BASE,	ARMADAXP_IRQ_USB0INT },
    548  1.9.2.2       tls     { ARMADAXP(MV78260), "ehci", 1, ARMADAXP_USB1_BASE,	ARMADAXP_IRQ_USB1INT },
    549  1.9.2.2       tls     { ARMADAXP(MV78260), "mvpex", 0, ARMADAXP_PEX00_BASE, ARMADAXP_IRQ_PEX00},
    550  1.9.2.2       tls     { ARMADAXP(MV78260), "mvpex", 1, ARMADAXP_PEX01_BASE, ARMADAXP_IRQ_PEX01},
    551  1.9.2.2       tls     { ARMADAXP(MV78260), "mvpex", 2, ARMADAXP_PEX02_BASE, ARMADAXP_IRQ_PEX02},
    552  1.9.2.2       tls     { ARMADAXP(MV78260), "mvpex", 3, ARMADAXP_PEX03_BASE, ARMADAXP_IRQ_PEX03},
    553  1.9.2.2       tls     { ARMADAXP(MV78260), "mvpex", 4, ARMADAXP_PEX2_BASE, ARMADAXP_IRQ_PEX2},
    554  1.9.2.2       tls     { ARMADAXP(MV78260), "mvsdio", 0, ARMADAXP_SDIO_BASE, ARMADAXP_IRQ_SDIO},
    555  1.9.2.2       tls 
    556  1.9.2.2       tls     { ARMADAXP(MV78460), "mvsoctmr",0,MVSOC_TMR_BASE,	ARMADAXP_IRQ_TIMER0 },
    557  1.9.2.2       tls     { ARMADAXP(MV78460), "com",	0, MVSOC_COM0_BASE,	ARMADAXP_IRQ_UART0INT },
    558  1.9.2.2       tls     { ARMADAXP(MV78460), "com",	1, MVSOC_COM1_BASE,	ARMADAXP_IRQ_UART1INT },
    559  1.9.2.2       tls     { ARMADAXP(MV78460), "com",	2, ARMADAXP_COM2_BASE,	ARMADAXP_IRQ_UART2INT },
    560  1.9.2.2       tls     { ARMADAXP(MV78460), "com",	3, ARMADAXP_COM3_BASE,	ARMADAXP_IRQ_UART3INT },
    561  1.9.2.2       tls     { ARMADAXP(MV78460), "mvsocrtc",0, ARMADAXP_RTC_BASE, ARMADAXP_IRQ_RTCINT },
    562  1.9.2.2       tls     { ARMADAXP(MV78460), "ehci", 0, ARMADAXP_USB0_BASE,	ARMADAXP_IRQ_USB0INT },
    563  1.9.2.2       tls     { ARMADAXP(MV78460), "ehci", 1, ARMADAXP_USB1_BASE,	ARMADAXP_IRQ_USB1INT },
    564  1.9.2.2       tls     { ARMADAXP(MV78460), "mvpex", 0, ARMADAXP_PEX00_BASE, ARMADAXP_IRQ_PEX00},
    565  1.9.2.2       tls     { ARMADAXP(MV78460), "mvpex", 1, ARMADAXP_PEX01_BASE, ARMADAXP_IRQ_PEX01},
    566  1.9.2.2       tls     { ARMADAXP(MV78460), "mvpex", 2, ARMADAXP_PEX02_BASE, ARMADAXP_IRQ_PEX02},
    567  1.9.2.2       tls     { ARMADAXP(MV78460), "mvpex", 3, ARMADAXP_PEX03_BASE, ARMADAXP_IRQ_PEX03},
    568  1.9.2.2       tls     { ARMADAXP(MV78460), "mvpex", 4, ARMADAXP_PEX2_BASE, ARMADAXP_IRQ_PEX2},
    569  1.9.2.2       tls     { ARMADAXP(MV78460), "mvpex", 5, ARMADAXP_PEX3_BASE, ARMADAXP_IRQ_PEX3},
    570  1.9.2.2       tls     { ARMADAXP(MV78460), "mvsata", 0, ARMADAXP_SATAHC_BASE, ARMADAXP_IRQ_SATA0 },
    571  1.9.2.2       tls     { ARMADAXP(MV78460), "gttwsi", 0, ARMADAXP_TWSI0_BASE, ARMADAXP_IRQ_TWSI0},
    572  1.9.2.2       tls     { ARMADAXP(MV78460), "gttwsi", 1, ARMADAXP_TWSI1_BASE, ARMADAXP_IRQ_TWSI1},
    573  1.9.2.2       tls     { ARMADAXP(MV78460), "mvspi", 0, ARMADAXP_SPI0_BASE, ARMADAXP_IRQ_SPI0},
    574  1.9.2.2       tls     { ARMADAXP(MV78460), "mvspi", 1, ARMADAXP_SPI1_BASE, ARMADAXP_IRQ_SPI0},
    575  1.9.2.2       tls     { ARMADAXP(MV78460), "mvsdio", 0, ARMADAXP_SDIO_BASE, ARMADAXP_IRQ_SDIO},
    576  1.9.2.2       tls #endif
    577      1.1  kiyohara };
    578      1.1  kiyohara 
    579      1.1  kiyohara 
    580      1.1  kiyohara CFATTACH_DECL_NEW(mvsoc, sizeof(struct mvsoc_softc),
    581      1.1  kiyohara     mvsoc_match, mvsoc_attach, NULL, NULL);
    582      1.1  kiyohara 
    583      1.1  kiyohara /* ARGSUSED */
    584      1.1  kiyohara static int
    585      1.1  kiyohara mvsoc_match(device_t parent, struct cfdata *match, void *aux)
    586      1.1  kiyohara {
    587      1.1  kiyohara 
    588      1.1  kiyohara 	return 1;
    589      1.1  kiyohara }
    590      1.1  kiyohara 
    591      1.1  kiyohara /* ARGSUSED */
    592      1.1  kiyohara static void
    593      1.1  kiyohara mvsoc_attach(device_t parent, device_t self, void *aux)
    594      1.1  kiyohara {
    595      1.1  kiyohara 	struct mvsoc_softc *sc = device_private(self);
    596      1.1  kiyohara 	struct marvell_attach_args mva;
    597      1.1  kiyohara 	uint16_t model;
    598      1.1  kiyohara 	uint8_t rev;
    599  1.9.2.1       tls 	uint32_t clkpwr, clkpwrbit;
    600      1.1  kiyohara 	int i;
    601      1.1  kiyohara 
    602      1.1  kiyohara 	sc->sc_dev = self;
    603      1.1  kiyohara 	sc->sc_iot = &mvsoc_bs_tag;
    604      1.1  kiyohara 	sc->sc_addr = regbase;
    605      1.1  kiyohara 	sc->sc_dmat = &mvsoc_bus_dma_tag;
    606      1.1  kiyohara 	if (bus_space_map(sc->sc_iot, sc->sc_addr, 0x100000, 0, &sc->sc_ioh) !=
    607      1.1  kiyohara 	    0) {
    608      1.1  kiyohara 		aprint_error_dev(self, "can't map registers\n");
    609      1.1  kiyohara 		return;
    610      1.1  kiyohara 	}
    611      1.1  kiyohara 
    612      1.1  kiyohara 	model = mvsoc_model();
    613      1.1  kiyohara 	rev = mvsoc_rev();
    614      1.1  kiyohara 	for (i = 0; i < __arraycount(nametbl); i++)
    615      1.1  kiyohara 		if (nametbl[i].model == model && nametbl[i].rev == rev)
    616      1.1  kiyohara 			break;
    617      1.1  kiyohara 	if (i >= __arraycount(nametbl))
    618      1.1  kiyohara 		panic("unknown SoC: model 0x%04x, rev 0x%02x", model, rev);
    619      1.1  kiyohara 
    620      1.1  kiyohara 	aprint_normal(": Marvell %s %s%s  %s\n",
    621      1.1  kiyohara 	    nametbl[i].modelstr,
    622      1.1  kiyohara 	    nametbl[i].revstr != NULL ? "Rev. " : "",
    623      1.1  kiyohara 	    nametbl[i].revstr != NULL ? nametbl[i].revstr : "",
    624      1.1  kiyohara 	    nametbl[i].typestr);
    625      1.1  kiyohara         aprint_normal("%s: CPU Clock %d.%03d MHz"
    626      1.1  kiyohara 	    "  SysClock %d.%03d MHz  TClock %d.%03d MHz\n",
    627      1.1  kiyohara 	    device_xname(self),
    628      1.1  kiyohara 	    mvPclk / 1000000, (mvPclk / 1000) % 1000,
    629      1.1  kiyohara 	    mvSysclk / 1000000, (mvSysclk / 1000) % 1000,
    630      1.1  kiyohara 	    mvTclk / 1000000, (mvTclk / 1000) % 1000);
    631      1.1  kiyohara 	aprint_naive("\n");
    632      1.1  kiyohara 
    633      1.1  kiyohara 	mvsoc_intr_init();
    634      1.1  kiyohara 
    635      1.1  kiyohara 	for (i = 0; i < __arraycount(mvsoc_periphs); i++) {
    636      1.1  kiyohara 		if (mvsoc_periphs[i].model != model)
    637      1.1  kiyohara 			continue;
    638      1.1  kiyohara 
    639  1.9.2.1       tls 		/* Skip clock disabled devices */
    640  1.9.2.1       tls 		clkpwrbit = mvsoc_periphs[i].clkpwr_bit;
    641  1.9.2.1       tls 		if (clkpwrbit != 0) {
    642  1.9.2.1       tls 			clkpwr = read_mlmbreg(MVSOC_MLMB_CLKGATING);
    643  1.9.2.1       tls 
    644  1.9.2.1       tls 			if ((clkpwr & clkpwrbit) == 0) {
    645  1.9.2.1       tls 				aprint_normal("%s: %s%d clock disabled\n",
    646  1.9.2.1       tls 				    device_xname(self),
    647  1.9.2.1       tls 				    mvsoc_periphs[i].name,
    648  1.9.2.1       tls 				    mvsoc_periphs[i].unit);
    649  1.9.2.1       tls 				continue;
    650  1.9.2.1       tls 			}
    651  1.9.2.1       tls 		}
    652  1.9.2.1       tls 
    653      1.1  kiyohara 		mva.mva_name = mvsoc_periphs[i].name;
    654      1.1  kiyohara 		mva.mva_model = model;
    655      1.1  kiyohara 		mva.mva_revision = rev;
    656      1.1  kiyohara 		mva.mva_iot = sc->sc_iot;
    657      1.1  kiyohara 		mva.mva_ioh = sc->sc_ioh;
    658      1.1  kiyohara 		mva.mva_unit = mvsoc_periphs[i].unit;
    659      1.1  kiyohara 		mva.mva_addr = sc->sc_addr;
    660      1.1  kiyohara 		mva.mva_offset = mvsoc_periphs[i].offset;
    661      1.1  kiyohara 		mva.mva_size = 0;
    662      1.1  kiyohara 		mva.mva_dmat = sc->sc_dmat;
    663      1.1  kiyohara 		mva.mva_irq = mvsoc_periphs[i].irq;
    664      1.1  kiyohara 
    665      1.1  kiyohara 		config_found_sm_loc(sc->sc_dev, "mvsoc", NULL, &mva,
    666      1.1  kiyohara 		    mvsoc_print, mvsoc_search);
    667      1.1  kiyohara 	}
    668      1.1  kiyohara }
    669      1.1  kiyohara 
    670      1.1  kiyohara static int
    671      1.1  kiyohara mvsoc_print(void *aux, const char *pnp)
    672      1.1  kiyohara {
    673      1.1  kiyohara 	struct marvell_attach_args *mva = aux;
    674      1.1  kiyohara 
    675      1.1  kiyohara 	if (pnp)
    676      1.1  kiyohara 		aprint_normal("%s at %s unit %d",
    677      1.1  kiyohara 		    mva->mva_name, pnp, mva->mva_unit);
    678      1.1  kiyohara 	else {
    679      1.1  kiyohara 		if (mva->mva_unit != MVA_UNIT_DEFAULT)
    680      1.1  kiyohara 			aprint_normal(" unit %d", mva->mva_unit);
    681      1.1  kiyohara 		if (mva->mva_offset != MVA_OFFSET_DEFAULT) {
    682      1.1  kiyohara 			aprint_normal(" offset 0x%04lx", mva->mva_offset);
    683      1.1  kiyohara 			if (mva->mva_size > 0)
    684      1.1  kiyohara 				aprint_normal("-0x%04lx",
    685      1.1  kiyohara 				    mva->mva_offset + mva->mva_size - 1);
    686      1.1  kiyohara 		}
    687      1.1  kiyohara 		if (mva->mva_irq != MVA_IRQ_DEFAULT)
    688      1.1  kiyohara 			aprint_normal(" irq %d", mva->mva_irq);
    689      1.1  kiyohara 	}
    690      1.1  kiyohara 
    691      1.1  kiyohara 	return UNCONF;
    692      1.1  kiyohara }
    693      1.1  kiyohara 
    694      1.1  kiyohara /* ARGSUSED */
    695      1.1  kiyohara static int
    696      1.1  kiyohara mvsoc_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
    697      1.1  kiyohara {
    698      1.1  kiyohara 
    699      1.1  kiyohara 	return config_match(parent, cf, aux);
    700      1.1  kiyohara }
    701      1.1  kiyohara 
    702      1.1  kiyohara /* ARGSUSED */
    703      1.1  kiyohara int
    704      1.1  kiyohara marvell_winparams_by_tag(device_t dev, int tag, int *target, int *attribute,
    705      1.1  kiyohara 			 uint64_t *base, uint32_t *size)
    706      1.1  kiyohara {
    707      1.1  kiyohara 	uint32_t base32;
    708      1.1  kiyohara 	int rv;
    709      1.1  kiyohara 
    710      1.1  kiyohara 	rv = mvsoc_target(tag, target, attribute, &base32, size);
    711      1.1  kiyohara 	*base = base32;
    712      1.1  kiyohara 	if (rv == -1)
    713      1.1  kiyohara 		return -1;
    714      1.1  kiyohara 	return 0;
    715      1.1  kiyohara }
    716      1.1  kiyohara 
    717      1.1  kiyohara 
    718      1.1  kiyohara /*
    719      1.1  kiyohara  * These functions is called before bus_space is initialized.
    720      1.1  kiyohara  */
    721      1.1  kiyohara 
    722      1.1  kiyohara void
    723      1.1  kiyohara mvsoc_bootstrap(bus_addr_t iobase)
    724      1.1  kiyohara {
    725      1.1  kiyohara 
    726  1.9.2.2       tls #if defined(ARMADAXP)
    727  1.9.2.2       tls 	regbase = MARVELL_INTERREGS_PBASE;
    728  1.9.2.2       tls 	misc_base = iobase + MVSOC_MISC_BASE;
    729  1.9.2.2       tls #else
    730      1.1  kiyohara 	regbase = iobase;
    731  1.9.2.2       tls #endif
    732      1.1  kiyohara 	dsc_base = iobase + MVSOC_DSC_BASE;
    733      1.1  kiyohara 	mlmb_base = iobase + MVSOC_MLMB_BASE;
    734      1.1  kiyohara 	pex_base = iobase + MVSOC_PEX_BASE;
    735      1.9      matt #ifdef MVSOC_CONSOLE_EARLY
    736      1.9      matt 	com_base = iobase + MVSOC_COM0_BASE;
    737      1.9      matt 	cn_tab = &mvsoc_earlycons;
    738      1.9      matt 	printf("Hello\n");
    739      1.9      matt #endif
    740      1.1  kiyohara }
    741      1.1  kiyohara 
    742      1.1  kiyohara /*
    743      1.1  kiyohara  * We can read register of PCI configurations from (MVSOC_PEX_BASE + 0).
    744      1.1  kiyohara  */
    745      1.1  kiyohara uint16_t
    746      1.5      matt mvsoc_model(void)
    747      1.1  kiyohara {
    748      1.1  kiyohara 	/*
    749      1.1  kiyohara 	 * We read product-id from vendor/device register of PCI-Express.
    750      1.1  kiyohara 	 */
    751      1.1  kiyohara 	uint32_t reg;
    752      1.1  kiyohara 	uint16_t model;
    753      1.1  kiyohara 
    754      1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
    755      1.1  kiyohara 
    756      1.1  kiyohara 	reg = *(volatile uint32_t *)(pex_base + PCI_ID_REG);
    757      1.1  kiyohara 	model = PCI_PRODUCT(reg);
    758      1.1  kiyohara 
    759      1.1  kiyohara #if defined(ORION)
    760      1.1  kiyohara 	if (model == PCI_PRODUCT_MARVELL_88F5182) {
    761      1.1  kiyohara 		reg = *(volatile uint32_t *)(regbase + ORION_PMI_BASE +
    762      1.1  kiyohara 		    ORION_PMI_SAMPLE_AT_RESET);
    763      1.1  kiyohara 		if ((reg & ORION_PMISMPL_TCLK_MASK) == 0)
    764      1.1  kiyohara 			model = PCI_PRODUCT_MARVELL_88F5082;
    765      1.1  kiyohara 	}
    766      1.1  kiyohara #endif
    767      1.1  kiyohara 
    768      1.1  kiyohara 	return model;
    769      1.1  kiyohara }
    770      1.1  kiyohara 
    771      1.1  kiyohara uint8_t
    772      1.5      matt mvsoc_rev(void)
    773      1.1  kiyohara {
    774      1.1  kiyohara 	uint32_t reg;
    775      1.1  kiyohara 	uint8_t rev;
    776      1.1  kiyohara 
    777      1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
    778      1.1  kiyohara 
    779      1.1  kiyohara 	reg = *(volatile uint32_t *)(pex_base + PCI_CLASS_REG);
    780      1.1  kiyohara 	rev = PCI_REVISION(reg);
    781      1.1  kiyohara 
    782      1.1  kiyohara 	return rev;
    783      1.1  kiyohara }
    784      1.1  kiyohara 
    785      1.1  kiyohara 
    786      1.1  kiyohara int
    787      1.1  kiyohara mvsoc_target(int tag, uint32_t *target, uint32_t *attr, uint32_t *base,
    788      1.1  kiyohara 	     uint32_t *size)
    789      1.1  kiyohara {
    790      1.1  kiyohara 	int i;
    791      1.1  kiyohara 
    792      1.1  kiyohara 	KASSERT(regbase != 0xffffffff);
    793      1.1  kiyohara 
    794      1.1  kiyohara 	if (tag == MVSOC_TAG_INTERNALREG) {
    795      1.1  kiyohara 		if (target != NULL)
    796      1.1  kiyohara 			*target = 0;
    797      1.1  kiyohara 		if (attr != NULL)
    798      1.1  kiyohara 			*attr = 0;
    799      1.1  kiyohara 		if (base != NULL)
    800      1.1  kiyohara 			*base = read_mlmbreg(MVSOC_MLMB_IRBAR) &
    801      1.1  kiyohara 			    MVSOC_MLMB_IRBAR_BASE_MASK;
    802      1.1  kiyohara 		if (size != NULL)
    803      1.1  kiyohara 			*size = 0;
    804      1.1  kiyohara 
    805      1.1  kiyohara 		return 0;
    806      1.1  kiyohara 	}
    807      1.1  kiyohara 
    808      1.1  kiyohara 	/* sanity check */
    809      1.1  kiyohara 	for (i = 0; i < __arraycount(mvsoc_tags); i++)
    810      1.1  kiyohara 		if (mvsoc_tags[i].tag == tag)
    811      1.1  kiyohara 			break;
    812      1.1  kiyohara 	if (i >= __arraycount(mvsoc_tags))
    813      1.1  kiyohara 		return -1;
    814      1.1  kiyohara 
    815      1.1  kiyohara 	if (target != NULL)
    816      1.1  kiyohara 		*target = mvsoc_tags[i].target;
    817      1.1  kiyohara 	if (attr != NULL)
    818      1.1  kiyohara 		*attr = mvsoc_tags[i].attr;
    819      1.1  kiyohara 
    820      1.1  kiyohara 	if (mvsoc_tags[i].target == MVSOC_UNITID_DDR) {
    821      1.1  kiyohara 		/*
    822      1.1  kiyohara 		 * Read DDR SDRAM Controller Address Decode Registers
    823      1.1  kiyohara 		 */
    824      1.1  kiyohara 		uint32_t baseaddrreg, sizereg;
    825      1.1  kiyohara 		int cs = 0;
    826      1.1  kiyohara 
    827      1.1  kiyohara 		switch (mvsoc_tags[i].attr) {
    828      1.1  kiyohara 		case MARVELL_ATTR_SDRAM_CS0:
    829      1.1  kiyohara 			cs = 0;
    830      1.1  kiyohara 			break;
    831      1.1  kiyohara 		case MARVELL_ATTR_SDRAM_CS1:
    832      1.1  kiyohara 			cs = 1;
    833      1.1  kiyohara 			break;
    834      1.1  kiyohara 		case MARVELL_ATTR_SDRAM_CS2:
    835      1.1  kiyohara 			cs = 2;
    836      1.1  kiyohara 			break;
    837      1.1  kiyohara 		case MARVELL_ATTR_SDRAM_CS3:
    838      1.1  kiyohara 			cs = 3;
    839      1.1  kiyohara 			break;
    840      1.1  kiyohara 		}
    841      1.1  kiyohara 		sizereg = *(volatile uint32_t *)(dsc_base + MVSOC_DSC_CSSR(cs));
    842      1.1  kiyohara 		if (sizereg & MVSOC_DSC_CSSR_WINEN) {
    843      1.1  kiyohara 			baseaddrreg = *(volatile uint32_t *)(dsc_base +
    844      1.1  kiyohara 			    MVSOC_DSC_CSBAR(cs));
    845      1.1  kiyohara 
    846      1.1  kiyohara 			if (base != NULL)
    847      1.1  kiyohara 				*base = baseaddrreg & MVSOC_DSC_CSBAR_BASE_MASK;
    848      1.1  kiyohara 			if (size != NULL)
    849      1.1  kiyohara 				*size = (sizereg & MVSOC_DSC_CSSR_SIZE_MASK) +
    850      1.1  kiyohara 				    (~MVSOC_DSC_CSSR_SIZE_MASK + 1);
    851      1.1  kiyohara 		} else {
    852      1.1  kiyohara 			if (base != NULL)
    853      1.1  kiyohara 				*base = 0;
    854      1.1  kiyohara 			if (size != NULL)
    855      1.1  kiyohara 				*size = 0;
    856      1.1  kiyohara 		}
    857      1.1  kiyohara 		return 0;
    858      1.1  kiyohara 	} else {
    859      1.1  kiyohara 		/*
    860      1.1  kiyohara 		 * Read CPU Address Map Registers
    861      1.1  kiyohara 		 */
    862      1.1  kiyohara 		uint32_t basereg, ctrlreg, ta, tamask;
    863      1.1  kiyohara 
    864      1.1  kiyohara 		ta = MVSOC_MLMB_WCR_TARGET(mvsoc_tags[i].target) |
    865      1.1  kiyohara 		    MVSOC_MLMB_WCR_ATTR(mvsoc_tags[i].attr);
    866      1.1  kiyohara 		tamask = MVSOC_MLMB_WCR_TARGET(MVSOC_UNITID_MASK) |
    867      1.1  kiyohara 		    MVSOC_MLMB_WCR_ATTR(MARVELL_ATTR_MASK);
    868      1.1  kiyohara 
    869      1.1  kiyohara 		if (base != NULL)
    870      1.1  kiyohara 			*base = 0;
    871      1.1  kiyohara 		if (size != NULL)
    872      1.1  kiyohara 			*size = 0;
    873      1.1  kiyohara 
    874      1.1  kiyohara 		for (i = 0; i < nwindow; i++) {
    875      1.1  kiyohara 			ctrlreg = read_mlmbreg(MVSOC_MLMB_WCR(i));
    876      1.1  kiyohara 			if ((ctrlreg & tamask) != ta)
    877      1.1  kiyohara 				continue;
    878      1.1  kiyohara 			if (ctrlreg & MVSOC_MLMB_WCR_WINEN) {
    879      1.1  kiyohara 				basereg = read_mlmbreg(MVSOC_MLMB_WBR(i));
    880      1.1  kiyohara 
    881      1.1  kiyohara 				if (base != NULL)
    882      1.1  kiyohara 					*base =
    883      1.1  kiyohara 					    basereg & MVSOC_MLMB_WBR_BASE_MASK;
    884      1.1  kiyohara 				if (size != NULL)
    885      1.1  kiyohara 					*size = (ctrlreg &
    886      1.1  kiyohara 					    MVSOC_MLMB_WCR_SIZE_MASK) +
    887      1.1  kiyohara 					    (~MVSOC_MLMB_WCR_SIZE_MASK + 1);
    888      1.1  kiyohara 			}
    889      1.1  kiyohara 			break;
    890      1.1  kiyohara 		}
    891      1.1  kiyohara 		return i;
    892      1.1  kiyohara 	}
    893      1.1  kiyohara }
    894