mvsocgpp.c revision 1.5 1 1.5 msaitoh /* $NetBSD: mvsocgpp.c,v 1.5 2012/11/21 08:03:18 msaitoh Exp $ */
2 1.1 kiyohara /*
3 1.1 kiyohara * Copyright (c) 2008, 2010 KIYOHARA Takashi
4 1.1 kiyohara * All rights reserved.
5 1.1 kiyohara *
6 1.1 kiyohara * Redistribution and use in source and binary forms, with or without
7 1.1 kiyohara * modification, are permitted provided that the following conditions
8 1.1 kiyohara * are met:
9 1.1 kiyohara * 1. Redistributions of source code must retain the above copyright
10 1.1 kiyohara * notice, this list of conditions and the following disclaimer.
11 1.1 kiyohara * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 kiyohara * notice, this list of conditions and the following disclaimer in the
13 1.1 kiyohara * documentation and/or other materials provided with the distribution.
14 1.1 kiyohara *
15 1.1 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17 1.1 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18 1.1 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19 1.1 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20 1.1 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21 1.1 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23 1.1 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24 1.1 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 1.1 kiyohara * POSSIBILITY OF SUCH DAMAGE.
26 1.1 kiyohara */
27 1.1 kiyohara
28 1.1 kiyohara #include <sys/cdefs.h>
29 1.5 msaitoh __KERNEL_RCSID(0, "$NetBSD: mvsocgpp.c,v 1.5 2012/11/21 08:03:18 msaitoh Exp $");
30 1.1 kiyohara
31 1.1 kiyohara #include "gpio.h"
32 1.1 kiyohara
33 1.1 kiyohara #define _INTR_PRIVATE
34 1.1 kiyohara
35 1.1 kiyohara #include <sys/param.h>
36 1.1 kiyohara #include <sys/bus.h>
37 1.1 kiyohara #include <sys/device.h>
38 1.1 kiyohara #include <sys/errno.h>
39 1.1 kiyohara #include <sys/evcnt.h>
40 1.1 kiyohara #include <sys/gpio.h>
41 1.1 kiyohara #include <sys/kmem.h>
42 1.1 kiyohara
43 1.1 kiyohara #include <machine/intr.h>
44 1.1 kiyohara
45 1.1 kiyohara #include <arm/marvell/mvsocreg.h>
46 1.1 kiyohara #include <arm/marvell/mvsocvar.h>
47 1.1 kiyohara #include <arm/marvell/mvsocgppreg.h>
48 1.1 kiyohara #include <arm/marvell/mvsocgppvar.h>
49 1.1 kiyohara #include <arm/pic/picvar.h>
50 1.1 kiyohara
51 1.1 kiyohara #include <dev/marvell/marvellvar.h>
52 1.1 kiyohara
53 1.1 kiyohara #if NGPIO > 0
54 1.1 kiyohara #include <sys/gpio.h>
55 1.1 kiyohara #include <dev/gpio/gpiovar.h>
56 1.1 kiyohara #endif
57 1.1 kiyohara
58 1.1 kiyohara #define MVSOCGPP_DUMPREG
59 1.1 kiyohara
60 1.1 kiyohara #define MVSOCGPP_READ(sc, reg) \
61 1.1 kiyohara bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, (reg))
62 1.1 kiyohara #define MVSOCGPP_WRITE(sc, reg, val) \
63 1.1 kiyohara bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
64 1.1 kiyohara
65 1.1 kiyohara struct mvsocgpp_softc {
66 1.1 kiyohara device_t sc_dev;
67 1.1 kiyohara
68 1.1 kiyohara bus_space_tag_t sc_iot;
69 1.1 kiyohara bus_space_handle_t sc_ioh;
70 1.1 kiyohara
71 1.1 kiyohara struct mvsocgpp_pic {
72 1.1 kiyohara struct pic_softc gpio_pic;
73 1.1 kiyohara int group;
74 1.4 msaitoh int shift;
75 1.1 kiyohara uint32_t edge;
76 1.1 kiyohara uint32_t level;
77 1.1 kiyohara } *sc_pic;
78 1.1 kiyohara
79 1.1 kiyohara #if NGPIO > 0
80 1.1 kiyohara struct gpio_chipset_tag sc_gpio_chipset;
81 1.1 kiyohara gpio_pin_t *sc_pins;
82 1.1 kiyohara #endif
83 1.1 kiyohara };
84 1.1 kiyohara
85 1.1 kiyohara static int mvsocgpp_match(device_t, struct cfdata *, void *);
86 1.1 kiyohara static void mvsocgpp_attach(device_t, device_t, void *);
87 1.1 kiyohara
88 1.1 kiyohara #ifdef MVSOCGPP_DUMPREG
89 1.1 kiyohara static void mvsocgpp_dump_reg(struct mvsocgpp_softc *);
90 1.1 kiyohara #endif
91 1.1 kiyohara
92 1.1 kiyohara static void gpio_pic_unblock_irqs(struct pic_softc *, size_t, uint32_t);
93 1.1 kiyohara static void gpio_pic_block_irqs(struct pic_softc *, size_t, uint32_t);
94 1.1 kiyohara static int gpio_pic_find_pending_irqs(struct pic_softc *);
95 1.1 kiyohara static void gpio_pic_establish_irq(struct pic_softc *, struct intrsource *);
96 1.1 kiyohara
97 1.1 kiyohara static struct pic_ops gpio_pic_ops = {
98 1.1 kiyohara .pic_unblock_irqs = gpio_pic_unblock_irqs,
99 1.1 kiyohara .pic_block_irqs = gpio_pic_block_irqs,
100 1.1 kiyohara .pic_find_pending_irqs = gpio_pic_find_pending_irqs,
101 1.1 kiyohara .pic_establish_irq = gpio_pic_establish_irq,
102 1.1 kiyohara };
103 1.1 kiyohara
104 1.1 kiyohara static struct mvsocgpp_softc *mvsocgpp_softc; /* One unit per One SoC */
105 1.1 kiyohara int gpp_irqbase = 0;
106 1.1 kiyohara int gpp_npins = 0;
107 1.1 kiyohara
108 1.1 kiyohara
109 1.1 kiyohara CFATTACH_DECL_NEW(mvsocgpp, sizeof(struct mvsocgpp_softc),
110 1.1 kiyohara mvsocgpp_match, mvsocgpp_attach, NULL, NULL);
111 1.1 kiyohara
112 1.1 kiyohara
113 1.1 kiyohara /* ARGSUSED */
114 1.1 kiyohara static int
115 1.1 kiyohara mvsocgpp_match(device_t parent, struct cfdata *match, void *aux)
116 1.1 kiyohara {
117 1.1 kiyohara struct marvell_attach_args *mva = aux;
118 1.1 kiyohara
119 1.1 kiyohara if (strcmp(mva->mva_name, match->cf_name) != 0)
120 1.1 kiyohara return 0;
121 1.1 kiyohara if (mva->mva_offset == MVA_OFFSET_DEFAULT ||
122 1.1 kiyohara mva->mva_irq == MVA_IRQ_DEFAULT)
123 1.1 kiyohara return 0;
124 1.1 kiyohara
125 1.1 kiyohara mva->mva_size = MVSOC_GPP_SIZE;
126 1.1 kiyohara return 1;
127 1.1 kiyohara }
128 1.1 kiyohara
129 1.1 kiyohara /* ARGSUSED */
130 1.1 kiyohara static void
131 1.1 kiyohara mvsocgpp_attach(device_t parent, device_t self, void *aux)
132 1.1 kiyohara {
133 1.1 kiyohara struct mvsocgpp_softc *sc = device_private(self);
134 1.1 kiyohara struct marvell_attach_args *mva = aux;
135 1.1 kiyohara struct pic_softc *gpio_pic;
136 1.1 kiyohara #if NGPIO > 0
137 1.1 kiyohara struct gpiobus_attach_args gba;
138 1.1 kiyohara gpio_pin_t *pins;
139 1.2 jakllsch uint32_t mask, dir, valin, valout, polarity, blink;
140 1.1 kiyohara #endif
141 1.1 kiyohara int i, j;
142 1.1 kiyohara void *ih;
143 1.1 kiyohara
144 1.2 jakllsch dir = valin = valout = polarity = blink = 0;
145 1.2 jakllsch
146 1.1 kiyohara aprint_normal(": Marvell SoC General Purpose I/O Port Interface\n");
147 1.1 kiyohara aprint_naive("\n");
148 1.1 kiyohara
149 1.1 kiyohara sc->sc_dev = self;
150 1.1 kiyohara sc->sc_iot = mva->mva_iot;
151 1.1 kiyohara /* Map I/O registers for oriongpp */
152 1.1 kiyohara if (bus_space_subregion(mva->mva_iot, mva->mva_ioh,
153 1.1 kiyohara mva->mva_offset, mva->mva_size, &sc->sc_ioh)) {
154 1.1 kiyohara aprint_error_dev(self, "can't map registers\n");
155 1.1 kiyohara return;
156 1.1 kiyohara }
157 1.1 kiyohara
158 1.1 kiyohara if (gpp_npins > 0)
159 1.1 kiyohara aprint_normal_dev(self, "%d gpio pins\n", gpp_npins);
160 1.1 kiyohara else {
161 1.1 kiyohara aprint_error_dev(self, "gpp_npins not initialized\n");
162 1.1 kiyohara return;
163 1.1 kiyohara }
164 1.1 kiyohara
165 1.1 kiyohara mvsocgpp_softc = sc;
166 1.1 kiyohara
167 1.1 kiyohara for (i = 0; i < gpp_npins; i += 32)
168 1.1 kiyohara MVSOCGPP_WRITE(sc, MVSOCGPP_GPIOIC(i), 0);
169 1.1 kiyohara
170 1.1 kiyohara sc->sc_pic =
171 1.5 msaitoh kmem_zalloc(sizeof(struct mvsocgpp_pic) * howmany(gpp_npins, 8),
172 1.5 msaitoh KM_SLEEP);
173 1.1 kiyohara for (i = 0, j = 0; i < gpp_npins; i += 8, j++) {
174 1.1 kiyohara gpio_pic = &(sc->sc_pic + j)->gpio_pic;
175 1.1 kiyohara gpio_pic->pic_ops = &gpio_pic_ops;
176 1.1 kiyohara snprintf(gpio_pic->pic_name, sizeof(gpio_pic->pic_name),
177 1.1 kiyohara "%s[%d:%d]", device_xname(self), i + 7, i);
178 1.1 kiyohara gpio_pic->pic_maxsources =
179 1.1 kiyohara (gpp_npins - i) > 8 ? 8 : gpp_npins - i;
180 1.1 kiyohara pic_add(gpio_pic, gpp_irqbase + i);
181 1.1 kiyohara aprint_normal_dev(self, "interrupts %d..%d",
182 1.1 kiyohara gpp_irqbase + i, gpp_irqbase + i + 7);
183 1.1 kiyohara ih = intr_establish(mva->mva_irq + j,
184 1.1 kiyohara IPL_HIGH, IST_LEVEL_HIGH, pic_handle_intr, gpio_pic);
185 1.1 kiyohara aprint_normal(", intr %d\n", mva->mva_irq + j);
186 1.1 kiyohara
187 1.1 kiyohara (sc->sc_pic + j)->group = j;
188 1.4 msaitoh (sc->sc_pic + j)->shift = (j & 3) * 8;
189 1.1 kiyohara }
190 1.1 kiyohara
191 1.1 kiyohara #ifdef MVSOCGPP_DUMPREG
192 1.1 kiyohara mvsocgpp_dump_reg(sc);
193 1.1 kiyohara #endif
194 1.1 kiyohara
195 1.1 kiyohara #if NGPIO > 0
196 1.2 jakllsch sc->sc_pins = kmem_zalloc(sizeof(gpio_pin_t) * gpp_npins, KM_SLEEP);
197 1.1 kiyohara
198 1.1 kiyohara for (i = 0, mask = 1; i < gpp_npins; i++, mask <<= 1) {
199 1.2 jakllsch if ((i & (32 - 1)) == 0) {
200 1.2 jakllsch mask = 1;
201 1.2 jakllsch dir = MVSOCGPP_READ(sc, MVSOCGPP_GPIODOEC(i));
202 1.2 jakllsch valin = MVSOCGPP_READ(sc, MVSOCGPP_GPIODI(i));
203 1.2 jakllsch valout = MVSOCGPP_READ(sc, MVSOCGPP_GPIODO(i));
204 1.2 jakllsch polarity = MVSOCGPP_READ(sc, MVSOCGPP_GPIODIP(i));
205 1.2 jakllsch blink = MVSOCGPP_READ(sc, MVSOCGPP_GPIOBE(i));
206 1.2 jakllsch }
207 1.1 kiyohara pins = &sc->sc_pins[i];
208 1.1 kiyohara pins->pin_num = i;
209 1.2 jakllsch pins->pin_caps = (GPIO_PIN_INPUT | GPIO_PIN_OUTPUT |
210 1.2 jakllsch GPIO_PIN_INVIN | GPIO_PIN_PULSATE);
211 1.2 jakllsch if (dir & mask) {
212 1.1 kiyohara pins->pin_flags = GPIO_PIN_INPUT;
213 1.1 kiyohara pins->pin_state =
214 1.1 kiyohara (valin & mask) ? GPIO_PIN_HIGH : GPIO_PIN_LOW;
215 1.1 kiyohara } else {
216 1.1 kiyohara pins->pin_flags = GPIO_PIN_OUTPUT;
217 1.1 kiyohara pins->pin_state =
218 1.1 kiyohara (valout & mask) ? GPIO_PIN_HIGH : GPIO_PIN_LOW;
219 1.1 kiyohara }
220 1.2 jakllsch if (polarity & mask) {
221 1.2 jakllsch pins->pin_flags |= GPIO_PIN_INVIN;
222 1.2 jakllsch }
223 1.2 jakllsch if (blink & mask) {
224 1.2 jakllsch pins->pin_flags |= GPIO_PIN_PULSATE;
225 1.2 jakllsch }
226 1.1 kiyohara }
227 1.1 kiyohara sc->sc_gpio_chipset.gp_cookie = sc;
228 1.1 kiyohara sc->sc_gpio_chipset.gp_pin_read = mvsocgpp_pin_read;
229 1.1 kiyohara sc->sc_gpio_chipset.gp_pin_write = mvsocgpp_pin_write;
230 1.1 kiyohara sc->sc_gpio_chipset.gp_pin_ctl = mvsocgpp_pin_ctl;
231 1.1 kiyohara gba.gba_gc = &sc->sc_gpio_chipset;
232 1.1 kiyohara gba.gba_pins = sc->sc_pins;
233 1.1 kiyohara gba.gba_npins = gpp_npins;
234 1.1 kiyohara config_found_ia(self, "gpiobus", &gba, gpiobus_print);
235 1.1 kiyohara #endif
236 1.1 kiyohara }
237 1.1 kiyohara
238 1.1 kiyohara /*
239 1.1 kiyohara * arch/arm/pic functions.
240 1.1 kiyohara */
241 1.1 kiyohara
242 1.1 kiyohara static void
243 1.1 kiyohara gpio_pic_unblock_irqs(struct pic_softc *pic, size_t irqbase, uint32_t irq_mask)
244 1.1 kiyohara {
245 1.1 kiyohara struct mvsocgpp_softc *sc = mvsocgpp_softc;
246 1.1 kiyohara struct mvsocgpp_pic *mvsocgpp_pic = (struct mvsocgpp_pic *)pic;
247 1.1 kiyohara uint32_t mask;
248 1.1 kiyohara int pin = mvsocgpp_pic->group << 3;
249 1.1 kiyohara
250 1.4 msaitoh irq_mask = irq_mask << mvsocgpp_pic->shift;
251 1.1 kiyohara MVSOCGPP_WRITE(sc, MVSOCGPP_GPIOIC(pin),
252 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIOIC(pin)) & ~irq_mask);
253 1.1 kiyohara if (irq_mask & mvsocgpp_pic->edge) {
254 1.1 kiyohara mask = MVSOCGPP_READ(sc, MVSOCGPP_GPIOIM(pin));
255 1.1 kiyohara mask |= (irq_mask & mvsocgpp_pic->edge);
256 1.1 kiyohara MVSOCGPP_WRITE(sc, MVSOCGPP_GPIOIM(pin), mask);
257 1.1 kiyohara }
258 1.1 kiyohara if (irq_mask & mvsocgpp_pic->level) {
259 1.1 kiyohara mask = MVSOCGPP_READ(sc, MVSOCGPP_GPIOILM(pin));
260 1.1 kiyohara mask |= (irq_mask & mvsocgpp_pic->level);
261 1.1 kiyohara MVSOCGPP_WRITE(sc, MVSOCGPP_GPIOILM(pin), mask);
262 1.1 kiyohara }
263 1.1 kiyohara }
264 1.1 kiyohara
265 1.1 kiyohara /* ARGSUSED */
266 1.1 kiyohara static void
267 1.1 kiyohara gpio_pic_block_irqs(struct pic_softc *pic, size_t irqbase, uint32_t irq_mask)
268 1.1 kiyohara {
269 1.1 kiyohara struct mvsocgpp_softc *sc = mvsocgpp_softc;
270 1.1 kiyohara struct mvsocgpp_pic *mvsocgpp_pic = (struct mvsocgpp_pic *)pic;
271 1.1 kiyohara int pin = mvsocgpp_pic->group << 3;
272 1.1 kiyohara
273 1.4 msaitoh irq_mask = irq_mask << mvsocgpp_pic->shift;
274 1.1 kiyohara MVSOCGPP_WRITE(sc, MVSOCGPP_GPIOIM(pin),
275 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIOIM(pin)) & ~irq_mask);
276 1.1 kiyohara MVSOCGPP_WRITE(sc, MVSOCGPP_GPIOILM(pin),
277 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIOILM(pin)) & ~irq_mask);
278 1.1 kiyohara }
279 1.1 kiyohara
280 1.1 kiyohara static int
281 1.1 kiyohara gpio_pic_find_pending_irqs(struct pic_softc *pic)
282 1.1 kiyohara {
283 1.1 kiyohara struct mvsocgpp_softc *sc = mvsocgpp_softc;
284 1.1 kiyohara struct mvsocgpp_pic *mvsocgpp_pic = (struct mvsocgpp_pic *)pic;
285 1.1 kiyohara uint32_t pending;
286 1.1 kiyohara int pin = mvsocgpp_pic->group << 3;
287 1.1 kiyohara
288 1.1 kiyohara pending = MVSOCGPP_READ(sc, MVSOCGPP_GPIOIC(pin));
289 1.4 msaitoh pending &= (0xff << mvsocgpp_pic->shift);
290 1.1 kiyohara pending &= (MVSOCGPP_READ(sc, MVSOCGPP_GPIOIM(pin)) |
291 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIOILM(pin)));
292 1.4 msaitoh pending = pending >> mvsocgpp_pic->shift;
293 1.3 jakllsch
294 1.1 kiyohara if (pending == 0)
295 1.1 kiyohara return 0;
296 1.3 jakllsch
297 1.3 jakllsch return pic_mark_pending_sources(pic, 0, pending);
298 1.1 kiyohara }
299 1.1 kiyohara
300 1.1 kiyohara static void
301 1.1 kiyohara gpio_pic_establish_irq(struct pic_softc *pic, struct intrsource *is)
302 1.1 kiyohara {
303 1.1 kiyohara struct mvsocgpp_softc *sc = mvsocgpp_softc;
304 1.1 kiyohara struct mvsocgpp_pic *mvsocgpp_pic = (struct mvsocgpp_pic *)pic;
305 1.1 kiyohara uint32_t im, ilm, mask;
306 1.1 kiyohara int type, pin;
307 1.1 kiyohara
308 1.1 kiyohara type = is->is_type;
309 1.1 kiyohara pin = pic->pic_irqbase + is->is_irq - gpp_irqbase;
310 1.1 kiyohara mask = MVSOCGPP_GPIOPIN(pin);
311 1.1 kiyohara
312 1.1 kiyohara switch (type) {
313 1.1 kiyohara case IST_LEVEL_LOW:
314 1.1 kiyohara case IST_EDGE_FALLING:
315 1.1 kiyohara mvsocgpp_pin_ctl(NULL, pin, GPIO_PIN_INPUT | GPIO_PIN_INVIN);
316 1.1 kiyohara break;
317 1.1 kiyohara
318 1.1 kiyohara case IST_LEVEL_HIGH:
319 1.1 kiyohara case IST_EDGE_RISING:
320 1.1 kiyohara mvsocgpp_pin_ctl(NULL, pin, GPIO_PIN_INPUT);
321 1.1 kiyohara break;
322 1.1 kiyohara
323 1.1 kiyohara default:
324 1.1 kiyohara panic("unknwon interrupt type %d for pin %d.\n", type, pin);
325 1.1 kiyohara }
326 1.1 kiyohara
327 1.1 kiyohara im = MVSOCGPP_READ(sc, MVSOCGPP_GPIOIM(pin));
328 1.1 kiyohara ilm = MVSOCGPP_READ(sc, MVSOCGPP_GPIOILM(pin));
329 1.1 kiyohara switch (type) {
330 1.1 kiyohara case IST_EDGE_FALLING:
331 1.1 kiyohara case IST_EDGE_RISING:
332 1.1 kiyohara im |= mask;
333 1.1 kiyohara ilm &= ~mask;
334 1.1 kiyohara mvsocgpp_pic->edge |= mask;
335 1.1 kiyohara mvsocgpp_pic->level &= ~mask;
336 1.1 kiyohara break;
337 1.1 kiyohara
338 1.1 kiyohara case IST_LEVEL_LOW:
339 1.1 kiyohara case IST_LEVEL_HIGH:
340 1.1 kiyohara im &= ~mask;
341 1.1 kiyohara ilm |= mask;
342 1.1 kiyohara mvsocgpp_pic->edge &= ~mask;
343 1.1 kiyohara mvsocgpp_pic->level |= mask;
344 1.1 kiyohara break;
345 1.1 kiyohara }
346 1.1 kiyohara MVSOCGPP_WRITE(sc, MVSOCGPP_GPIOIM(pin), im);
347 1.1 kiyohara MVSOCGPP_WRITE(sc, MVSOCGPP_GPIOILM(pin), ilm);
348 1.1 kiyohara }
349 1.1 kiyohara
350 1.1 kiyohara
351 1.1 kiyohara /*
352 1.1 kiyohara * gpio(4) functions, and can call you.
353 1.1 kiyohara */
354 1.1 kiyohara
355 1.1 kiyohara /* ARGSUSED */
356 1.1 kiyohara int
357 1.1 kiyohara mvsocgpp_pin_read(void *arg, int pin)
358 1.1 kiyohara {
359 1.1 kiyohara struct mvsocgpp_softc *sc = mvsocgpp_softc;
360 1.1 kiyohara uint32_t val;
361 1.1 kiyohara
362 1.1 kiyohara KASSERT(sc != NULL);
363 1.1 kiyohara
364 1.1 kiyohara val = MVSOCGPP_READ(sc, MVSOCGPP_GPIODI(pin));
365 1.1 kiyohara return (val & MVSOCGPP_GPIOPIN(pin)) != 0;
366 1.1 kiyohara }
367 1.1 kiyohara
368 1.1 kiyohara /* ARGSUSED */
369 1.1 kiyohara void
370 1.1 kiyohara mvsocgpp_pin_write(void *arg, int pin, int value)
371 1.1 kiyohara {
372 1.1 kiyohara struct mvsocgpp_softc *sc = mvsocgpp_softc;
373 1.1 kiyohara uint32_t old, new, mask = MVSOCGPP_GPIOPIN(pin);
374 1.1 kiyohara
375 1.1 kiyohara KASSERT(sc != NULL);
376 1.1 kiyohara
377 1.1 kiyohara old = MVSOCGPP_READ(sc, MVSOCGPP_GPIODO(pin));
378 1.1 kiyohara if (value)
379 1.1 kiyohara new = old | mask;
380 1.1 kiyohara else
381 1.1 kiyohara new = old & ~mask;
382 1.1 kiyohara if (new != old)
383 1.1 kiyohara MVSOCGPP_WRITE(sc, MVSOCGPP_GPIODO(pin), new);
384 1.1 kiyohara }
385 1.1 kiyohara
386 1.1 kiyohara /* ARGSUSED */
387 1.1 kiyohara void
388 1.1 kiyohara mvsocgpp_pin_ctl(void *arg, int pin, int flags)
389 1.1 kiyohara {
390 1.1 kiyohara struct mvsocgpp_softc *sc = mvsocgpp_softc;
391 1.1 kiyohara uint32_t old, new, mask = MVSOCGPP_GPIOPIN(pin);
392 1.1 kiyohara
393 1.1 kiyohara KASSERT(sc != NULL);
394 1.1 kiyohara
395 1.1 kiyohara old = MVSOCGPP_READ(sc, MVSOCGPP_GPIODOEC(pin));
396 1.1 kiyohara switch (flags & (GPIO_PIN_INPUT|GPIO_PIN_OUTPUT)) {
397 1.1 kiyohara case GPIO_PIN_INPUT:
398 1.1 kiyohara new = old | mask;
399 1.1 kiyohara break;
400 1.1 kiyohara
401 1.1 kiyohara case GPIO_PIN_OUTPUT:
402 1.1 kiyohara new = old & ~mask;
403 1.1 kiyohara break;
404 1.1 kiyohara
405 1.1 kiyohara default:
406 1.1 kiyohara return;
407 1.1 kiyohara }
408 1.1 kiyohara if (new != old)
409 1.1 kiyohara MVSOCGPP_WRITE(sc, MVSOCGPP_GPIODOEC(pin), new);
410 1.1 kiyohara
411 1.1 kiyohara /* Blink every 2^24 TCLK */
412 1.1 kiyohara old = MVSOCGPP_READ(sc, MVSOCGPP_GPIOBE(pin));
413 1.1 kiyohara if (flags & GPIO_PIN_PULSATE)
414 1.1 kiyohara new = old | mask;
415 1.1 kiyohara else
416 1.1 kiyohara new = old & ~mask;
417 1.1 kiyohara if (new != old)
418 1.1 kiyohara MVSOCGPP_WRITE(sc, MVSOCGPP_GPIOBE(pin), new);
419 1.1 kiyohara
420 1.1 kiyohara old = MVSOCGPP_READ(sc, MVSOCGPP_GPIODIP(pin));
421 1.1 kiyohara if (flags & GPIO_PIN_INVIN)
422 1.1 kiyohara new = old | mask;
423 1.1 kiyohara else
424 1.1 kiyohara new = old & ~mask;
425 1.1 kiyohara if (new != old)
426 1.1 kiyohara MVSOCGPP_WRITE(sc, MVSOCGPP_GPIODIP(pin), new);
427 1.1 kiyohara }
428 1.1 kiyohara
429 1.1 kiyohara
430 1.1 kiyohara #ifdef MVSOCGPP_DUMPREG
431 1.1 kiyohara static void
432 1.1 kiyohara mvsocgpp_dump_reg(struct mvsocgpp_softc *sc)
433 1.1 kiyohara {
434 1.1 kiyohara
435 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " Data Out: \t0x%08x\n",
436 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIODO(0)));
437 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " Data Out Enable Control: \t0x%08x\n",
438 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIODOEC(0)));
439 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " Data Blink Enable: \t0x%08x\n",
440 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIOBE(0)));
441 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " Data In Polarity: \t0x%08x\n",
442 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIODIP(0)));
443 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " Data In: \t0x%08x\n",
444 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIODI(0)));
445 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " Interrupt Cause: \t0x%08x\n",
446 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIOIC(0)));
447 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " Interrupt Mask: \t0x%08x\n",
448 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIOIM(0)));
449 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " Interrupt Level Mask: \t0x%08x\n",
450 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIOILM(0)));
451 1.1 kiyohara
452 1.1 kiyohara if (gpp_npins <= 32)
453 1.1 kiyohara return;
454 1.1 kiyohara
455 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " High Data Out: \t0x%08x\n",
456 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIODO(32)));
457 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " High Data Out Enable Ctrl:\t0x%08x\n",
458 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIODOEC(32)));
459 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " High Blink Enable: \t0x%08x\n",
460 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIOBE(32)));
461 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " High Data In Polarity: \t0x%08x\n",
462 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIODIP(32)));
463 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " High Data In: \t0x%08x\n",
464 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIODI(32)));
465 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " High Interrupt Cause: \t0x%08x\n",
466 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIOIC(32)));
467 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " High Interrupt Mask: \t0x%08x\n",
468 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIOIM(32)));
469 1.1 kiyohara aprint_normal_dev(sc->sc_dev, " High Interrupt Level Mask:\t0x%08x\n",
470 1.1 kiyohara MVSOCGPP_READ(sc, MVSOCGPP_GPIOILM(32)));
471 1.1 kiyohara }
472 1.1 kiyohara #endif
473