soc_tegra124.c revision 1.17 1 1.17 jmcneill /* $NetBSD: soc_tegra124.c,v 1.17 2017/04/23 12:31:38 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include "opt_tegra.h"
30 1.1 jmcneill #include "opt_multiprocessor.h"
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/cdefs.h>
33 1.17 jmcneill __KERNEL_RCSID(0, "$NetBSD: soc_tegra124.c,v 1.17 2017/04/23 12:31:38 jmcneill Exp $");
34 1.1 jmcneill
35 1.1 jmcneill #include <sys/param.h>
36 1.1 jmcneill #include <sys/bus.h>
37 1.1 jmcneill #include <sys/cpu.h>
38 1.1 jmcneill #include <sys/device.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <uvm/uvm_extern.h>
41 1.1 jmcneill
42 1.12 jmcneill #include <dev/fdt/fdtvar.h>
43 1.12 jmcneill
44 1.1 jmcneill #include <arm/cpufunc.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <arm/nvidia/tegra_reg.h>
47 1.2 jmcneill #include <arm/nvidia/tegra_pmcreg.h>
48 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
49 1.1 jmcneill
50 1.2 jmcneill #define EVP_RESET_VECTOR_0_REG 0x100
51 1.2 jmcneill
52 1.1 jmcneill void
53 1.1 jmcneill tegra124_mpinit(void)
54 1.1 jmcneill {
55 1.1 jmcneill #if defined(MULTIPROCESSOR)
56 1.1 jmcneill extern void cortex_mpstart(void);
57 1.2 jmcneill bus_space_tag_t bst = &armv7_generic_bs_tag;
58 1.2 jmcneill bus_space_handle_t bsh;
59 1.2 jmcneill
60 1.2 jmcneill bus_space_subregion(bst, tegra_ppsb_bsh,
61 1.2 jmcneill TEGRA_EVP_OFFSET, TEGRA_EVP_SIZE, &bsh);
62 1.1 jmcneill
63 1.1 jmcneill arm_cpu_max = 1 + __SHIFTOUT(armreg_l2ctrl_read(), L2CTRL_NUMCPU);
64 1.2 jmcneill KASSERT(arm_cpu_max == 4);
65 1.1 jmcneill
66 1.17 jmcneill bus_space_write_4(bst, bsh, EVP_RESET_VECTOR_0_REG,
67 1.17 jmcneill (uint32_t)cortex_mpstart);
68 1.2 jmcneill bus_space_barrier(bst, bsh, EVP_RESET_VECTOR_0_REG, 4,
69 1.2 jmcneill BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
70 1.4 matt uint32_t started = 0;
71 1.2 jmcneill
72 1.4 matt tegra_pmc_power(PMC_PARTID_CPU1, true); started |= __BIT(1);
73 1.4 matt tegra_pmc_power(PMC_PARTID_CPU2, true); started |= __BIT(2);
74 1.4 matt tegra_pmc_power(PMC_PARTID_CPU3, true); started |= __BIT(3);
75 1.2 jmcneill
76 1.4 matt for (u_int i = 0x10000000; i > 0; i--) {
77 1.6 skrll arm_dmb();
78 1.4 matt if (arm_cpu_hatched == started)
79 1.2 jmcneill break;
80 1.2 jmcneill }
81 1.1 jmcneill #endif
82 1.1 jmcneill }
83