soc_tegra124.c revision 1.5 1 /* $NetBSD: soc_tegra124.c,v 1.5 2015/05/31 14:42:56 jmcneill Exp $ */
2
3 /*-
4 * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 * SUCH DAMAGE.
27 */
28
29 #include "opt_tegra.h"
30 #include "opt_multiprocessor.h"
31
32 #include <sys/cdefs.h>
33 __KERNEL_RCSID(0, "$NetBSD: soc_tegra124.c,v 1.5 2015/05/31 14:42:56 jmcneill Exp $");
34
35 #include <sys/param.h>
36 #include <sys/bus.h>
37 #include <sys/cpu.h>
38 #include <sys/device.h>
39
40 #include <uvm/uvm_extern.h>
41
42 #include <arm/cpufunc.h>
43
44 #include <arm/nvidia/tegra_reg.h>
45 #include <arm/nvidia/tegra_pmcreg.h>
46 #include <arm/nvidia/tegra_var.h>
47
48 #define EVP_RESET_VECTOR_0_REG 0x100
49
50 static u_int tegra124_cpufreq_set_rate(u_int);
51 static u_int tegra124_cpufreq_get_rate(void);
52 static size_t tegra124_cpufreq_get_available(u_int *, size_t);
53
54 static const struct tegra_cpufreq_func tegra124_cpufreq_func = {
55 .set_rate = tegra124_cpufreq_set_rate,
56 .get_rate = tegra124_cpufreq_get_rate,
57 .get_available = tegra124_cpufreq_get_available,
58 };
59
60 static struct tegra124_cpufreq_rate {
61 u_int rate;
62 u_int divm;
63 u_int divn;
64 u_int divp;
65 } tegra124_cpufreq_rates[] = {
66 { 2292, 1, 191, 0 },
67 { 2100, 1, 175, 0 },
68 { 1896, 1, 158, 0 },
69 { 1692, 1, 141, 0 },
70 { 1500, 1, 125, 0 },
71 { 1296, 1, 108, 0 },
72 { 1092, 1, 91, 0 },
73 { 900, 1, 75, 0 },
74 { 696, 1, 58, 0 }
75 };
76
77 void
78 tegra124_cpuinit(void)
79 {
80 /* Set VDD_CPU voltage to 1.4V */
81 tegra_car_periph_i2c_enable(4, 204000000);
82 tegra_i2c_dvc_write(0x40, 0x4f00, 2);
83 delay(10000);
84
85 tegra_cpufreq_register(&tegra124_cpufreq_func);
86 }
87
88 static u_int
89 tegra124_cpufreq_set_rate(u_int rate)
90 {
91 const u_int nrates = __arraycount(tegra124_cpufreq_rates);
92 const struct tegra124_cpufreq_rate *r = NULL;
93
94 for (int i = 0; i < nrates; i++) {
95 if (tegra124_cpufreq_rates[i].rate == rate) {
96 r = &tegra124_cpufreq_rates[i];
97 break;
98 }
99 }
100 if (r == NULL)
101 return EINVAL;
102
103 tegra_car_pllx_set_rate(r->divm, r->divn, r->divp);
104
105 return 0;
106 }
107
108 static u_int
109 tegra124_cpufreq_get_rate(void)
110 {
111 return tegra_car_pllx_rate() / 1000000;
112 }
113
114 static size_t
115 tegra124_cpufreq_get_available(u_int *pavail, size_t maxavail)
116 {
117 const u_int nrates = __arraycount(tegra124_cpufreq_rates);
118 u_int n;
119
120 KASSERT(nrates <= maxavail);
121
122 for (n = 0; n < nrates; n++) {
123 pavail[n] = tegra124_cpufreq_rates[n].rate;
124 }
125
126 return nrates;
127 }
128
129 void
130 tegra124_mpinit(void)
131 {
132 #if defined(MULTIPROCESSOR)
133 extern void cortex_mpstart(void);
134 bus_space_tag_t bst = &armv7_generic_bs_tag;
135 bus_space_handle_t bsh;
136
137 bus_space_subregion(bst, tegra_ppsb_bsh,
138 TEGRA_EVP_OFFSET, TEGRA_EVP_SIZE, &bsh);
139
140 arm_cpu_max = 1 + __SHIFTOUT(armreg_l2ctrl_read(), L2CTRL_NUMCPU);
141 KASSERT(arm_cpu_max == 4);
142
143 bus_space_write_4(bst, bsh, EVP_RESET_VECTOR_0_REG, (uint32_t)cortex_mpstart);
144 bus_space_barrier(bst, bsh, EVP_RESET_VECTOR_0_REG, 4,
145 BUS_SPACE_BARRIER_READ | BUS_SPACE_BARRIER_WRITE);
146 uint32_t started = 0;
147
148 tegra_pmc_power(PMC_PARTID_CPU1, true); started |= __BIT(1);
149 tegra_pmc_power(PMC_PARTID_CPU2, true); started |= __BIT(2);
150 tegra_pmc_power(PMC_PARTID_CPU3, true); started |= __BIT(3);
151
152 for (u_int i = 0x10000000; i > 0; i--) {
153 __asm __volatile("dmb" ::: "memory");
154 if (arm_cpu_hatched == started)
155 break;
156 }
157 #endif
158 }
159