tegra124_xusbpad.c revision 1.5 1 1.5 thorpej /* $NetBSD: tegra124_xusbpad.c,v 1.5 2021/01/27 03:10:19 thorpej Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include "opt_tegra.h"
30 1.1 jmcneill
31 1.1 jmcneill #include <sys/cdefs.h>
32 1.5 thorpej __KERNEL_RCSID(0, "$NetBSD: tegra124_xusbpad.c,v 1.5 2021/01/27 03:10:19 thorpej Exp $");
33 1.1 jmcneill
34 1.1 jmcneill #include <sys/param.h>
35 1.1 jmcneill #include <sys/bus.h>
36 1.1 jmcneill #include <sys/device.h>
37 1.1 jmcneill #include <sys/intr.h>
38 1.1 jmcneill #include <sys/systm.h>
39 1.1 jmcneill #include <sys/kernel.h>
40 1.1 jmcneill
41 1.1 jmcneill #include <arm/nvidia/tegra_reg.h>
42 1.1 jmcneill #include <arm/nvidia/tegra_xusbpad.h>
43 1.1 jmcneill #include <arm/nvidia/tegra124_xusbpadreg.h>
44 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <dev/fdt/fdtvar.h>
47 1.1 jmcneill
48 1.1 jmcneill #define TEGRA_FUSE_SKU_CALIB_REG 0xf0
49 1.1 jmcneill
50 1.1 jmcneill static int tegra124_xusbpad_match(device_t, cfdata_t, void *);
51 1.1 jmcneill static void tegra124_xusbpad_attach(device_t, device_t, void *);
52 1.1 jmcneill static void tegra124_xusbpad_sata_enable(device_t);
53 1.1 jmcneill static void tegra124_xusbpad_xhci_enable(device_t);
54 1.1 jmcneill
55 1.1 jmcneill static const struct tegra_xusbpad_ops tegra124_xusbpad_ops = {
56 1.1 jmcneill .sata_enable = tegra124_xusbpad_sata_enable,
57 1.1 jmcneill .xhci_enable = tegra124_xusbpad_xhci_enable,
58 1.1 jmcneill };
59 1.1 jmcneill
60 1.1 jmcneill struct tegra124_xusbpad_softc {
61 1.1 jmcneill device_t sc_dev;
62 1.1 jmcneill bus_space_tag_t sc_bst;
63 1.1 jmcneill bus_space_handle_t sc_bsh;
64 1.1 jmcneill };
65 1.1 jmcneill
66 1.1 jmcneill #ifdef TEGRA_XUSBPAD_DEBUG
67 1.1 jmcneill static void padregdump(void);
68 1.1 jmcneill #endif
69 1.1 jmcneill
70 1.1 jmcneill CFATTACH_DECL_NEW(tegra124_xusbpad, sizeof(struct tegra124_xusbpad_softc),
71 1.1 jmcneill tegra124_xusbpad_match, tegra124_xusbpad_attach, NULL, NULL);
72 1.1 jmcneill
73 1.5 thorpej static const struct device_compatible_entry compat_data[] = {
74 1.5 thorpej { .compat = "nvidia,tegra124-xusb-padctl" },
75 1.5 thorpej DEVICE_COMPAT_EOL
76 1.5 thorpej };
77 1.5 thorpej
78 1.1 jmcneill static int
79 1.1 jmcneill tegra124_xusbpad_match(device_t parent, cfdata_t cf, void *aux)
80 1.1 jmcneill {
81 1.1 jmcneill struct fdt_attach_args * const faa = aux;
82 1.1 jmcneill
83 1.5 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
84 1.1 jmcneill }
85 1.1 jmcneill
86 1.1 jmcneill static void
87 1.1 jmcneill tegra124_xusbpad_attach(device_t parent, device_t self, void *aux)
88 1.1 jmcneill {
89 1.1 jmcneill struct tegra124_xusbpad_softc * const sc = device_private(self);
90 1.1 jmcneill struct fdt_attach_args * const faa = aux;
91 1.1 jmcneill bus_addr_t addr;
92 1.1 jmcneill bus_size_t size;
93 1.1 jmcneill int error;
94 1.1 jmcneill
95 1.1 jmcneill if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
96 1.1 jmcneill aprint_error(": couldn't get registers\n");
97 1.1 jmcneill return;
98 1.1 jmcneill }
99 1.1 jmcneill
100 1.1 jmcneill sc->sc_dev = self;
101 1.1 jmcneill sc->sc_bst = faa->faa_bst;
102 1.1 jmcneill error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
103 1.1 jmcneill if (error) {
104 1.4 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, error);
105 1.1 jmcneill return;
106 1.1 jmcneill }
107 1.1 jmcneill
108 1.1 jmcneill aprint_naive("\n");
109 1.1 jmcneill aprint_normal(": XUSB PADCTL\n");
110 1.1 jmcneill
111 1.1 jmcneill tegra_xusbpad_register(self, &tegra124_xusbpad_ops);
112 1.1 jmcneill }
113 1.1 jmcneill
114 1.1 jmcneill static void
115 1.1 jmcneill tegra124_xusbpad_sata_enable(device_t dev)
116 1.1 jmcneill {
117 1.1 jmcneill struct tegra124_xusbpad_softc * const sc = device_private(dev);
118 1.1 jmcneill bus_space_tag_t bst = sc->sc_bst;
119 1.1 jmcneill bus_space_handle_t bsh = sc->sc_bsh;
120 1.1 jmcneill int retry;
121 1.1 jmcneill
122 1.1 jmcneill tegra_reg_set_clear(bst, bsh, XUSB_PADCTL_USB3_PAD_MUX_REG,
123 1.1 jmcneill __SHIFTIN(XUSB_PADCTL_USB3_PAD_MUX_SATA_PAD_LANE0_SATA,
124 1.1 jmcneill XUSB_PADCTL_USB3_PAD_MUX_SATA_PAD_LANE0) |
125 1.1 jmcneill XUSB_PADCTL_USB3_PAD_MUX_FORCE_SATA_PAD_IDDQ_DISABLE_MASK0,
126 1.1 jmcneill XUSB_PADCTL_USB3_PAD_MUX_SATA_PAD_LANE0);
127 1.1 jmcneill
128 1.1 jmcneill tegra_reg_set_clear(bst, bsh, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_REG,
129 1.1 jmcneill 0,
130 1.1 jmcneill XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ |
131 1.1 jmcneill XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ_OVRD);
132 1.1 jmcneill tegra_reg_set_clear(bst, bsh, XUSB_PADCTL_IOPHY_PLL_S0_CTL1_REG,
133 1.1 jmcneill 0,
134 1.1 jmcneill XUSB_PADCTL_IOPHY_PLL_S0_CTL1_IDDQ |
135 1.1 jmcneill XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PWR_OVRD);
136 1.1 jmcneill tegra_reg_set_clear(bst, bsh, XUSB_PADCTL_IOPHY_PLL_S0_CTL1_REG,
137 1.1 jmcneill XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_MODE, 0);
138 1.1 jmcneill tegra_reg_set_clear(bst, bsh, XUSB_PADCTL_IOPHY_PLL_S0_CTL1_REG,
139 1.1 jmcneill XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_RST, 0);
140 1.1 jmcneill
141 1.1 jmcneill for (retry = 1000; retry > 0; retry--) {
142 1.1 jmcneill const uint32_t v = bus_space_read_4(bst, bsh,
143 1.1 jmcneill XUSB_PADCTL_IOPHY_PLL_S0_CTL1_REG);
144 1.1 jmcneill if (v & XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_LOCKDET)
145 1.1 jmcneill break;
146 1.1 jmcneill delay(100);
147 1.1 jmcneill }
148 1.1 jmcneill if (retry == 0) {
149 1.1 jmcneill printf("WARNING: SATA PHY power-on failed\n");
150 1.1 jmcneill }
151 1.1 jmcneill }
152 1.1 jmcneill
153 1.1 jmcneill #ifdef TEGRA_XUSBPAD_DEBUG
154 1.1 jmcneill static void
155 1.1 jmcneill padregdump(void)
156 1.1 jmcneill {
157 1.1 jmcneill bus_space_tag_t bst;
158 1.1 jmcneill bus_space_handle_t bsh;
159 1.1 jmcneill bus_size_t i;
160 1.1 jmcneill u_int j;
161 1.1 jmcneill
162 1.1 jmcneill tegra124_xusbpad_get_bs(&bst, &bsh);
163 1.1 jmcneill
164 1.1 jmcneill for (i = 0x000; i < 0x160; ) {
165 1.1 jmcneill printf("0x%03jx:", (uintmax_t)i);
166 1.1 jmcneill for (j = 0; i < 0x160 && j < 0x10; j += 4, i += 4) {
167 1.1 jmcneill printf(" %08x", bus_space_read_4(bst, bsh, i));
168 1.1 jmcneill }
169 1.1 jmcneill printf("\n");
170 1.1 jmcneill }
171 1.1 jmcneill }
172 1.1 jmcneill #endif
173 1.1 jmcneill
174 1.1 jmcneill static void
175 1.1 jmcneill tegra124_xusbpad_xhci_enable(device_t dev)
176 1.1 jmcneill {
177 1.1 jmcneill struct tegra124_xusbpad_softc * const sc = device_private(dev);
178 1.1 jmcneill const uint32_t skucalib = tegra_fuse_read(TEGRA_FUSE_SKU_CALIB_REG);
179 1.1 jmcneill #ifdef TEGRA_XUSBPAD_DEBUG
180 1.1 jmcneill uint32_t val;
181 1.1 jmcneill #endif
182 1.1 jmcneill
183 1.1 jmcneill if (sc == NULL) {
184 1.1 jmcneill aprint_error("%s: xusbpad driver not loaded\n", __func__);
185 1.1 jmcneill return;
186 1.1 jmcneill }
187 1.1 jmcneill
188 1.1 jmcneill
189 1.1 jmcneill #ifdef TEGRA_XUSBPAD_DEBUG
190 1.1 jmcneill padregdump(void);
191 1.1 jmcneill printf("SKU CALIB 0x%x\n", skucalib);
192 1.1 jmcneill #endif
193 1.1 jmcneill const uint32_t hcl[3] = {
194 1.1 jmcneill (skucalib >> 0) & 0x3f,
195 1.1 jmcneill (skucalib >> 15) & 0x3f,
196 1.1 jmcneill (skucalib >> 15) & 0x3f,
197 1.1 jmcneill };
198 1.1 jmcneill const uint32_t hic = (skucalib >> 13) & 3;
199 1.1 jmcneill const uint32_t hsl = (skucalib >> 11) & 3;
200 1.1 jmcneill const uint32_t htra = (skucalib >> 7) & 0xf;
201 1.1 jmcneill
202 1.1 jmcneill
203 1.1 jmcneill #ifdef TEGRA_XUSBPAD_DEBUG
204 1.1 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_PAD_MUX_REG);
205 1.1 jmcneill device_printf(sc->sc_dev, "XUSB_PADCTL_USB2_PAD_MUX_REG is 0x%x\n", val);
206 1.1 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_PORT_CAP_REG);
207 1.1 jmcneill device_printf(sc->sc_dev, "XUSB_PADCTL_USB2_PORT_CAP_REG is 0x%x\n", val);
208 1.1 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_SS_PORT_MAP_REG);
209 1.1 jmcneill device_printf(sc->sc_dev, "XUSB_PADCTL_SS_PORT_MAP_REG is 0x%x\n", val);
210 1.1 jmcneill #endif
211 1.1 jmcneill
212 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_PAD_MUX_REG, (0<<0)|(0<<2)|(1<<4));
213 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_PORT_CAP_REG, (1<<0)|(1<<4)|(1<<8));
214 1.1 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_SS_PORT_MAP_REG, (2<<0)|(7<<4));
215 1.1 jmcneill
216 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_BIAS_PAD_CTL0_REG,
217 1.1 jmcneill __SHIFTIN(hsl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL) |
218 1.1 jmcneill __SHIFTIN(XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_VAL,
219 1.1 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL),
220 1.1 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL |
221 1.1 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL);
222 1.1 jmcneill
223 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh,
224 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD0_CTL0_REG,
225 1.1 jmcneill __SHIFTIN(hcl[0],
226 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL) |
227 1.1 jmcneill __SHIFTIN(XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_VAL,
228 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW) |
229 1.1 jmcneill __SHIFTIN(XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_VAL(0),
230 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW),
231 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL |
232 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW |
233 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW |
234 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD |
235 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2 |
236 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI);
237 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh,
238 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD1_CTL0_REG,
239 1.1 jmcneill __SHIFTIN(hcl[1],
240 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL) |
241 1.1 jmcneill __SHIFTIN(XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_VAL,
242 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW) |
243 1.1 jmcneill __SHIFTIN(XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_VAL(1),
244 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW),
245 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL |
246 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW |
247 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW |
248 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD |
249 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2 |
250 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI);
251 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh,
252 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD2_CTL0_REG,
253 1.1 jmcneill __SHIFTIN(hcl[2],
254 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL) |
255 1.1 jmcneill __SHIFTIN(XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_VAL,
256 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW) |
257 1.1 jmcneill __SHIFTIN(XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_VAL(2),
258 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW),
259 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL |
260 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW |
261 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW |
262 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD |
263 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2 |
264 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI);
265 1.1 jmcneill
266 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh,
267 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD0_CTL1_REG,
268 1.1 jmcneill __SHIFTIN(htra,
269 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ) |
270 1.1 jmcneill __SHIFTIN(hic,
271 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP),
272 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ |
273 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP |
274 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR |
275 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_CHRP_FORCE_POWERUP |
276 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DISC_FORCE_POWERUP);
277 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh,
278 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD1_CTL1_REG,
279 1.1 jmcneill __SHIFTIN(htra,
280 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ) |
281 1.1 jmcneill __SHIFTIN(hic,
282 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP),
283 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ |
284 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP |
285 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR |
286 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_CHRP_FORCE_POWERUP |
287 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DISC_FORCE_POWERUP);
288 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh,
289 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD2_CTL1_REG,
290 1.1 jmcneill __SHIFTIN(htra,
291 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ) |
292 1.1 jmcneill __SHIFTIN(hic,
293 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP),
294 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ |
295 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP |
296 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR |
297 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_CHRP_FORCE_POWERUP |
298 1.1 jmcneill XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DISC_FORCE_POWERUP);
299 1.1 jmcneill
300 1.1 jmcneill //tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_BATTERY_CHRG_BIASPAD_REG, 0, 1); /* PD_OTG */
301 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_OTG_PAD0_CTL0_REG, 0, XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD);
302 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_OTG_PAD1_CTL0_REG, 0, XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD);
303 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_OTG_PAD2_CTL0_REG, 0, XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD);
304 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_OTG_PAD0_CTL0_REG, 0, XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2);
305 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_OTG_PAD1_CTL0_REG, 0, XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2);
306 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_OTG_PAD2_CTL0_REG, 0, XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2);
307 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_OTG_PAD0_CTL0_REG, 0, XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI);
308 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_OTG_PAD1_CTL0_REG, 0, XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI);
309 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_OTG_PAD2_CTL0_REG, 0, XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI);
310 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_OTG_PAD0_CTL1_REG, 0, XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR);
311 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_OTG_PAD1_CTL1_REG, 0, XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR);
312 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_OTG_PAD2_CTL1_REG, 0, XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR);
313 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_BIAS_PAD_CTL0_REG, 0, XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD);
314 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_BIAS_PAD_CTL0_REG, 0, XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD_TRK);
315 1.1 jmcneill
316 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_ELPG_PROGRAM_REG,
317 1.1 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_SSP0_ELPG_CLAMP_EN);
318 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_ELPG_PROGRAM_REG,
319 1.1 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_SSP0_ELPG_CLAMP_EN_EARLY);
320 1.1 jmcneill tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_ELPG_PROGRAM_REG,
321 1.1 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_SSP0_ELPG_VCORE_DOWN);
322 1.1 jmcneill
323 1.1 jmcneill DELAY(200);
324 1.2 jakllsch tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_ELPG_PROGRAM_REG, 0,
325 1.2 jakllsch XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN);
326 1.1 jmcneill DELAY(200);
327 1.2 jakllsch tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_ELPG_PROGRAM_REG, 0,
328 1.2 jakllsch XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY);
329 1.1 jmcneill DELAY(200);
330 1.2 jakllsch tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_ELPG_PROGRAM_REG, 0,
331 1.2 jakllsch XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN);
332 1.1 jmcneill DELAY(200);
333 1.1 jmcneill
334 1.2 jakllsch tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_OC_DET_REG, 0,
335 1.2 jakllsch XUSB_PADCTL_OC_DET_OC_DETECTED_VBUS_PAD2 |
336 1.2 jakllsch XUSB_PADCTL_OC_DET_OC_DETECTED_VBUS_PAD1 |
337 1.2 jakllsch XUSB_PADCTL_OC_DET_OC_DETECTED_VBUS_PAD0 |
338 1.2 jakllsch XUSB_PADCTL_OC_DET_OC_DETECTED3 |
339 1.2 jakllsch XUSB_PADCTL_OC_DET_OC_DETECTED2 |
340 1.2 jakllsch XUSB_PADCTL_OC_DET_OC_DETECTED1 |
341 1.2 jakllsch XUSB_PADCTL_OC_DET_OC_DETECTED0);
342 1.2 jakllsch tegra_reg_set_clear(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_OC_DET_REG,
343 1.2 jakllsch XUSB_PADCTL_OC_DET_VBUS_ENABLE2 |
344 1.2 jakllsch XUSB_PADCTL_OC_DET_VBUS_ENABLE1 |
345 1.2 jakllsch XUSB_PADCTL_OC_DET_VBUS_ENABLE0, 0);
346 1.1 jmcneill
347 1.1 jmcneill #ifdef TEGRA_XUSBPAD_DEBUG
348 1.1 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_PAD_MUX_REG);
349 1.1 jmcneill device_printf(sc->sc_dev, "XUSB_PADCTL_USB2_PAD_MUX_REG is 0x%x\n", val);
350 1.1 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_USB2_PORT_CAP_REG);
351 1.1 jmcneill device_printf(sc->sc_dev, "XUSB_PADCTL_USB2_PORT_CAP_REG is 0x%x\n", val);
352 1.1 jmcneill val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, XUSB_PADCTL_SS_PORT_MAP_REG);
353 1.1 jmcneill device_printf(sc->sc_dev, "XUSB_PADCTL_SS_PORT_MAP_REG is 0x%x\n", val);
354 1.1 jmcneill
355 1.1 jmcneill padregdump();
356 1.1 jmcneill #endif
357 1.1 jmcneill }
358