tegra210_carreg.h revision 1.2 1 /* $NetBSD: tegra210_carreg.h,v 1.2 2017/09/21 23:44:26 jmcneill Exp $ */
2
3 /*-
4 * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 * SUCH DAMAGE.
27 */
28
29 #ifndef _ARM_TEGRA210_CARREG_H
30 #define _ARM_TEGRA210_CARREG_H
31
32 #define TEGRA210_REF_FREQ 38400000
33
34 #define CAR_RST_SOURCE_REG 0x00
35 #define CAR_RST_SOURCE_WDT_EN __BIT(5)
36 #define CAR_RST_SOURCE_WDT_SEL __BIT(4)
37 #define CAR_RST_SOURCE_WDT_SYS_RST_EN __BIT(2)
38 #define CAR_RST_SOURCE_WDT_COP_RST_EN __BIT(1)
39 #define CAR_RST_SOURCE_WDT_CPU_RST_EN __BIT(0)
40
41 #define CAR_CLK_OUT_ENB_L_REG 0x10
42 #define CAR_CLK_OUT_ENB_H_REG 0x14
43 #define CAR_CLK_OUT_ENB_U_REG 0x18
44
45 #define CAR_PLLP_BASE_REG 0xa0
46 #define CAR_PLLP_BASE_BYPASS __BIT(31)
47 #define CAR_PLLP_BASE_ENABLE __BIT(30)
48 #define CAR_PLLP_BASE_REF_DIS __BIT(29)
49 #define CAR_PLLP_BASE_OVERRIDE __BIT(28)
50 #define CAR_PLLP_BASE_LOCK __BIT(27)
51 #define CAR_PLLP_BASE_DIVP __BITS(24,20)
52 #define CAR_PLLP_BASE_DIVN __BITS(17,10)
53 #define CAR_PLLP_BASE_DIVM __BITS(7,0)
54
55 #define CAR_PLLP_OUTA_REG 0xa4
56 #define CAR_PLLP_OUTA_OUT1_RATIO __BITS(15,8)
57 #define CAR_PLLP_OUTA_OUT1_OVRRIDE __BIT(2)
58 #define CAR_PLLP_OUTA_OUT1_CLKEN __BIT(1)
59 #define CAR_PLLP_OUTA_OUT1_RSTN __BIT(0)
60 #define CAR_PLLP_OUTB_REG 0xa8
61 #define CAR_PLLP_OUTB_OUT4_RATIO __BITS(31,24)
62 #define CAR_PLLP_OUTB_OUT4_OVRRIDE __BIT(18)
63 #define CAR_PLLP_OUTB_OUT4_CLKEN __BIT(17)
64 #define CAR_PLLP_OUTB_OUT4_RSTN __BIT(16)
65 #define CAR_PLLP_OUTB_OUT3_RATIO __BITS(15,8)
66 #define CAR_PLLP_OUTB_OUT3_OVRRIDE __BIT(2)
67 #define CAR_PLLP_OUTB_OUT3_CLKEN __BIT(1)
68 #define CAR_PLLP_OUTB_OUT3_RSTN __BIT(0)
69 #define CAR_PLLP_OUTC_REG 0x67c
70 #define CAR_PLLP_OUTC_OUT5_RATIO __BITS(31,24)
71 #define CAR_PLLP_OUTC_OUT5_OVERRIDE __BIT(18)
72 #define CAR_PLLP_OUTC_OUT5_CLKEN __BIT(17)
73 #define CAR_PLLP_OUTC_OUT5_RSTN __BIT(16)
74 #define CAR_PLLP_MISC_REG 0xac
75
76 #define CAR_PLLC_BASE_REG 0x80
77 #define CAR_PLLC_BASE_BYPASS __BIT(31)
78 #define CAR_PLLC_BASE_ENABLE __BIT(30)
79 #define CAR_PLLC_BASE_REF_DIS __BIT(29)
80 #define CAR_PLLC_BASE_LOCK_OVERRIDE __BIT(27)
81 #define CAR_PLLC_BASE_LOCK __BIT(26)
82 #define CAR_PLLC_BASE_DIVP __BITS(24,20)
83 #define CAR_PLLC_BASE_DIVN __BITS(17,10)
84 #define CAR_PLLC_BASE_DIVM __BITS(7,0)
85
86 #define CAR_PLLU_BASE_REG 0xc0
87 #define CAR_PLLU_BASE_BYPASS __BIT(31)
88 #define CAR_PLLU_BASE_ENABLE __BIT(30)
89 #define CAR_PLLU_BASE_REF_DIS __BIT(29)
90 #define CAR_PLLU_BASE_LOCK __BIT(27)
91 #define CAR_PLLU_BASE_CLKENABLE_48M __BIT(25)
92 #define CAR_PLLU_BASE_OVERRIDE __BIT(24)
93 #define CAR_PLLU_BASE_CLKENABLE_ICUSB __BIT(23)
94 #define CAR_PLLU_BASE_CLKENABLE_HSIC __BIT(22)
95 #define CAR_PLLU_BASE_CLKENABLE_USB __BIT(21)
96 #define CAR_PLLU_BASE_DIVP __BITS(20,16)
97 #define CAR_PLLU_BASE_DIVN __BITS(15,8)
98 #define CAR_PLLU_BASE_DIVM __BITS(4,0)
99
100 #define CAR_PLLU_OUTA_REG 0xc4
101 #define CAR_PLLU_OUTA_OUT2_RATIO __BITS(31,24)
102 #define CAR_PLLU_OUTA_OUT2_OVRRIDE __BIT(18)
103 #define CAR_PLLU_OUTA_OUT2_CLKEN __BIT(17)
104 #define CAR_PLLU_OUTA_OUT2_RSTN __BIT(16)
105 #define CAR_PLLU_OUTA_OUT1_RATIO __BITS(15,8)
106 #define CAR_PLLU_OUTA_OUT1_OVRRIDE __BIT(2)
107 #define CAR_PLLU_OUTA_OUT1_CLKEN __BIT(1)
108 #define CAR_PLLU_OUTA_OUT1_RSTN __BIT(0)
109
110 #define CAR_PLLU_MISC_REG 0xcc
111 #define CAR_PLLU_MISC_IDDQ __BIT(31)
112 #define CAR_PLLU_MISC_FREQLOCK __BIT(30)
113 #define CAR_PLLU_MISC_EN_LCKDET __BIT(29)
114 #define CAR_PLLU_MISC_PTS __BITS(28,27)
115 #define CAR_PLLU_MISC_KCP __BITS(26,25)
116 #define CAR_PLLU_MISC_KVCO __BIT(24)
117 #define CAR_PLLU_MISC_SETUP __BITS(23,0)
118
119 #define CAR_PLLD_BASE_REG 0xd0
120 #define CAR_PLLD_BASE_BYPASS __BIT(31)
121 #define CAR_PLLD_BASE_ENABLE __BIT(30)
122 #define CAR_PLLD_BASE_REF_DIS __BIT(29)
123 #define CAR_PLLD_BASE_LOCK __BIT(27)
124 #define CAR_PLLD_BASE_DSIA_CLK_SRC __BIT(25)
125 #define CAR_PLLD_BASE_CSI_CLK_SRC __BIT(23)
126 #define CAR_PLLD_BASE_DIVP __BITS(22,20)
127 #define CAR_PLLD_BASE_DIVN __BITS(18,11)
128 #define CAR_PLLD_BASE_DIVM __BITS(7,0)
129
130 #define CAR_PLLD_MISC_REG 0xdc
131
132 #define CAR_PLLX_BASE_REG 0xe0
133 #define CAR_PLLX_BASE_BYPASS __BIT(31)
134 #define CAR_PLLX_BASE_ENABLE __BIT(30)
135 #define CAR_PLLX_BASE_REF_DIS __BIT(29)
136 #define CAR_PLLX_BASE_LOCK __BIT(27)
137 #define CAR_PLLX_BASE_DIVP __BITS(24,20)
138 #define CAR_PLLX_BASE_DIVN __BITS(15,8)
139 #define CAR_PLLX_BASE_DIVM __BITS(7,0)
140
141 #define CAR_PLLX_MISC_REG 0xe4
142 #define CAR_PLLX_MISC_FO_G_DISABLE __BIT(28)
143 #define CAR_PLLX_MISC_PTS __BITS(23,22)
144 #define CAR_PLLX_MISC_LOCK_ENABLE __BIT(18)
145
146 #define CAR_PLLE_BASE_REG 0xe8
147 #define CAR_PLLE_BASE_ENABLE __BIT(31)
148 #define CAR_PLLE_BASE_LOCK_OVERRIDE __BIT(30)
149 #define CAR_PLLE_BASE_FDIV4B __BIT(29)
150 #define CAR_PLLE_BASE_DIVP_CML __BITS(28,24)
151 #define CAR_PLLE_BASE_EXT_SETUP_23_16 __BITS(23,16)
152 #define CAR_PLLE_BASE_DIVN __BITS(15,8)
153 #define CAR_PLLE_BASE_DIVM __BITS(7,0)
154
155 #define CAR_PLLE_MISC_REG 0xec
156 #define CAR_PLLE_MISC_SETUP __BITS(31,16)
157 #define CAR_PLLE_MISC_ENABLE __BIT(15)
158 #define CAR_PLLE_MISC_IDDQ_SWCTL __BIT(14)
159 #define CAR_PLLE_MISC_IDDQ_OVERRIDE __BIT(13)
160 #define CAR_PLLE_MISC_LOCK __BIT(11)
161 #define CAR_PLLE_MISC_LOCK_ENABLE __BIT(9)
162
163 #define CAR_PLLD2_BASE_REG 0x4b8
164 #define CAR_PLLD2_BASE_BYPASS __BIT(31)
165 #define CAR_PLLD2_BASE_ENABLE __BIT(30)
166 #define CAR_PLLD2_BASE_REF_DIS __BIT(29)
167 #define CAR_PLLD2_BASE_FREQLOCK __BIT(28)
168 #define CAR_PLLD2_BASE_LOCK __BIT(27)
169 #define CAR_PLLD2_BASE_REF_SRC_SEL __BITS(26,25)
170 #define CAR_PLLD2_BASE_REF_SRC_SEL_PLL_D 0
171 #define CAR_PLLD2_BASE_REF_SRC_SEL_PLL_D2 1
172 #define CAR_PLLD2_BASE_LOCK_OVERRIDE __BIT(24)
173 #define CAR_PLLD2_BASE_DIVP __BITS(23,19)
174 #define CAR_PLLD2_BASE_IDDQ __BIT(18)
175 #define CAR_PLLD2_BASE_PTS __BIT(16)
176 #define CAR_PLLD2_BASE_DIVN __BITS(15,8)
177 #define CAR_PLLD2_BASE_DIVM __BITS(7,0)
178
179 #define CAR_PLLD2_MISC_REG 0x4bc
180 #define CAR_PLLD2_MISC_LOCK_ENABLE __BIT(30)
181 #define CAR_PLLD2_MISC_KCP __BITS(26,25)
182 #define CAR_PLLD2_MISC_KVCO __BIT(24)
183 #define CAR_PLLD2_MISC_SETUP __BITS(23,0)
184
185 #define CAR_CLKSRC_I2C1_REG 0x124
186 #define CAR_CLKSRC_I2C2_REG 0x198
187 #define CAR_CLKSRC_I2C3_REG 0x1b8
188 #define CAR_CLKSRC_I2C4_REG 0x3c4
189 #define CAR_CLKSRC_I2C5_REG 0x128
190 #define CAR_CLKSRC_I2C6_REG 0x65c
191
192 #define CAR_CLKSRC_I2C_SRC __BITS(31,29)
193 #define CAR_CLKSRC_I2C_SRC_PLLP_OUT0 0
194 #define CAR_CLKSRC_I2C_SRC_PLLC2_OUT0 1
195 #define CAR_CLKSRC_I2C_SRC_PLLC_OUT0 2
196 #define CAR_CLKSRC_I2C_SRC_PLLC4_OUT0 3
197 #define CAR_CLKSRC_I2C_SRC_PLLC4_OUT1 5
198 #define CAR_CLKSRC_I2C_SRC_CLK_M 6
199 #define CAR_CLKSRC_I2C_SRC_PLLC4_OUT2 7
200 #define CAR_CLKSRC_I2C_DIV __BITS(15,0)
201
202 #define CAR_CLKSRC_SPI1_REG 0x134
203 #define CAR_CLKSRC_SPI2_REG 0x118
204 #define CAR_CLKSRC_SPI3_REG 0x11c
205 #define CAR_CLKSRC_SPI4_REG 0x1b4
206 #define CAR_CLKSRC_SPI5_REG 0x3c8
207 #define CAR_CLKSRC_SPI6_REG 0x3cc
208
209 #define CAR_CLKSRC_SPI_SRC __BITS(31,29)
210 #define CAR_CLKSRC_SPI_SRC_PLLP_OUT0 0
211 #define CAR_CLKSRC_SPI_SRC_PLLC2_OUT0 1
212 #define CAR_CLKSRC_SPI_SRC_PLLC_OUT0 2
213 #define CAR_CLKSRC_SPI_SRC_PLLC4_OUT0 3
214 #define CAR_CLKSRC_SPI_SRC_PLLC4_OUT1 5
215 #define CAR_CLKSRC_SPI_SRC_CLK_M 6
216 #define CAR_CLKSRC_SPI_SRC_PLLC4_OUT2 7
217 #define CAR_CLKSRC_SPI_DIV __BITS(7,0)
218
219 #define CAR_CLKSRC_UARTA_REG 0x178
220 #define CAR_CLKSRC_UARTB_REG 0x17c
221 #define CAR_CLKSRC_UARTC_REG 0x1a0
222 #define CAR_CLKSRC_UARTD_REG 0x1c0
223
224 #define CAR_CLKSRC_UART_SRC __BITS(31,29)
225 #define CAR_CLKSRC_UART_SRC_PLLP_OUT0 0
226 #define CAR_CLKSRC_UART_SRC_PLLC2_OUT0 1
227 #define CAR_CLKSRC_UART_SRC_PLLC_OUT0 2
228 #define CAR_CLKSRC_UART_SRC_PLLC4_OUT0 3
229 #define CAR_CLKSRC_UART_SRC_PLLC4_OUT1 5
230 #define CAR_CLKSRC_UART_SRC_CLK_M 6
231 #define CAR_CLKSRC_UART_SRC_PLLC4_OUT2 7
232 #define CAR_CLKSRC_UART_DIV_ENB __BIT(24)
233 #define CAR_CLKSRC_UART_DIV __BITS(15,0)
234
235 #define CAR_CLKSRC_SDMMC1_REG 0x150
236 #define CAR_CLKSRC_SDMMC2_REG 0x154
237 #define CAR_CLKSRC_SDMMC4_REG 0x164
238 #define CAR_CLKSRC_SDMMC3_REG 0x1bc
239
240 #define CAR_CLKSRC_SDMMC_SRC __BITS(31,29)
241 /* CAR_CLKSRC_SDMMC_SRC_* differs for each instance */
242 #define CAR_CLKSRC_SDMMC_DIV __BITS(7,0)
243
244 #define CAR_CLKSRC_DISP1_REG 0x138
245 #define CAR_CLKSRC_DISP2_REG 0x13c
246 #define CAR_CLKSRC_DISP_SRC __BITS(31,29)
247 #define CAR_CLKSRC_DISP_SRC_PLLP_OUT0 0
248 #define CAR_CLKSRC_DISP_SRC_PLLD_OUT 1
249 #define CAR_CLKSRC_DISP_SRC_PLLD_OUT0 2 /* DISP1 only */
250 #define CAR_CLKSRC_DISP_SRC_PLLD2_OUT0 5
251 #define CAR_CLKSRC_DISP_SRC_CLK_M 6
252
253 #define CAR_CLKSRC_HOST1X_REG 0x180
254 #define CAR_CLKSRC_HOST1X_SRC __BITS(31,29)
255 #define CAR_CLKSRC_HOST1X_IDLE_DIVISOR __BITS(15,8)
256 #define CAR_CLKSRC_HOST1X_CLK_DIVISOR __BITS(7,0)
257
258 #define CAR_RST_DEV_L_SET_REG 0x300
259 #define CAR_RST_DEV_L_CLR_REG 0x304
260 #define CAR_RST_DEV_H_SET_REG 0x308
261 #define CAR_RST_DEV_H_CLR_REG 0x30c
262 #define CAR_RST_DEV_U_SET_REG 0x310
263 #define CAR_RST_DEV_U_CLR_REG 0x314
264 #define CAR_RST_DEV_V_SET_REG 0x430
265 #define CAR_RST_DEV_V_CLR_REG 0x434
266 #define CAR_RST_DEV_W_SET_REG 0x438
267 #define CAR_RST_DEV_W_CLR_REG 0x43c
268 #define CAR_RST_DEV_X_SET_REG 0x290
269 #define CAR_RST_DEV_X_CLR_REG 0x294
270 #define CAR_RST_DEV_Y_SET_REG 0x2a8
271 #define CAR_RST_DEV_Y_CLR_REG 0x2ac
272
273 #define CAR_CLK_ENB_L_SET_REG 0x320
274 #define CAR_CLK_ENB_L_CLR_REG 0x324
275 #define CAR_CLK_ENB_H_SET_REG 0x328
276 #define CAR_CLK_ENB_H_CLR_REG 0x32c
277 #define CAR_CLK_ENB_U_SET_REG 0x330
278 #define CAR_CLK_ENB_U_CLR_REG 0x334
279 #define CAR_CLK_ENB_V_SET_REG 0x440
280 #define CAR_CLK_ENB_V_CLR_REG 0x444
281 #define CAR_CLK_ENB_W_SET_REG 0x448
282 #define CAR_CLK_ENB_W_CLR_REG 0x44c
283 #define CAR_CLK_ENB_X_SET_REG 0x284
284 #define CAR_CLK_ENB_X_CLR_REG 0x288
285 #define CAR_CLK_ENB_Y_SET_REG 0x29c
286 #define CAR_CLK_ENB_Y_CLR_REG 0x2a0
287
288 #define CAR_DEV_L_CACHE2 __BIT(31)
289 #define CAR_DEV_L_I2S1 __BIT(30)
290 #define CAR_DEV_L_HOST1X __BIT(28)
291 #define CAR_DEV_L_DISP1 __BIT(27)
292 #define CAR_DEV_L_DISP2 __BIT(26)
293 #define CAR_DEV_L_ISP __BIT(23)
294 #define CAR_DEV_L_USBD __BIT(22)
295 #define CAR_DEV_L_VI __BIT(20)
296 #define CAR_DEV_L_I2S3 __BIT(18)
297 #define CAR_DEV_L_PWM __BIT(17)
298 #define CAR_DEV_L_SDMMC4 __BIT(15)
299 #define CAR_DEV_L_SDMMC1 __BIT(14)
300 #define CAR_DEV_L_I2C1 __BIT(12)
301 #define CAR_DEV_L_I2S2 __BIT(11)
302 #define CAR_DEV_L_SPDIF __BIT(10)
303 #define CAR_DEV_L_SDMMC2 __BIT(9)
304 #define CAR_DEV_L_GPIO __BIT(8)
305 #define CAR_DEV_L_UARTB __BIT(7)
306 #define CAR_DEV_L_UARTA __BIT(6)
307 #define CAR_DEV_L_TMR __BIT(5)
308 #define CAR_DEV_L_RTC __BIT(4)
309 #define CAR_DEV_L_ISPB __BIT(3)
310 #define CAR_DEV_L_TRIG_SYS __BIT(2)
311 #define CAR_DEV_L_COP __BIT(1)
312 #define CAR_DEV_L_CPU __BIT(0)
313
314 #define CAR_DEV_U_XUSB_DEV __BIT(31)
315 #define CAR_DEV_U_DEV1_OUT __BIT(30)
316 #define CAR_DEV_U_DEV2_OUT __BIT(29)
317 #define CAR_DEV_U_SUS_OUT __BIT(28)
318 #define CAR_DEV_U_MSENC __BIT(27)
319 #define CAR_DEV_U_XUSB_HOST __BIT(25)
320 #define CAR_DEV_U_CRAM2 __BIT(24)
321 #define CAR_DEV_U_IRAMD __BIT(23)
322 #define CAR_DEV_U_IRAMC __BIT(22)
323 #define CAR_DEV_U_IRAMB __BIT(21)
324 #define CAR_DEV_U_IRAMA __BIT(20)
325 #define CAR_DEV_U_TSEC __BIT(19)
326 #define CAR_DEV_U_DSIB __BIT(18)
327 #define CAR_DEV_U_I2C_SLOW __BIT(17)
328 #define CAR_DEV_U_DTV __BIT(15)
329 #define CAR_DEV_U_SOC_THERM __BIT(14)
330 #define CAR_DEV_U_PCIEXCLK __BIT(10)
331 #define CAR_DEV_U_CSITE __BIT(9)
332 #define CAR_DEV_U_AFI __BIT(8)
333 #define CAR_DEV_U_PCIE __BIT(6)
334 #define CAR_DEV_U_SDMMC3 __BIT(5)
335 #define CAR_DEV_U_SPI4 __BIT(4)
336 #define CAR_DEV_U_I2C3 __BIT(3)
337 #define CAR_DEV_U_UARTD __BIT(1)
338
339 #define CAR_DEV_H_BSEV __BIT(31)
340 #define CAR_DEV_H_USB2 __BIT(26)
341 #define CAR_DEV_H_EMC __BIT(25)
342 #define CAR_DEV_H_MIPI_CAL __BIT(24)
343 #define CAR_DEV_H_UARTC __BIT(23)
344 #define CAR_DEV_H_I2C2 __BIT(22)
345 #define CAR_DEV_H_CSI __BIT(20)
346 #define CAR_DEV_H_DSI __BIT(16)
347 #define CAR_DEV_H_I2C5 __BIT(15)
348 #define CAR_DEV_H_SPI3 __BIT(14)
349 #define CAR_DEV_H_SPI2 __BIT(12)
350 #define CAR_DEV_H_SPI1 __BIT(9)
351 #define CAR_DEV_H_KFUSE __BIT(8)
352 #define CAR_DEV_H_FUSE __BIT(7)
353 #define CAR_DEV_H_PMC __BIT(6)
354 #define CAR_DEV_H_STAT_MON __BIT(5)
355 #define CAR_DEV_H_APBDMA __BIT(2)
356 #define CAR_DEV_H_AHBDMA __BIT(1)
357 #define CAR_DEV_H_MEM __BIT(0)
358
359 #define CAR_DEV_V_HDA __BIT(29)
360 #define CAR_DEV_V_SATA __BIT(28)
361 #define CAR_DEV_V_SATA_OOB __BIT(27)
362 #define CAR_DEV_V_EXTPERIPH3 __BIT(26)
363 #define CAR_DEV_V_EXTPERIPH2 __BIT(25)
364 #define CAR_DEV_V_EXTPERIPH1 __BIT(24)
365 #define CAR_DEV_V_ACTMON __BIT(23)
366 #define CAR_DEV_V_SPDIF_DOUBLER __BIT(22)
367 #define CAR_DEV_V_ATOMICS __BIT(16)
368 #define CAR_DEV_V_HDA2CODEC_2X __BIT(15)
369 #define CAR_DEV_V_APB2APE __BIT(11)
370 #define CAR_DEV_V_AHUB __BIT(10)
371 #define CAR_DEV_V_I2C4 __BIT(7)
372 #define CAR_DEV_V_I2S5 __BIT(6)
373 #define CAR_DEV_V_I2S4 __BIT(5)
374 #define CAR_DEV_V_TSENSOR __BIT(4)
375 #define CAR_DEV_V_MSELECT __BIT(3)
376 #define CAR_DEV_V_CPULP __BIT(1)
377 #define CAR_DEV_V_CPUG __BIT(0)
378
379 #define CAR_DEV_W_MC1 __BIT(30)
380 #define CAR_DEV_W_EMC_DLL __BIT(29)
381 #define CAR_DEV_W_XUSB_SS __BIT(28)
382 #define CAR_DEV_W_DVFS __BIT(27)
383 #define CAR_DEV_W_ENTROPY __BIT(21)
384 #define CAR_DEV_W_DSIB_LP __BIT(20)
385 #define CAR_DEV_W_DSIA_LP __BIT(19)
386 #define CAR_DEV_W_CILEF __BIT(18)
387 #define CAR_DEV_W_CILCD __BIT(17)
388 #define CAR_DEV_W_CILAB __BIT(16)
389 #define CAR_DEV_W_XUSB __BIT(15)
390 #define CAR_DEV_W_XUSB_PADCTL __BIT(14)
391 #define CAR_DEV_W_MIPI_IOBIST __BIT(13)
392 #define CAR_DEV_W_SATA_IOBIST __BIT(12)
393 #define CAR_DEV_W_EMC_IOBIST __BIT(10)
394 #define CAR_DEV_W_PCIE2_IOBIST __BIT(9)
395 #define CAR_DEV_W_CEC __BIT(8)
396 #define CAR_DEV_W_PCIERX5 __BIT(7)
397 #define CAR_DEV_W_PCIERX4 __BIT(6)
398 #define CAR_DEV_W_PCIERX3 __BIT(5)
399 #define CAR_DEV_W_PCIERX2 __BIT(4)
400 #define CAR_DEV_W_PCIERX1 __BIT(3)
401 #define CAR_DEV_W_PCIERX0 __BIT(2)
402 #define CAR_DEV_W_SATACOLD __BIT(1)
403 #define CAR_DEV_W_HDA2HDMICODEC __BIT(0)
404
405 #define CAR_DEV_X_PLLG_REF __BIT(29)
406 #define CAR_DEV_X_PLLA_ADSP __BIT(28)
407 #define CAR_DEV_X_PLLP_ADSP __BIT(27)
408 #define CAR_DEV_X_HPLL_ADSP __BIT(26)
409 #define CAR_DEV_X_DBGAPB __BIT(25)
410 #define CAR_DEV_X_GPU __BIT(24)
411 #define CAR_DEV_X_SOR1 __BIT(23)
412 #define CAR_DEV_X_SOR0 __BIT(22)
413 #define CAR_DEV_X_DPAUX __BIT(21)
414 #define CAR_DEV_X_VIC __BIT(18)
415 #define CAR_DEV_X_UART_FST_MIPI_CAL __BIT(17)
416 #define CAR_DEV_X_EMC_DLL __BIT(14)
417 #define CAR_DEV_X_VIM2_CLK __BIT(11)
418 #define CAR_DEV_X_MC_BBC __BIT(10)
419 #define CAR_DEV_X_MC_CPU __BIT(9)
420 #define CAR_DEV_X_MC_CBPA __BIT(8)
421 #define CAR_DEV_X_MC_CAPA __BIT(7)
422 #define CAR_DEV_X_I2C6 __BIT(6)
423 #define CAR_DEV_X_CAM_MCLK2 __BIT(5)
424 #define CAR_DEV_X_CAM_MCLK __BIT(4)
425 #define CAR_DEV_X_ETR __BIT(3)
426 #define CAR_DEV_X_SPARE __BIT(0)
427
428 #define CAR_CCLKG_BURST_POLICY_REG 0x368
429 #define CAR_CCLKG_BURST_POLICY_CPU_STATE __BITS(31,28)
430 #define CAR_CCLKG_BURST_POLICY_CPU_STATE_IDLE 1
431 #define CAR_CCLKG_BURST_POLICY_CPU_STATE_RUN 2
432 #define CAR_CCLKG_BURST_POLICY_CWAKEUP_IDLE_SOURCE __BITS(3,0)
433 #define CAR_CCLKG_BURST_POLICY_CWAKEUP_SOURCE_CLKM 0
434 #define CAR_CCLKG_BURST_POLICY_CWAKEUP_SOURCE_PLLX_OUT0_LJ 8
435
436 #define CAR_CLKSRC_TSENSOR_REG 0x3b8
437 #define CAR_CLKSRC_TSENSOR_SRC __BITS(31,29)
438 #define CAR_CLKSRC_TSENSOR_SRC_CLK_M 4
439 #define CAR_CLKSRC_TSENSOR_DIV __BITS(7,0)
440
441 #define CAR_CLKSRC_HDA2CODEC_2X_REG 0x3e4
442 #define CAR_CLKSRC_HDA2CODEC_2X_SRC __BITS(31,29)
443 #define CAR_CLKSRC_HDA2CODEC_2X_DIV __BITS(7,0)
444
445 #define CAR_CLKSRC_SATA_OOB_REG 0x420
446 #define CAR_CLKSRC_SATA_OOB_SRC __BITS(31,29)
447 #define CAR_CLKSRC_SATA_OOB_DIV __BITS(7,0)
448
449 #define CAR_CLKSRC_SATA_REG 0x424
450 #define CAR_CLKSRC_SATA_SRC __BITS(31,29)
451 #define CAR_CLKSRC_SATA_AUX_CLK_ENB __BIT(24)
452 #define CAR_CLKSRC_SATA_DIV __BITS(7,0)
453
454 #define CAR_CLKSRC_HDA_REG 0x428
455 #define CAR_CLKSRC_HDA_SRC __BITS(31,29)
456 #define CAR_CLKSRC_HDA_DIV __BITS(7,0)
457
458 #define CAR_UTMIP_PLL_CFG0_REG 0x480
459
460 #define CAR_UTMIP_PLL_CFG1_REG 0x484
461 #define CAR_UTMIP_PLL_CFG1_ENABLE_DLY_COUNT __BITS(31,27)
462 #define CAR_UTMIP_PLL_CFG1_PLLU_POWERUP __BIT(17)
463 #define CAR_UTMIP_PLL_CFG1_PLLU_POWERDOWN __BIT(16)
464 #define CAR_UTMIP_PLL_CFG1_PLL_ENABLE_POWERUP __BIT(15)
465 #define CAR_UTMIP_PLL_CFG1_PLL_ENABLE_POWERDOWN __BIT(14)
466 #define CAR_UTMIP_PLL_CFG1_XTAL_FREQ_COUNT __BITS(11,0)
467
468 #define CAR_UTMIP_PLL_CFG2_REG 0x488
469 #define CAR_UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT __BITS(23,18)
470 #define CAR_UTMIP_PLL_CFG2_STABLE_COUNT __BITS(17,6)
471 #define CAR_UTMIP_PLL_CFG2_PD_SAMP_C_POWERUP __BIT(5)
472 #define CAR_UTMIP_PLL_CFG2_PD_SAMP_C_POWERDOWN __BIT(4)
473 #define CAR_UTMIP_PLL_CFG2_PD_SAMP_B_POWERUP __BIT(3)
474 #define CAR_UTMIP_PLL_CFG2_PD_SAMP_B_POWERDOWN __BIT(2)
475 #define CAR_UTMIP_PLL_CFG2_PD_SAMP_A_POWERUP __BIT(1)
476 #define CAR_UTMIP_PLL_CFG2_PD_SAMP_A_POWERDOWN __BIT(0)
477
478 #define CAR_PLLE_AUX_REG 0x48c
479 #define CAR_PLLE_AUX_SS_SEQ_INCLUDE __BIT(31)
480 #define CAR_PLLE_AUX_REF_SEL_PLLREFE __BIT(28)
481 #define CAR_PLLE_AUX_SEQ_STATE __BITS(27,26)
482 #define CAR_PLLE_AUX_SEQ_START_STATE __BIT(25)
483 #define CAR_PLLE_AUX_SEQ_ENABLE __BIT(24)
484 #define CAR_PLLE_AUX_SS_DLY __BITS(23,16)
485 #define CAR_PLLE_AUX_LOCK_DLY __BITS(15,8)
486 #define CAR_PLLE_AUX_FAST_PT __BIT(7)
487 #define CAR_PLLE_AUX_SS_SWCTL __BIT(6)
488 #define CAR_PLLE_AUX_CONFIG_SWCTL __BIT(5)
489 #define CAR_PLLE_AUX_ENABLE_SWCTL __BIT(4)
490 #define CAR_PLLE_AUX_USE_LOCKDET __BIT(3)
491 #define CAR_PLLE_AUX_REF_SRC __BIT(2)
492 #define CAR_PLLE_AUX_CML1_OEN __BIT(1)
493 #define CAR_PLLE_AUX_CML0_OEN __BIT(0)
494
495 #define CAR_SATA_PLL_CFG0_REG 0x490
496 #define CAR_SATA_PLL_CFG0_SEQ_STATE __BITS(27,26)
497 #define CAR_SATA_PLL_CFG0_SEQ_START_STATE __BIT(25)
498 #define CAR_SATA_PLL_CFG0_SEQ_ENABLE __BIT(24)
499 #define CAR_SATA_PLL_CFG0_SEQ_PADPLL_PD_INPUT_VALUE __BIT(7)
500 #define CAR_SATA_PLL_CFG0_SEQ_LANE_PD_INPUT_VALUE __BIT(6)
501 #define CAR_SATA_PLL_CFG0_SEQ_RESET_INPUT_VALUE __BIT(5)
502 #define CAR_SATA_PLL_CFG0_SEQ_IN_SWCTL __BIT(4)
503 #define CAR_SATA_PLL_CFG0_PADPLL_USE_LOCKDET __BIT(2)
504 #define CAR_SATA_PLL_CFG0_PADPLL_RESET_OVERRIDE_VALUE __BIT(1)
505 #define CAR_SATA_PLL_CFG0_PADPLL_RESET_SWCTL __BIT(0)
506
507 #define CAR_SATA_PLL_CFG1_REG 0x494
508 #define CAR_SATA_PLL_CFG1_LANE_IDDQ2_PADPLL_RESET_DLY __BITS(31,24)
509 #define CAR_SATA_PLL_CFG1_PADPLL_IDDQ2LANE_SLUMBER_DLY __BITS(23,16)
510 #define CAR_SATA_PLL_CFG1_PADPLL_PU_POST_DLY __BITS(15,8)
511 #define CAR_SATA_PLL_CFG1_LANE_IDDQ2_PADPLL_IDDQ_DLY __BITS(7,0)
512
513 #define CAR_PLLREFE_BASE_REG 0x4c4
514 #define CAR_PLLREFE_BASE_BYPASS __BIT(31)
515 #define CAR_PLLREFE_BASE_ENABLE __BIT(30)
516 #define CAR_PLLREFE_BASE_REF_DIS __BIT(29)
517 #define CAR_PLLREFE_BASE_KCP __BITS(28,27)
518 #define CAR_PLLREFE_BASE_KVCO __BIT(26)
519 #define CAR_PLLREFE_BASE_DIVP __BITS(20,16)
520 #define CAR_PLLREFE_BASE_DIVN __BITS(15,8)
521 #define CAR_PLLREFE_BASE_DIVM __BITS(7,0)
522
523 #define CAR_PLLREFE_MISC_REG 0x4c8
524 #define CAR_PLLREFE_MISC_LOCK_ENABLE __BIT(30)
525 #define CAR_PLLREFE_MISC_LOCK_OVERRIDE __BIT(29)
526 #define CAR_PLLREFE_MISC_FREQLOCK __BIT(28)
527 #define CAR_PLLREFE_MISC_LOCK __BIT(27)
528 #define CAR_PLLREFE_MISC_PTS __BITS(26,25)
529 #define CAR_PLLREFE_MISC_IDDQ __BIT(24)
530 #define CAR_PLLREFE_MISC_SETUP __BITS(23,0)
531
532 #define CAR_XUSBIO_PLL_CFG0_REG 0x51c
533 #define CAR_XUSBIO_PLL_CFG0_SEQ_STATE __BITS(27,26)
534 #define CAR_XUSBIO_PLL_CFG0_SEQ_START_STATE __BIT(25)
535 #define CAR_XUSBIO_PLL_CFG0_SEQ_ENABLE __BIT(24)
536 #define CAR_XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET __BIT(6)
537 #define CAR_XUSBIO_PLL_CFG0_SEQ_RESET_INPUT_VALUE __BIT(5)
538 #define CAR_XUSBIO_PLL_CFG0_SEQ_IN_SWCTL __BIT(4)
539 #define CAR_XUSBIO_PLL_CFG0_CLK_ENABLE_OVERRIDE __BIT(3)
540 #define CAR_XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL __BIT(2)
541 #define CAR_XUSBIO_PLL_CFG0_PADPLL_RESET_OVERRIDE_VALUE __BIT(1)
542 #define CAR_XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL __BIT(0)
543
544 #define CAR_CLKSRC_XUSB_HOST_REG 0x600
545 #define CAR_CLKSRC_XUSB_HOST_SRC __BITS(31,29)
546 #define CAR_CLKSRC_XUSB_HOST_DIV __BITS(7,0)
547
548 #define CAR_CLKSRC_XUSB_FALCON_REG 0x604
549 #define CAR_CLKSRC_XUSB_FALCON_SRC __BITS(31,29)
550 #define CAR_CLKSRC_XUSB_FALCON_DIV __BITS(7,0)
551
552 #define CAR_CLKSRC_XUSB_FS_REG 0x608
553 #define CAR_CLKSRC_XUSB_FS_SRC __BITS(31,29)
554 #define CAR_CLKSRC_XUSB_FS_DIV __BITS(7,0)
555
556 #define CAR_CLKSRC_XUSB_SS_REG 0x610
557 #define CAR_CLKSRC_XUSB_SS_SRC __BITS(31,29)
558 #define CAR_CLKSRC_XUSB_SS_HS_CLK_BYPASS __BIT(25)
559 #define CAR_CLKSRC_XUSB_SS_SS_CLK_BYPASS __BIT(24)
560 #define CAR_CLKSRC_XUSB_SS_DIV __BITS(7,0)
561
562 #define CAR_CLKSRC_SOC_THERM_REG 0x644
563 #define CAR_CLKSRC_SOC_THERM_SRC __BITS(31,29)
564 #define CAR_CLKSRC_SOC_THERM_SRC_PLLP_OUT0 2
565 #define CAR_CLKSRC_SOC_THERM_DDLL_SEL __BITS(11,10)
566 #define CAR_CLKSRC_SOC_THERM_DIV __BITS(7,0)
567
568 #endif /* _ARM_TEGRA210_CARREG_H */
569