1 1.16 thorpej /* $NetBSD: tegra210_xusbpad.c,v 1.16 2021/08/07 16:18:44 thorpej Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /*- 4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca> 5 1.1 jmcneill * All rights reserved. 6 1.1 jmcneill * 7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without 8 1.1 jmcneill * modification, are permitted provided that the following conditions 9 1.1 jmcneill * are met: 10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright 11 1.1 jmcneill * notice, this list of conditions and the following disclaimer. 12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the 14 1.1 jmcneill * documentation and/or other materials provided with the distribution. 15 1.1 jmcneill * 16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, 21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED 23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 jmcneill * SUCH DAMAGE. 27 1.1 jmcneill */ 28 1.1 jmcneill 29 1.1 jmcneill #include <sys/cdefs.h> 30 1.16 thorpej __KERNEL_RCSID(0, "$NetBSD: tegra210_xusbpad.c,v 1.16 2021/08/07 16:18:44 thorpej Exp $"); 31 1.1 jmcneill 32 1.1 jmcneill #include <sys/param.h> 33 1.1 jmcneill #include <sys/bus.h> 34 1.1 jmcneill #include <sys/device.h> 35 1.1 jmcneill #include <sys/intr.h> 36 1.1 jmcneill #include <sys/systm.h> 37 1.1 jmcneill #include <sys/kernel.h> 38 1.1 jmcneill 39 1.1 jmcneill #include <arm/nvidia/tegra_reg.h> 40 1.1 jmcneill #include <arm/nvidia/tegra_var.h> 41 1.1 jmcneill #include <arm/nvidia/tegra_xusbpad.h> 42 1.1 jmcneill 43 1.1 jmcneill #include <dev/fdt/fdtvar.h> 44 1.1 jmcneill 45 1.3 jmcneill #define XUSB_PADCTL_USB2_PAD_MUX_REG 0x04 46 1.3 jmcneill #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD __BITS(19,18) 47 1.3 jmcneill #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_XUSB 1 48 1.3 jmcneill 49 1.5 jmcneill #define XUSB_PADCTL_VBUS_OC_MAP_REG 0x18 50 1.5 jmcneill #define XUSB_PADCTL_VBUS_OC_MAP_VBUS_ENABLE(n) __BIT((n) * 5) 51 1.5 jmcneill 52 1.5 jmcneill #define XUSB_PADCTL_OC_DET_REG 0x1c 53 1.5 jmcneill #define XUSB_PADCTL_OC_DET_OC_DETECTED_VBUS_PAD(n) __BIT(12 + (n)) 54 1.5 jmcneill #define XUSB_PADCTL_OC_DET_OC_DETECTED(n) __BIT(8 + (n)) 55 1.5 jmcneill #define XUSB_PADCTL_OC_DET_SET_OC_DETECTED(n) __BIT(0 + (n)) 56 1.5 jmcneill 57 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_REG 0x24 58 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_VCORE_DOWN __BIT(31) 59 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN_EARLY __BIT(30) 60 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN __BIT(29) 61 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_VCORE_DOWN(n) __BIT((n) * 3 + 2) 62 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN_EARLY(n) __BIT((n) * 3 + 1) 63 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN(n) __BIT((n) * 3 + 0) 64 1.3 jmcneill 65 1.6 jmcneill #define XUSB_PADCTL_USB3_PAD_MUX_REG 0x28 66 1.11 skrll #define XUSB_PADCTL_USB3_PAD_MUX_FORCE_SATA_PAD_IDDQ_DISABLE(n) __BIT(8 + (n)) 67 1.6 jmcneill #define XUSB_PADCTL_USB3_PAD_MUX_FORCE_PCIE_PAD_IDDQ_DISABLE(n) __BIT(1 + (n)) 68 1.6 jmcneill 69 1.7 jmcneill #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_REG(n) (0x84 + (n) * 0x40) 70 1.7 jmcneill #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_VREG_LEV __BITS(8,7) 71 1.7 jmcneill #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_VREG_FIX18 __BIT(6) 72 1.7 jmcneill 73 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_REG(n) (0x88 + (n) * 0x40) 74 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD_ZI __BIT(29) 75 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD2 __BIT(27) 76 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD __BIT(26) 77 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_HS_CURR_LEVEL __BITS(5,0) 78 1.7 jmcneill 79 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_REG(n) (0x8c + (n) * 0x40) 80 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_RPD_CTRL __BITS(30,26) 81 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_TERM_RANGE_ADJ __BITS(6,3) 82 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_DR __BIT(2) 83 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_DISC_OVRD __BIT(1) 84 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_CHRP_OVRD __BIT(0) 85 1.7 jmcneill 86 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_REG 0x284 87 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_PD __BIT(11) 88 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_DISCON_LEVEL __BITS(5,3) 89 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_SQUELCH_LEVEL __BITS(2,0) 90 1.7 jmcneill 91 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_REG 0x288 92 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_PD_TRK __BIT(26) 93 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_DONE_RESET_TIMER __BITS(25,19) 94 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_START_TIMER __BITS(18,12) 95 1.7 jmcneill 96 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG 0x360 97 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_PSDIV __BITS(29,28) 98 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_NDIV __BITS(27,20) 99 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_MDIV __BITS(17,16) 100 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_LOCKDET_STATUS __BIT(15) 101 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_MODE __BITS(9,8) 102 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_BYPASS_ENABLE __BIT(7) 103 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREERUN_ENABLE __BIT(6) 104 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_PWR_OVRD __BIT(4) 105 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_ENABLE __BIT(3) 106 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_SLEEP __BITS(2,1) 107 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_IDDQ __BIT(0) 108 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG 0x364 109 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_CTRL __BITS(27,4) 110 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_RESET __BIT(3) 111 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_OVRD __BIT(2) 112 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_DONE __BIT(1) 113 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_EN __BIT(0) 114 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_3_REG 0x368 115 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_P0_CTL_3_LOCKDET_CTRL __BITS(27,4) 116 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_P0_CTL_3_LOCKDET_RESET __BIT(0) 117 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG 0x36c 118 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TCLKOUT_EN __BIT(28) 119 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_CLKDIST_CTRL __BITS(23,20) 120 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_EN __BIT(15) 121 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_SEL __BITS(13,12) 122 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLKBUF_EN __BIT(8) 123 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLK_SEL __BITS(7,4) 124 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_5_REG 0x370 125 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_5_DCO_CTRL __BITS(23,16) 126 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_6_REG 0x374 127 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_7_REG 0x378 128 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG 0x37c 129 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_DONE __BIT(31) 130 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_OVRD __BIT(15) 131 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_CLK_EN __BIT(13) 132 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_EN __BIT(12) 133 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_9_REG 0x380 134 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_10_REG 0x384 135 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_11_REG 0x388 136 1.5 jmcneill 137 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_1_REG 0x860 138 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_1_FREQ_PSDIV __BITS(29,28) 139 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_1_FREQ_NDIV __BITS(27,20) 140 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_1_FREQ_MDIV __BITS(17,16) 141 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_1_LOCKDET_STATUS __BIT(15) 142 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_1_MODE __BITS(9,8) 143 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_1_BYPASS_ENABLE __BIT(7) 144 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_1_FREERUN_ENABLE __BIT(6) 145 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_1_PWR_OVRD __BIT(4) 146 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_1_ENABLE __BIT(3) 147 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_1_SLEEP __BITS(2,1) 148 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_1_IDDQ __BIT(0) 149 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_2_REG 0x864 150 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_2_CAL_CTRL __BITS(27,4) 151 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_2_CAL_RESET __BIT(3) 152 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_2_CAL_OVRD __BIT(2) 153 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_2_CAL_DONE __BIT(1) 154 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_2_CAL_EN __BIT(0) 155 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_3_REG 0x868 156 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_3_LOCKDET_CTRL __BITS(27,4) 157 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_3_LOCKDET_RESET __BIT(0) 158 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_4_REG 0x86c 159 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_4_TCLKOUT_EN __BIT(28) 160 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_4_CLKDIST_CTRL __BITS(23,20) 161 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_4_TXCLKREF_EN __BIT(15) 162 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_4_TXCLKREF_SEL __BITS(13,12) 163 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_4_REFCLKBUF_EN __BIT(8) 164 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_4_REFCLK_SEL __BITS(7,4) 165 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_5_REG 0x870 166 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_5_DCO_CTRL __BITS(23,16) 167 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_6_REG 0x874 168 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_7_REG 0x878 169 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_8_REG 0x87c 170 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_8_RCAL_DONE __BIT(31) 171 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_8_RCAL_OVRD __BIT(15) 172 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_8_RCAL_CLK_EN __BIT(13) 173 1.11 skrll #define XUSB_PADCTL_UPHY_PLL_S0_CTL_8_RCAL_EN __BIT(12) 174 1.11 skrll 175 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_1_REG(n) (0xa60 + (n) * 0x40) 176 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_TX_TERM_CTRL __BITS(19,18) 177 1.3 jmcneill 178 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_REG(n) (0xa64 + (n) * 0x40) 179 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_RX_CTLE __BITS(15,0) 180 1.3 jmcneill 181 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_3_REG(n) (0xa68 + (n) * 0x40) 182 1.3 jmcneill 183 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_REG(n) (0xa6c + (n) * 0x40) 184 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_RX_CDR_CTRL __BITS(31,16) 185 1.3 jmcneill 186 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_6_REG(n) (0xa74 + (n) * 0x40) 187 1.3 jmcneill 188 1.7 jmcneill #define FUSE_SKUCALIB_REG 0xf0 189 1.7 jmcneill #define FUSE_SKUCALIB_HS_CURR_LEVEL(n) \ 190 1.7 jmcneill ((n) == 0 ? __BITS(6,0) : __BITS(((n) - 1) * 6 + 17, ((n) - 1) * 6 + 11)) 191 1.7 jmcneill #define FUSE_SKUCALIB_HS_TERM_RANGE_ADJ __BITS(10,7) 192 1.7 jmcneill 193 1.7 jmcneill #define FUSE_USBCALIB_REG 0x250 194 1.7 jmcneill #define FUSE_USBCALIB_EXT_RPD_CTRL __BITS(4,0) 195 1.7 jmcneill 196 1.1 jmcneill struct tegra210_xusbpad_softc { 197 1.1 jmcneill device_t sc_dev; 198 1.1 jmcneill int sc_phandle; 199 1.1 jmcneill bus_space_tag_t sc_bst; 200 1.1 jmcneill bus_space_handle_t sc_bsh; 201 1.1 jmcneill 202 1.1 jmcneill struct fdtbus_reset *sc_rst; 203 1.3 jmcneill 204 1.3 jmcneill bool sc_enabled; 205 1.1 jmcneill }; 206 1.1 jmcneill 207 1.8 jmcneill struct tegra210_xusbpad_phy_softc { 208 1.8 jmcneill device_t sc_dev; 209 1.8 jmcneill int sc_phandle; 210 1.8 jmcneill struct tegra210_xusbpad_softc *sc_xusbpad; 211 1.8 jmcneill }; 212 1.8 jmcneill 213 1.8 jmcneill struct tegra210_xusbpad_phy_attach_args { 214 1.8 jmcneill struct tegra210_xusbpad_softc *paa_xusbpad; 215 1.8 jmcneill int paa_phandle; 216 1.8 jmcneill }; 217 1.8 jmcneill 218 1.1 jmcneill #define RD4(sc, reg) \ 219 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg)) 220 1.1 jmcneill #define WR4(sc, reg, val) \ 221 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val)) 222 1.1 jmcneill #define SETCLR4(sc, reg, set, clr) \ 223 1.1 jmcneill tegra_reg_set_clear((sc)->sc_bst, (sc)->sc_bsh, (reg), (set), (clr)) 224 1.1 jmcneill 225 1.1 jmcneill static const char * tegra210_xusbpad_usb2_func[] = { "snps", "xusb", "uart" }; 226 1.1 jmcneill static const char * tegra210_xusbpad_hsic_func[] = { "snps", "xusb" }; 227 1.1 jmcneill static const char * tegra210_xusbpad_pcie_func[] = { "pcie-x1", "usb3-ss", "sata", "pcie-x4" }; 228 1.1 jmcneill 229 1.6 jmcneill static void 230 1.6 jmcneill tegra210_xusbpad_uphy_enable_pcie(struct tegra210_xusbpad_softc *sc) 231 1.6 jmcneill { 232 1.6 jmcneill uint32_t val; 233 1.6 jmcneill int retry; 234 1.6 jmcneill 235 1.6 jmcneill /* UPHY PLLs */ 236 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG, 237 1.6 jmcneill __SHIFTIN(0x136, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_CTRL), 238 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_CTRL); 239 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_5_REG, 240 1.6 jmcneill __SHIFTIN(0x2a, XUSB_PADCTL_UPHY_PLL_P0_CTL_5_DCO_CTRL), 241 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_5_DCO_CTRL); 242 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG, 243 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_PWR_OVRD, 0); 244 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG, 245 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_OVRD, 0); 246 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG, 247 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_OVRD, 0); 248 1.6 jmcneill 249 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG, 250 1.6 jmcneill __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLK_SEL), 251 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLK_SEL); 252 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG, 253 1.6 jmcneill __SHIFTIN(2, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_SEL), 254 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_SEL); 255 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG, 256 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_EN, 0); 257 1.6 jmcneill 258 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG, 259 1.6 jmcneill __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_MDIV), 260 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_MDIV); 261 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG, 262 1.6 jmcneill __SHIFTIN(0x19, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_NDIV), 263 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_NDIV); 264 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG, 265 1.6 jmcneill __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_PSDIV), 266 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_PSDIV); 267 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG, 268 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_IDDQ); 269 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG, 270 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_SLEEP); 271 1.6 jmcneill 272 1.6 jmcneill delay(20); 273 1.6 jmcneill 274 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG, 275 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLKBUF_EN, 0); 276 1.6 jmcneill 277 1.6 jmcneill /* Calibration */ 278 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG, 279 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_EN, 0); 280 1.6 jmcneill for (retry = 10000; retry > 0; retry--) { 281 1.6 jmcneill delay(2); 282 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG); 283 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_DONE) != 0) 284 1.6 jmcneill break; 285 1.6 jmcneill } 286 1.6 jmcneill if (retry == 0) { 287 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (1)\n"); 288 1.6 jmcneill return; 289 1.6 jmcneill } 290 1.6 jmcneill 291 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG, 292 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_EN); 293 1.6 jmcneill for (retry = 10000; retry > 0; retry--) { 294 1.6 jmcneill delay(2); 295 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG); 296 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_DONE) == 0) 297 1.6 jmcneill break; 298 1.6 jmcneill } 299 1.6 jmcneill if (retry == 0) { 300 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (2)\n"); 301 1.6 jmcneill return; 302 1.6 jmcneill } 303 1.6 jmcneill 304 1.6 jmcneill /* Enable the PLL */ 305 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG, 306 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_ENABLE, 0); 307 1.6 jmcneill for (retry = 10000; retry > 0; retry--) { 308 1.6 jmcneill delay(2); 309 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG); 310 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_1_LOCKDET_STATUS) != 0) 311 1.6 jmcneill break; 312 1.6 jmcneill } 313 1.6 jmcneill if (retry == 0) { 314 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout enabling UPHY PLL\n"); 315 1.6 jmcneill return; 316 1.6 jmcneill } 317 1.6 jmcneill 318 1.6 jmcneill /* RCAL */ 319 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG, 320 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_EN, 0); 321 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG, 322 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_CLK_EN, 0); 323 1.6 jmcneill for (retry = 10000; retry > 0; retry--) { 324 1.6 jmcneill delay(2); 325 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG); 326 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_DONE) != 0) 327 1.6 jmcneill break; 328 1.6 jmcneill } 329 1.6 jmcneill if (retry == 0) { 330 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (3)\n"); 331 1.6 jmcneill return; 332 1.6 jmcneill } 333 1.6 jmcneill 334 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG, 335 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_EN); 336 1.6 jmcneill for (retry = 10000; retry > 0; retry--) { 337 1.6 jmcneill delay(2); 338 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG); 339 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_DONE) == 0) 340 1.6 jmcneill break; 341 1.6 jmcneill } 342 1.6 jmcneill if (retry == 0) { 343 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (4)\n"); 344 1.6 jmcneill return; 345 1.6 jmcneill } 346 1.6 jmcneill 347 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG, 348 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_CLK_EN); 349 1.6 jmcneill 350 1.6 jmcneill tegra210_car_xusbio_enable_hw_control(); 351 1.6 jmcneill 352 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG, 353 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_PWR_OVRD); 354 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG, 355 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_OVRD); 356 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG, 357 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_OVRD); 358 1.6 jmcneill 359 1.6 jmcneill delay(1); 360 1.6 jmcneill 361 1.6 jmcneill tegra210_car_xusbio_enable_hw_seq(); 362 1.6 jmcneill } 363 1.6 jmcneill 364 1.6 jmcneill static void 365 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie(struct tegra210_xusbpad_softc *sc, int index) 366 1.6 jmcneill { 367 1.6 jmcneill tegra210_xusbpad_uphy_enable_pcie(sc); 368 1.6 jmcneill 369 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_USB3_PAD_MUX_REG, 370 1.6 jmcneill XUSB_PADCTL_USB3_PAD_MUX_FORCE_PCIE_PAD_IDDQ_DISABLE(index), 0); 371 1.6 jmcneill } 372 1.6 jmcneill 373 1.7 jmcneill static void 374 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2(struct tegra210_xusbpad_softc *sc, int index) 375 1.7 jmcneill { 376 1.7 jmcneill uint32_t skucalib, usbcalib; 377 1.7 jmcneill 378 1.7 jmcneill skucalib = tegra_fuse_read(FUSE_SKUCALIB_REG); 379 1.7 jmcneill const u_int hs_curr_level = __SHIFTOUT(skucalib, FUSE_SKUCALIB_HS_CURR_LEVEL((u_int)index)); 380 1.7 jmcneill const u_int hs_term_range_adj = __SHIFTOUT(skucalib, FUSE_SKUCALIB_HS_TERM_RANGE_ADJ); 381 1.7 jmcneill 382 1.7 jmcneill usbcalib = tegra_fuse_read(FUSE_USBCALIB_REG); 383 1.7 jmcneill const u_int ext_rpd_ctrl = __SHIFTOUT(usbcalib, FUSE_USBCALIB_EXT_RPD_CTRL); 384 1.7 jmcneill 385 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_PAD_MUX_REG, 386 1.7 jmcneill __SHIFTIN(XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_XUSB, 387 1.7 jmcneill XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD), 388 1.7 jmcneill XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD); 389 1.7 jmcneill 390 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_REG, 391 1.7 jmcneill __SHIFTIN(0x7, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_DISCON_LEVEL) | 392 1.7 jmcneill __SHIFTIN(0x0, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_SQUELCH_LEVEL), 393 1.7 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_DISCON_LEVEL | 394 1.7 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_SQUELCH_LEVEL); 395 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_OTG_PADn_CTL_0_REG(index), 396 1.7 jmcneill __SHIFTIN(hs_curr_level, XUSB_PADCTL_USB2_OTG_PADn_CTL_0_HS_CURR_LEVEL), 397 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_0_HS_CURR_LEVEL | 398 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD | 399 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD2 | 400 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD_ZI); 401 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_OTG_PADn_CTL_1_REG(index), 402 1.7 jmcneill __SHIFTIN(hs_term_range_adj, XUSB_PADCTL_USB2_OTG_PADn_CTL_1_TERM_RANGE_ADJ) | 403 1.7 jmcneill __SHIFTIN(ext_rpd_ctrl, XUSB_PADCTL_USB2_OTG_PADn_CTL_1_RPD_CTRL), 404 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_TERM_RANGE_ADJ | 405 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_RPD_CTRL | 406 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_DR | 407 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_CHRP_OVRD | 408 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_DISC_OVRD); 409 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_REG(index), 410 1.7 jmcneill XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_VREG_FIX18, 411 1.7 jmcneill XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_VREG_LEV); 412 1.7 jmcneill 413 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_REG, 414 1.7 jmcneill __SHIFTIN(0x1e, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_START_TIMER) | 415 1.7 jmcneill __SHIFTIN(0xa, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_DONE_RESET_TIMER), 416 1.7 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_START_TIMER | 417 1.7 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_DONE_RESET_TIMER); 418 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_REG, 419 1.7 jmcneill 0, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_PD); 420 1.7 jmcneill delay(1); 421 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_REG, 422 1.7 jmcneill 0, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_PD_TRK); 423 1.7 jmcneill delay(50); 424 1.7 jmcneill } 425 1.7 jmcneill 426 1.11 skrll 427 1.11 skrll static void 428 1.11 skrll tegra210_xusbpad_uphy_enable_sata(struct tegra210_xusbpad_softc *sc) 429 1.11 skrll { 430 1.11 skrll uint32_t val; 431 1.11 skrll int retry; 432 1.11 skrll 433 1.11 skrll /* UPHY PLLs */ 434 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_2_REG, 435 1.11 skrll __SHIFTIN(0x136, XUSB_PADCTL_UPHY_PLL_S0_CTL_2_CAL_CTRL), 436 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_2_CAL_CTRL); 437 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_5_REG, 438 1.11 skrll __SHIFTIN(0x2a, XUSB_PADCTL_UPHY_PLL_S0_CTL_5_DCO_CTRL), 439 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_5_DCO_CTRL); 440 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_REG, 441 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_1_PWR_OVRD, 0); 442 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_2_REG, 443 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_2_CAL_OVRD, 0); 444 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_8_REG, 445 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_8_RCAL_OVRD, 0); 446 1.11 skrll 447 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_4_REG, 448 1.11 skrll __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_S0_CTL_4_REFCLK_SEL), 449 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_4_REFCLK_SEL); 450 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_4_REG, 451 1.11 skrll __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_S0_CTL_4_TXCLKREF_SEL), 452 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_4_TXCLKREF_SEL); 453 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_4_REG, 454 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_4_TXCLKREF_EN, 0); 455 1.11 skrll 456 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_REG, 457 1.11 skrll __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_FREQ_MDIV), 458 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_1_FREQ_MDIV); 459 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_REG, 460 1.11 skrll __SHIFTIN(0x1e, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_FREQ_NDIV), 461 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_1_FREQ_NDIV); 462 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_REG, 463 1.11 skrll __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_FREQ_PSDIV), 464 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_1_FREQ_PSDIV); 465 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_REG, 466 1.11 skrll 0, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_IDDQ); 467 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_REG, 468 1.11 skrll 0, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_SLEEP); 469 1.11 skrll 470 1.11 skrll delay(20); 471 1.11 skrll 472 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_4_REG, 473 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_4_REFCLKBUF_EN, 0); 474 1.11 skrll 475 1.11 skrll /* Calibration */ 476 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_2_REG, 477 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_2_CAL_EN, 0); 478 1.11 skrll for (retry = 10000; retry > 0; retry--) { 479 1.11 skrll delay(2); 480 1.11 skrll val = RD4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_2_REG); 481 1.11 skrll if ((val & XUSB_PADCTL_UPHY_PLL_S0_CTL_2_CAL_DONE) != 0) 482 1.11 skrll break; 483 1.11 skrll } 484 1.11 skrll if (retry == 0) { 485 1.11 skrll aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (1)\n"); 486 1.11 skrll return; 487 1.11 skrll } 488 1.11 skrll 489 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_2_REG, 490 1.11 skrll 0, XUSB_PADCTL_UPHY_PLL_S0_CTL_2_CAL_EN); 491 1.11 skrll for (retry = 10000; retry > 0; retry--) { 492 1.11 skrll delay(2); 493 1.11 skrll val = RD4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_2_REG); 494 1.11 skrll if ((val & XUSB_PADCTL_UPHY_PLL_S0_CTL_2_CAL_DONE) == 0) 495 1.11 skrll break; 496 1.11 skrll } 497 1.11 skrll if (retry == 0) { 498 1.11 skrll aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (2)\n"); 499 1.11 skrll return; 500 1.11 skrll } 501 1.11 skrll 502 1.11 skrll /* Enable the PLL */ 503 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_REG, 504 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_1_ENABLE, 0); 505 1.11 skrll for (retry = 10000; retry > 0; retry--) { 506 1.11 skrll delay(2); 507 1.11 skrll val = RD4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_REG); 508 1.11 skrll if ((val & XUSB_PADCTL_UPHY_PLL_S0_CTL_1_LOCKDET_STATUS) != 0) 509 1.11 skrll break; 510 1.11 skrll } 511 1.11 skrll if (retry == 0) { 512 1.11 skrll aprint_error_dev(sc->sc_dev, "timeout enabling UPHY PLL\n"); 513 1.11 skrll return; 514 1.11 skrll } 515 1.11 skrll 516 1.11 skrll /* RCAL */ 517 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_8_REG, 518 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_8_RCAL_EN, 0); 519 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_8_REG, 520 1.11 skrll XUSB_PADCTL_UPHY_PLL_S0_CTL_8_RCAL_CLK_EN, 0); 521 1.11 skrll for (retry = 10000; retry > 0; retry--) { 522 1.11 skrll delay(2); 523 1.11 skrll val = RD4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_8_REG); 524 1.11 skrll if ((val & XUSB_PADCTL_UPHY_PLL_S0_CTL_8_RCAL_DONE) != 0) 525 1.11 skrll break; 526 1.11 skrll } 527 1.11 skrll if (retry == 0) { 528 1.11 skrll aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (3)\n"); 529 1.11 skrll return; 530 1.11 skrll } 531 1.11 skrll 532 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_8_REG, 533 1.11 skrll 0, XUSB_PADCTL_UPHY_PLL_S0_CTL_8_RCAL_EN); 534 1.11 skrll for (retry = 10000; retry > 0; retry--) { 535 1.11 skrll delay(2); 536 1.11 skrll val = RD4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_8_REG); 537 1.11 skrll if ((val & XUSB_PADCTL_UPHY_PLL_S0_CTL_8_RCAL_DONE) == 0) 538 1.11 skrll break; 539 1.11 skrll } 540 1.11 skrll if (retry == 0) { 541 1.11 skrll aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (4)\n"); 542 1.11 skrll return; 543 1.11 skrll } 544 1.11 skrll 545 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_8_REG, 546 1.11 skrll 0, XUSB_PADCTL_UPHY_PLL_S0_CTL_8_RCAL_CLK_EN); 547 1.11 skrll 548 1.11 skrll tegra210_car_sata_enable_hw_control(); 549 1.11 skrll 550 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_REG, 551 1.11 skrll 0, XUSB_PADCTL_UPHY_PLL_S0_CTL_1_PWR_OVRD); 552 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_2_REG, 553 1.11 skrll 0, XUSB_PADCTL_UPHY_PLL_S0_CTL_2_CAL_OVRD); 554 1.11 skrll SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_S0_CTL_8_REG, 555 1.11 skrll 0, XUSB_PADCTL_UPHY_PLL_S0_CTL_8_RCAL_OVRD); 556 1.11 skrll 557 1.11 skrll delay(1); 558 1.11 skrll 559 1.11 skrll tegra210_car_sata_enable_hw_seq(); 560 1.11 skrll } 561 1.11 skrll 562 1.11 skrll static void 563 1.11 skrll tegra210_xusbpad_lane_enable_sata(struct tegra210_xusbpad_softc *sc, int index) 564 1.11 skrll { 565 1.11 skrll tegra210_xusbpad_uphy_enable_sata(sc); 566 1.11 skrll 567 1.11 skrll KASSERT(index == 0); 568 1.11 skrll SETCLR4(sc, XUSB_PADCTL_USB3_PAD_MUX_REG, 569 1.11 skrll XUSB_PADCTL_USB3_PAD_MUX_FORCE_SATA_PAD_IDDQ_DISABLE(index), 0); 570 1.11 skrll } 571 1.11 skrll 572 1.11 skrll 573 1.6 jmcneill #define XUSBPAD_LANE(n, i, r, m, f, ef) \ 574 1.1 jmcneill { \ 575 1.1 jmcneill .name = (n), \ 576 1.6 jmcneill .index = (i), \ 577 1.1 jmcneill .reg = (r), \ 578 1.1 jmcneill .mask = (m), \ 579 1.1 jmcneill .funcs = (f), \ 580 1.6 jmcneill .nfuncs = __arraycount(f), \ 581 1.6 jmcneill .enable = (ef) \ 582 1.1 jmcneill } 583 1.1 jmcneill 584 1.1 jmcneill static const struct tegra210_xusbpad_lane { 585 1.1 jmcneill const char *name; 586 1.6 jmcneill int index; 587 1.1 jmcneill bus_size_t reg; 588 1.1 jmcneill uint32_t mask; 589 1.1 jmcneill const char **funcs; 590 1.1 jmcneill int nfuncs; 591 1.6 jmcneill void (*enable)(struct tegra210_xusbpad_softc *, int); 592 1.1 jmcneill } tegra210_xusbpad_lanes[] = { 593 1.6 jmcneill XUSBPAD_LANE("usb2-0", 0, 0x04, __BITS(1,0), tegra210_xusbpad_usb2_func, 594 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2), 595 1.6 jmcneill XUSBPAD_LANE("usb2-1", 1, 0x04, __BITS(3,2), tegra210_xusbpad_usb2_func, 596 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2), 597 1.6 jmcneill XUSBPAD_LANE("usb2-2", 2, 0x04, __BITS(5,4), tegra210_xusbpad_usb2_func, 598 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2), 599 1.6 jmcneill XUSBPAD_LANE("usb2-3", 3, 0x04, __BITS(7,6), tegra210_xusbpad_usb2_func, 600 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2), 601 1.6 jmcneill 602 1.6 jmcneill XUSBPAD_LANE("hsic-0", 0, 0x04, __BIT(14), tegra210_xusbpad_hsic_func, 603 1.6 jmcneill NULL), 604 1.6 jmcneill XUSBPAD_LANE("hsic-1", 1, 0x04, __BIT(15), tegra210_xusbpad_hsic_func, 605 1.6 jmcneill NULL), 606 1.6 jmcneill 607 1.6 jmcneill XUSBPAD_LANE("pcie-0", 0, 0x28, __BITS(13,12), tegra210_xusbpad_pcie_func, 608 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie), 609 1.6 jmcneill XUSBPAD_LANE("pcie-1", 1, 0x28, __BITS(15,14), tegra210_xusbpad_pcie_func, 610 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie), 611 1.6 jmcneill XUSBPAD_LANE("pcie-2", 2, 0x28, __BITS(17,16), tegra210_xusbpad_pcie_func, 612 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie), 613 1.6 jmcneill XUSBPAD_LANE("pcie-3", 3, 0x28, __BITS(19,18), tegra210_xusbpad_pcie_func, 614 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie), 615 1.6 jmcneill XUSBPAD_LANE("pcie-4", 4, 0x28, __BITS(21,20), tegra210_xusbpad_pcie_func, 616 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie), 617 1.6 jmcneill XUSBPAD_LANE("pcie-5", 5, 0x28, __BITS(23,22), tegra210_xusbpad_pcie_func, 618 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie), 619 1.6 jmcneill XUSBPAD_LANE("pcie-6", 6, 0x28, __BITS(25,24), tegra210_xusbpad_pcie_func, 620 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie), 621 1.1 jmcneill 622 1.11 skrll XUSBPAD_LANE("sata-0", 0, XUSB_PADCTL_USB3_PAD_MUX_REG, __BITS(31,30), 623 1.11 skrll tegra210_xusbpad_pcie_func, tegra210_xusbpad_lane_enable_sata), 624 1.1 jmcneill }; 625 1.1 jmcneill 626 1.3 jmcneill #define XUSBPAD_PORT(n, i, r, m, im) \ 627 1.2 jmcneill { \ 628 1.2 jmcneill .name = (n), \ 629 1.3 jmcneill .index = (i), \ 630 1.2 jmcneill .reg = (r), \ 631 1.2 jmcneill .mask = (m), \ 632 1.2 jmcneill .internal_mask = (im) \ 633 1.2 jmcneill } 634 1.2 jmcneill 635 1.2 jmcneill struct tegra210_xusbpad_port { 636 1.2 jmcneill const char *name; 637 1.3 jmcneill int index; 638 1.2 jmcneill bus_size_t reg; 639 1.2 jmcneill uint32_t mask; 640 1.2 jmcneill uint32_t internal_mask; 641 1.2 jmcneill }; 642 1.2 jmcneill 643 1.2 jmcneill static const struct tegra210_xusbpad_port tegra210_xusbpad_usb2_ports[] = { 644 1.3 jmcneill XUSBPAD_PORT("usb2-0", 0, 0x08, __BITS(1,0), __BIT(2)), 645 1.3 jmcneill XUSBPAD_PORT("usb2-1", 1, 0x08, __BITS(5,4), __BIT(6)), 646 1.3 jmcneill XUSBPAD_PORT("usb2-2", 2, 0x08, __BITS(9,8), __BIT(10)), 647 1.3 jmcneill XUSBPAD_PORT("usb2-3", 3, 0x08, __BITS(13,12), __BIT(14)), 648 1.2 jmcneill }; 649 1.2 jmcneill 650 1.2 jmcneill static const struct tegra210_xusbpad_port tegra210_xusbpad_usb3_ports[] = { 651 1.3 jmcneill XUSBPAD_PORT("usb3-0", 0, 0x14, __BITS(3,0), __BIT(4)), 652 1.3 jmcneill XUSBPAD_PORT("usb3-1", 1, 0x14, __BITS(8,5), __BIT(9)), 653 1.3 jmcneill XUSBPAD_PORT("usb3-2", 2, 0x14, __BITS(13,10), __BIT(14)), 654 1.3 jmcneill XUSBPAD_PORT("usb3-3", 3, 0x14, __BITS(18,15), __BIT(19)), 655 1.10 skrll }; 656 1.2 jmcneill 657 1.2 jmcneill static const struct tegra210_xusbpad_port tegra210_xusbpad_hsic_ports[] = { 658 1.3 jmcneill XUSBPAD_PORT("hsic-0", 0, 0, 0, 0), 659 1.3 jmcneill XUSBPAD_PORT("hsic-1", 1, 0, 0, 0), 660 1.2 jmcneill }; 661 1.2 jmcneill 662 1.1 jmcneill static int 663 1.1 jmcneill tegra210_xusbpad_find_func(const struct tegra210_xusbpad_lane *lane, 664 1.1 jmcneill const char *func) 665 1.1 jmcneill { 666 1.1 jmcneill for (int n = 0; n < lane->nfuncs; n++) 667 1.1 jmcneill if (strcmp(lane->funcs[n], func) == 0) 668 1.1 jmcneill return n; 669 1.1 jmcneill return -1; 670 1.1 jmcneill } 671 1.1 jmcneill 672 1.1 jmcneill static const struct tegra210_xusbpad_lane * 673 1.1 jmcneill tegra210_xusbpad_find_lane(const char *name) 674 1.1 jmcneill { 675 1.1 jmcneill for (int n = 0; n < __arraycount(tegra210_xusbpad_lanes); n++) 676 1.1 jmcneill if (strcmp(tegra210_xusbpad_lanes[n].name, name) == 0) 677 1.1 jmcneill return &tegra210_xusbpad_lanes[n]; 678 1.1 jmcneill return NULL; 679 1.1 jmcneill } 680 1.1 jmcneill 681 1.1 jmcneill static void 682 1.1 jmcneill tegra210_xusbpad_configure_lane(struct tegra210_xusbpad_softc *sc, 683 1.1 jmcneill int phandle) 684 1.1 jmcneill { 685 1.1 jmcneill const struct tegra210_xusbpad_lane *lane; 686 1.1 jmcneill const char *name, *function; 687 1.1 jmcneill int func; 688 1.1 jmcneill 689 1.1 jmcneill name = fdtbus_get_string(phandle, "name"); 690 1.1 jmcneill if (name == NULL) { 691 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'name' property\n"); 692 1.1 jmcneill return; 693 1.1 jmcneill } 694 1.1 jmcneill function = fdtbus_get_string(phandle, "nvidia,function"); 695 1.1 jmcneill if (function == NULL) { 696 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'nvidia,function' property\n"); 697 1.1 jmcneill return; 698 1.1 jmcneill } 699 1.1 jmcneill 700 1.1 jmcneill lane = tegra210_xusbpad_find_lane(name); 701 1.1 jmcneill if (lane == NULL) { 702 1.1 jmcneill aprint_error_dev(sc->sc_dev, "unsupported lane '%s'\n", name); 703 1.1 jmcneill return; 704 1.1 jmcneill } 705 1.1 jmcneill func = tegra210_xusbpad_find_func(lane, function); 706 1.1 jmcneill if (func == -1) { 707 1.1 jmcneill aprint_error_dev(sc->sc_dev, "unsupported function '%s'\n", function); 708 1.1 jmcneill return; 709 1.1 jmcneill } 710 1.1 jmcneill 711 1.2 jmcneill aprint_normal_dev(sc->sc_dev, "lane %s: set func %s\n", name, function); 712 1.1 jmcneill SETCLR4(sc, lane->reg, __SHIFTIN(func, lane->mask), lane->mask); 713 1.6 jmcneill 714 1.6 jmcneill if (lane->enable) 715 1.6 jmcneill lane->enable(sc, lane->index); 716 1.1 jmcneill } 717 1.1 jmcneill 718 1.1 jmcneill static void 719 1.1 jmcneill tegra210_xusbpad_configure_pads(struct tegra210_xusbpad_softc *sc, 720 1.1 jmcneill const char *name) 721 1.1 jmcneill { 722 1.1 jmcneill struct fdtbus_reset *rst; 723 1.1 jmcneill struct clk *clk; 724 1.1 jmcneill int phandle, child; 725 1.1 jmcneill 726 1.1 jmcneill /* Search for the pad's node */ 727 1.1 jmcneill phandle = of_find_firstchild_byname(sc->sc_phandle, "pads"); 728 1.1 jmcneill if (phandle == -1) { 729 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'pads' node\n"); 730 1.1 jmcneill return; 731 1.1 jmcneill } 732 1.1 jmcneill phandle = of_find_firstchild_byname(phandle, name); 733 1.1 jmcneill if (phandle == -1) { 734 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'pads/%s' node\n", name); 735 1.1 jmcneill return; 736 1.1 jmcneill } 737 1.1 jmcneill 738 1.1 jmcneill if (!fdtbus_status_okay(phandle)) 739 1.1 jmcneill return; /* pad is disabled */ 740 1.1 jmcneill 741 1.1 jmcneill /* Enable the pad's resources */ 742 1.4 jmcneill if (of_hasprop(phandle, "clocks")) { 743 1.4 jmcneill clk = fdtbus_clock_get_index(phandle, 0); 744 1.4 jmcneill if (clk == NULL || clk_enable(clk) != 0) { 745 1.4 jmcneill aprint_error_dev(sc->sc_dev, "couldn't enable %s's clock\n", name); 746 1.4 jmcneill return; 747 1.4 jmcneill } 748 1.4 jmcneill } 749 1.4 jmcneill if (of_hasprop(phandle, "resets")) { 750 1.4 jmcneill rst = fdtbus_reset_get_index(phandle, 0); 751 1.4 jmcneill if (rst == NULL || fdtbus_reset_deassert(rst) != 0) { 752 1.4 jmcneill aprint_error_dev(sc->sc_dev, "couldn't de-assert %s's reset\n", name); 753 1.4 jmcneill return; 754 1.4 jmcneill } 755 1.1 jmcneill } 756 1.1 jmcneill 757 1.8 jmcneill /* Attach PHYs */ 758 1.1 jmcneill phandle = of_find_firstchild_byname(phandle, "lanes"); 759 1.1 jmcneill if (phandle == -1) { 760 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'pads/%s/lanes' node\n", name); 761 1.1 jmcneill return; 762 1.1 jmcneill } 763 1.1 jmcneill for (child = OF_child(phandle); child; child = OF_peer(child)) { 764 1.8 jmcneill struct tegra210_xusbpad_phy_attach_args paa = { 765 1.8 jmcneill .paa_xusbpad = sc, 766 1.8 jmcneill .paa_phandle = child 767 1.8 jmcneill }; 768 1.16 thorpej config_found(sc->sc_dev, &paa, NULL, CFARGS_NONE); 769 1.1 jmcneill } 770 1.1 jmcneill } 771 1.1 jmcneill 772 1.2 jmcneill static const struct tegra210_xusbpad_port * 773 1.2 jmcneill tegra210_xusbpad_find_port(const char *name, const struct tegra210_xusbpad_port *ports, 774 1.2 jmcneill int nports) 775 1.2 jmcneill { 776 1.2 jmcneill for (int n = 0; n < nports; n++) 777 1.2 jmcneill if (strcmp(name, ports[n].name) == 0) 778 1.2 jmcneill return &ports[n]; 779 1.2 jmcneill return NULL; 780 1.2 jmcneill } 781 1.2 jmcneill 782 1.2 jmcneill static const struct tegra210_xusbpad_port * 783 1.2 jmcneill tegra210_xusbpad_find_usb2_port(const char *name) 784 1.2 jmcneill { 785 1.2 jmcneill return tegra210_xusbpad_find_port(name, tegra210_xusbpad_usb2_ports, 786 1.2 jmcneill __arraycount(tegra210_xusbpad_usb2_ports)); 787 1.2 jmcneill } 788 1.2 jmcneill 789 1.2 jmcneill static const struct tegra210_xusbpad_port * 790 1.2 jmcneill tegra210_xusbpad_find_usb3_port(const char *name) 791 1.2 jmcneill { 792 1.2 jmcneill return tegra210_xusbpad_find_port(name, tegra210_xusbpad_usb3_ports, 793 1.2 jmcneill __arraycount(tegra210_xusbpad_usb3_ports)); 794 1.2 jmcneill } 795 1.2 jmcneill 796 1.2 jmcneill static const struct tegra210_xusbpad_port * 797 1.2 jmcneill tegra210_xusbpad_find_hsic_port(const char *name) 798 1.2 jmcneill { 799 1.2 jmcneill return tegra210_xusbpad_find_port(name, tegra210_xusbpad_hsic_ports, 800 1.2 jmcneill __arraycount(tegra210_xusbpad_hsic_ports)); 801 1.2 jmcneill } 802 1.2 jmcneill 803 1.2 jmcneill static void 804 1.6 jmcneill tegra210_xusbpad_enable_vbus(struct tegra210_xusbpad_softc *sc, 805 1.6 jmcneill const struct tegra210_xusbpad_port *port, int phandle) 806 1.6 jmcneill { 807 1.6 jmcneill struct fdtbus_regulator *vbus_reg; 808 1.6 jmcneill 809 1.6 jmcneill if (!of_hasprop(phandle, "vbus-supply")) 810 1.6 jmcneill return; 811 1.6 jmcneill 812 1.6 jmcneill vbus_reg = fdtbus_regulator_acquire(phandle, "vbus-supply"); 813 1.6 jmcneill if (vbus_reg == NULL || fdtbus_regulator_enable(vbus_reg) != 0) { 814 1.6 jmcneill aprint_error_dev(sc->sc_dev, 815 1.6 jmcneill "couldn't enable vbus regulator for port %s\n", 816 1.6 jmcneill port->name); 817 1.6 jmcneill } 818 1.6 jmcneill } 819 1.6 jmcneill 820 1.6 jmcneill static void 821 1.2 jmcneill tegra210_xusbpad_configure_usb2_port(struct tegra210_xusbpad_softc *sc, 822 1.2 jmcneill int phandle, const struct tegra210_xusbpad_port *port) 823 1.2 jmcneill { 824 1.6 jmcneill u_int modeval, internal; 825 1.2 jmcneill const char *mode; 826 1.2 jmcneill 827 1.2 jmcneill mode = fdtbus_get_string(phandle, "mode"); 828 1.2 jmcneill if (mode == NULL) { 829 1.2 jmcneill aprint_error_dev(sc->sc_dev, "no 'mode' property on port %s\n", port->name); 830 1.2 jmcneill return; 831 1.2 jmcneill } 832 1.2 jmcneill if (strcmp(mode, "host") == 0) 833 1.2 jmcneill modeval = 1; 834 1.2 jmcneill else if (strcmp(mode, "device") == 0) 835 1.2 jmcneill modeval = 2; 836 1.2 jmcneill else if (strcmp(mode, "otg") == 0) 837 1.2 jmcneill modeval = 3; 838 1.2 jmcneill else { 839 1.2 jmcneill aprint_error_dev(sc->sc_dev, "unsupported mode '%s' on port %s\n", mode, port->name); 840 1.2 jmcneill return; 841 1.2 jmcneill } 842 1.2 jmcneill 843 1.2 jmcneill internal = of_hasprop(phandle, "nvidia,internal"); 844 1.2 jmcneill 845 1.6 jmcneill tegra210_xusbpad_enable_vbus(sc, port, phandle); 846 1.2 jmcneill 847 1.2 jmcneill aprint_normal_dev(sc->sc_dev, "port %s: set mode %s, %s\n", port->name, mode, 848 1.2 jmcneill internal ? "internal" : "external"); 849 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(internal, port->internal_mask), port->internal_mask); 850 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(modeval, port->mask), port->mask); 851 1.2 jmcneill } 852 1.2 jmcneill 853 1.2 jmcneill static void 854 1.2 jmcneill tegra210_xusbpad_configure_usb3_port(struct tegra210_xusbpad_softc *sc, 855 1.2 jmcneill int phandle, const struct tegra210_xusbpad_port *port) 856 1.2 jmcneill { 857 1.2 jmcneill u_int companion, internal; 858 1.2 jmcneill 859 1.2 jmcneill if (of_getprop_uint32(phandle, "nvidia,usb2-companion", &companion)) { 860 1.2 jmcneill aprint_error_dev(sc->sc_dev, "no 'nvidia,usb2-companion' property on port %s\n", port->name); 861 1.2 jmcneill return; 862 1.2 jmcneill } 863 1.2 jmcneill internal = of_hasprop(phandle, "nvidia,internal"); 864 1.2 jmcneill 865 1.6 jmcneill tegra210_xusbpad_enable_vbus(sc, port, phandle); 866 1.2 jmcneill 867 1.2 jmcneill aprint_normal_dev(sc->sc_dev, "port %s: set companion usb2-%d, %s\n", port->name, 868 1.2 jmcneill companion, internal ? "internal" : "external"); 869 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(internal, port->internal_mask), port->internal_mask); 870 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(companion, port->mask), port->mask); 871 1.3 jmcneill 872 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_1_REG(port->index), 873 1.3 jmcneill __SHIFTIN(2, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_TX_TERM_CTRL), 874 1.3 jmcneill XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_TX_TERM_CTRL); 875 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_REG(port->index), 876 1.3 jmcneill __SHIFTIN(0xfc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_RX_CTLE), 877 1.3 jmcneill XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_RX_CTLE); 878 1.3 jmcneill WR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_3_REG(port->index), 0xc0077f1f); 879 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_REG(port->index), 880 1.3 jmcneill __SHIFTIN(0x01c7, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_RX_CDR_CTRL), 881 1.3 jmcneill XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_RX_CDR_CTRL); 882 1.3 jmcneill WR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_6_REG(port->index), 0xfcf01368); 883 1.3 jmcneill 884 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 885 1.3 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN(port->index)); 886 1.3 jmcneill delay(200); 887 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 888 1.3 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN_EARLY(port->index)); 889 1.3 jmcneill delay(200); 890 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 891 1.3 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_VCORE_DOWN(port->index)); 892 1.5 jmcneill 893 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_VBUS_OC_MAP_REG, 894 1.5 jmcneill XUSB_PADCTL_VBUS_OC_MAP_VBUS_ENABLE(port->index), 0); 895 1.2 jmcneill } 896 1.2 jmcneill 897 1.2 jmcneill static void 898 1.2 jmcneill tegra210_xusbpad_configure_hsic_port(struct tegra210_xusbpad_softc *sc, 899 1.2 jmcneill int phandle, const struct tegra210_xusbpad_port *port) 900 1.2 jmcneill { 901 1.6 jmcneill tegra210_xusbpad_enable_vbus(sc, port, phandle); 902 1.2 jmcneill } 903 1.2 jmcneill 904 1.2 jmcneill static void 905 1.2 jmcneill tegra210_xusbpad_configure_ports(struct tegra210_xusbpad_softc *sc) 906 1.2 jmcneill { 907 1.2 jmcneill const struct tegra210_xusbpad_port *port; 908 1.2 jmcneill const char *port_name; 909 1.2 jmcneill int phandle, child; 910 1.2 jmcneill 911 1.2 jmcneill /* Search for the ports node */ 912 1.2 jmcneill phandle = of_find_firstchild_byname(sc->sc_phandle, "ports"); 913 1.2 jmcneill 914 1.2 jmcneill /* Configure ports */ 915 1.2 jmcneill for (child = OF_child(phandle); child; child = OF_peer(child)) { 916 1.2 jmcneill if (!fdtbus_status_okay(child)) 917 1.2 jmcneill continue; 918 1.2 jmcneill port_name = fdtbus_get_string(child, "name"); 919 1.2 jmcneill 920 1.2 jmcneill if ((port = tegra210_xusbpad_find_usb2_port(port_name)) != NULL) 921 1.2 jmcneill tegra210_xusbpad_configure_usb2_port(sc, child, port); 922 1.2 jmcneill else if ((port = tegra210_xusbpad_find_usb3_port(port_name)) != NULL) 923 1.2 jmcneill tegra210_xusbpad_configure_usb3_port(sc, child, port); 924 1.2 jmcneill else if ((port = tegra210_xusbpad_find_hsic_port(port_name)) != NULL) 925 1.2 jmcneill tegra210_xusbpad_configure_hsic_port(sc, child, port); 926 1.2 jmcneill else 927 1.2 jmcneill aprint_error_dev(sc->sc_dev, "unsupported port '%s'\n", port_name); 928 1.2 jmcneill } 929 1.2 jmcneill } 930 1.2 jmcneill 931 1.1 jmcneill static void 932 1.3 jmcneill tegra210_xusbpad_enable(struct tegra210_xusbpad_softc *sc) 933 1.3 jmcneill { 934 1.3 jmcneill if (sc->sc_enabled) 935 1.3 jmcneill return; 936 1.3 jmcneill 937 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 0, XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN); 938 1.3 jmcneill delay(200); 939 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 0, XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN_EARLY); 940 1.3 jmcneill delay(200); 941 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 0, XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_VCORE_DOWN); 942 1.3 jmcneill 943 1.3 jmcneill sc->sc_enabled = true; 944 1.3 jmcneill } 945 1.3 jmcneill 946 1.3 jmcneill static void 947 1.1 jmcneill tegra210_xusbpad_sata_enable(device_t dev) 948 1.1 jmcneill { 949 1.3 jmcneill struct tegra210_xusbpad_softc * const sc = device_private(dev); 950 1.3 jmcneill 951 1.3 jmcneill tegra210_xusbpad_enable(sc); 952 1.1 jmcneill } 953 1.1 jmcneill 954 1.1 jmcneill static void 955 1.1 jmcneill tegra210_xusbpad_xhci_enable(device_t dev) 956 1.1 jmcneill { 957 1.3 jmcneill struct tegra210_xusbpad_softc * const sc = device_private(dev); 958 1.3 jmcneill 959 1.3 jmcneill tegra210_xusbpad_enable(sc); 960 1.1 jmcneill } 961 1.1 jmcneill 962 1.1 jmcneill static const struct tegra_xusbpad_ops tegra210_xusbpad_ops = { 963 1.1 jmcneill .sata_enable = tegra210_xusbpad_sata_enable, 964 1.1 jmcneill .xhci_enable = tegra210_xusbpad_xhci_enable, 965 1.1 jmcneill }; 966 1.1 jmcneill 967 1.14 thorpej static const struct device_compatible_entry compat_data[] = { 968 1.14 thorpej { .compat = "nvidia,tegra210-xusb-padctl" }, 969 1.14 thorpej DEVICE_COMPAT_EOL 970 1.14 thorpej }; 971 1.14 thorpej 972 1.1 jmcneill static int 973 1.1 jmcneill tegra210_xusbpad_match(device_t parent, cfdata_t cf, void *aux) 974 1.1 jmcneill { 975 1.1 jmcneill struct fdt_attach_args * const faa = aux; 976 1.1 jmcneill 977 1.14 thorpej return of_compatible_match(faa->faa_phandle, compat_data); 978 1.1 jmcneill } 979 1.1 jmcneill 980 1.1 jmcneill static void 981 1.1 jmcneill tegra210_xusbpad_attach(device_t parent, device_t self, void *aux) 982 1.1 jmcneill { 983 1.1 jmcneill struct tegra210_xusbpad_softc * const sc = device_private(self); 984 1.1 jmcneill struct fdt_attach_args * const faa = aux; 985 1.1 jmcneill bus_addr_t addr; 986 1.1 jmcneill bus_size_t size; 987 1.1 jmcneill int error; 988 1.1 jmcneill 989 1.1 jmcneill if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) { 990 1.1 jmcneill aprint_error(": couldn't get registers\n"); 991 1.1 jmcneill return; 992 1.1 jmcneill } 993 1.1 jmcneill sc->sc_rst = fdtbus_reset_get(faa->faa_phandle, "padctl"); 994 1.1 jmcneill if (sc->sc_rst == NULL) { 995 1.1 jmcneill aprint_error(": couldn't get reset padctl\n"); 996 1.1 jmcneill return; 997 1.1 jmcneill } 998 1.1 jmcneill 999 1.1 jmcneill sc->sc_dev = self; 1000 1.1 jmcneill sc->sc_phandle = faa->faa_phandle; 1001 1.1 jmcneill sc->sc_bst = faa->faa_bst; 1002 1.1 jmcneill error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh); 1003 1.1 jmcneill if (error) { 1004 1.13 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, error); 1005 1.1 jmcneill return; 1006 1.1 jmcneill } 1007 1.1 jmcneill 1008 1.1 jmcneill aprint_naive("\n"); 1009 1.1 jmcneill aprint_normal(": XUSB PADCTL\n"); 1010 1.1 jmcneill 1011 1.1 jmcneill fdtbus_reset_deassert(sc->sc_rst); 1012 1.1 jmcneill 1013 1.1 jmcneill tegra_xusbpad_register(self, &tegra210_xusbpad_ops); 1014 1.1 jmcneill 1015 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "usb2"); 1016 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "hsic"); 1017 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "pcie"); 1018 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "sata"); 1019 1.2 jmcneill 1020 1.2 jmcneill tegra210_xusbpad_configure_ports(sc); 1021 1.1 jmcneill } 1022 1.1 jmcneill 1023 1.8 jmcneill static void * 1024 1.8 jmcneill tegra210_xusbpad_phy_acquire(device_t dev, const void *data, size_t len) 1025 1.8 jmcneill { 1026 1.8 jmcneill struct tegra210_xusbpad_phy_softc * const sc = device_private(dev); 1027 1.8 jmcneill 1028 1.8 jmcneill if (len != 0) 1029 1.8 jmcneill return NULL; 1030 1.8 jmcneill 1031 1.8 jmcneill return sc; 1032 1.8 jmcneill } 1033 1.8 jmcneill 1034 1.8 jmcneill static void 1035 1.8 jmcneill tegra210_xusbpad_phy_release(device_t dev, void *priv) 1036 1.8 jmcneill { 1037 1.8 jmcneill }; 1038 1.8 jmcneill 1039 1.8 jmcneill static int 1040 1.8 jmcneill tegra210_xusbpad_phy_enable(device_t dev, void *priv, bool enable) 1041 1.8 jmcneill { 1042 1.8 jmcneill struct tegra210_xusbpad_phy_softc * const sc = device_private(dev); 1043 1.10 skrll 1044 1.8 jmcneill if (enable == false) 1045 1.8 jmcneill return ENXIO; /* not implemented */ 1046 1.8 jmcneill 1047 1.8 jmcneill tegra210_xusbpad_configure_lane(sc->sc_xusbpad, sc->sc_phandle); 1048 1.8 jmcneill 1049 1.8 jmcneill return 0; 1050 1.8 jmcneill } 1051 1.8 jmcneill 1052 1.8 jmcneill static const struct fdtbus_phy_controller_func tegra210_xusbpad_phy_funcs = { 1053 1.8 jmcneill .acquire = tegra210_xusbpad_phy_acquire, 1054 1.8 jmcneill .release = tegra210_xusbpad_phy_release, 1055 1.8 jmcneill .enable = tegra210_xusbpad_phy_enable, 1056 1.8 jmcneill }; 1057 1.8 jmcneill 1058 1.1 jmcneill CFATTACH_DECL_NEW(tegra210_xusbpad, sizeof(struct tegra210_xusbpad_softc), 1059 1.1 jmcneill tegra210_xusbpad_match, tegra210_xusbpad_attach, NULL, NULL); 1060 1.8 jmcneill 1061 1.8 jmcneill static int 1062 1.8 jmcneill tegra210_xusbpad_phy_match(device_t parent, cfdata_t cf, void *aux) 1063 1.8 jmcneill { 1064 1.8 jmcneill struct tegra210_xusbpad_phy_attach_args * const paa = aux; 1065 1.8 jmcneill 1066 1.8 jmcneill if (!fdtbus_status_okay(paa->paa_phandle)) 1067 1.8 jmcneill return 0; 1068 1.8 jmcneill 1069 1.8 jmcneill return 1; 1070 1.8 jmcneill } 1071 1.8 jmcneill 1072 1.8 jmcneill static void 1073 1.8 jmcneill tegra210_xusbpad_phy_attach(device_t parent, device_t self, void *aux) 1074 1.8 jmcneill { 1075 1.8 jmcneill struct tegra210_xusbpad_phy_softc * const sc = device_private(self); 1076 1.8 jmcneill struct tegra210_xusbpad_phy_attach_args * const paa = aux; 1077 1.8 jmcneill 1078 1.8 jmcneill sc->sc_dev = self; 1079 1.8 jmcneill sc->sc_phandle = paa->paa_phandle; 1080 1.8 jmcneill sc->sc_xusbpad = paa->paa_xusbpad; 1081 1.8 jmcneill 1082 1.8 jmcneill aprint_naive("\n"); 1083 1.8 jmcneill aprint_normal(": %s\n", fdtbus_get_string(sc->sc_phandle, "name")); 1084 1.8 jmcneill 1085 1.8 jmcneill fdtbus_register_phy_controller(self, sc->sc_phandle, &tegra210_xusbpad_phy_funcs); 1086 1.8 jmcneill } 1087 1.8 jmcneill 1088 1.8 jmcneill CFATTACH_DECL_NEW(tegra210xphy, sizeof(struct tegra210_xusbpad_phy_softc), 1089 1.8 jmcneill tegra210_xusbpad_phy_match, tegra210_xusbpad_phy_attach, NULL, NULL); 1090