tegra210_xusbpad.c revision 1.5 1 1.5 jmcneill /* $NetBSD: tegra210_xusbpad.c,v 1.5 2017/09/23 23:21:35 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.5 jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra210_xusbpad.c,v 1.5 2017/09/23 23:21:35 jmcneill Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.1 jmcneill
39 1.1 jmcneill #include <arm/nvidia/tegra_reg.h>
40 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
41 1.1 jmcneill #include <arm/nvidia/tegra_xusbpad.h>
42 1.1 jmcneill
43 1.1 jmcneill #include <dev/fdt/fdtvar.h>
44 1.1 jmcneill
45 1.3 jmcneill #define XUSB_PADCTL_USB2_PAD_MUX_REG 0x04
46 1.3 jmcneill #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD __BITS(19,18)
47 1.3 jmcneill #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_XUSB 1
48 1.3 jmcneill
49 1.5 jmcneill #define XUSB_PADCTL_VBUS_OC_MAP_REG 0x18
50 1.5 jmcneill #define XUSB_PADCTL_VBUS_OC_MAP_VBUS_ENABLE(n) __BIT((n) * 5)
51 1.5 jmcneill
52 1.5 jmcneill #define XUSB_PADCTL_OC_DET_REG 0x1c
53 1.5 jmcneill #define XUSB_PADCTL_OC_DET_OC_DETECTED_VBUS_PAD(n) __BIT(12 + (n))
54 1.5 jmcneill #define XUSB_PADCTL_OC_DET_OC_DETECTED(n) __BIT(8 + (n))
55 1.5 jmcneill #define XUSB_PADCTL_OC_DET_SET_OC_DETECTED(n) __BIT(0 + (n))
56 1.5 jmcneill
57 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_REG 0x24
58 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_VCORE_DOWN __BIT(31)
59 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN_EARLY __BIT(30)
60 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN __BIT(29)
61 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_VCORE_DOWN(n) __BIT((n) * 3 + 2)
62 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN_EARLY(n) __BIT((n) * 3 + 1)
63 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN(n) __BIT((n) * 3 + 0)
64 1.3 jmcneill
65 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG 0x360
66 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_PSDIV __BITS(29,28)
67 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_NDIV __BITS(27,20)
68 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_MDIV __BITS(17,16)
69 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_LOCKDET_STATUS __BIT(15)
70 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_PWR_OVRD __BIT(4)
71 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_ENABLE __BIT(3)
72 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_SLEEP __BITS(2,1)
73 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_IDDQ __BIT(0)
74 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG 0x364
75 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_CTRL __BITS(27,4)
76 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_OVRD __BIT(2)
77 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_DONE __BIT(1)
78 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_EN __BIT(0)
79 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_3_REG 0x368
80 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG 0x36c
81 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_EN __BIT(15)
82 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_SEL __BITS(13,12)
83 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLKBUF_EN __BIT(8)
84 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLK_SEL __BITS(7,4)
85 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_5_REG 0x370
86 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_5_DCO_CTRL __BITS(23,16)
87 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_6_REG 0x374
88 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_7_REG 0x378
89 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG 0x37c
90 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_DONE __BIT(31)
91 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_OVRD __BIT(15)
92 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_CLK_EN __BIT(13)
93 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_EN __BIT(12)
94 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_9_REG 0x380
95 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_10_REG 0x384
96 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_11_REG 0x388
97 1.5 jmcneill
98 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_1_REG(n) (0xa60 + (n) * 0x40)
99 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_TX_TERM_CTRL __BITS(19,18)
100 1.3 jmcneill
101 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_REG(n) (0xa64 + (n) * 0x40)
102 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_RX_CTLE __BITS(15,0)
103 1.3 jmcneill
104 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_3_REG(n) (0xa68 + (n) * 0x40)
105 1.3 jmcneill
106 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_REG(n) (0xa6c + (n) * 0x40)
107 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_RX_CDR_CTRL __BITS(31,16)
108 1.3 jmcneill
109 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_6_REG(n) (0xa74 + (n) * 0x40)
110 1.3 jmcneill
111 1.1 jmcneill struct tegra210_xusbpad_softc {
112 1.1 jmcneill device_t sc_dev;
113 1.1 jmcneill int sc_phandle;
114 1.1 jmcneill bus_space_tag_t sc_bst;
115 1.1 jmcneill bus_space_handle_t sc_bsh;
116 1.1 jmcneill
117 1.1 jmcneill struct fdtbus_reset *sc_rst;
118 1.3 jmcneill
119 1.3 jmcneill bool sc_enabled;
120 1.1 jmcneill };
121 1.1 jmcneill
122 1.1 jmcneill #define RD4(sc, reg) \
123 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
124 1.1 jmcneill #define WR4(sc, reg, val) \
125 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
126 1.1 jmcneill #define SETCLR4(sc, reg, set, clr) \
127 1.1 jmcneill tegra_reg_set_clear((sc)->sc_bst, (sc)->sc_bsh, (reg), (set), (clr))
128 1.1 jmcneill
129 1.1 jmcneill static const char * tegra210_xusbpad_usb2_func[] = { "snps", "xusb", "uart" };
130 1.1 jmcneill static const char * tegra210_xusbpad_hsic_func[] = { "snps", "xusb" };
131 1.1 jmcneill static const char * tegra210_xusbpad_pcie_func[] = { "pcie-x1", "usb3-ss", "sata", "pcie-x4" };
132 1.1 jmcneill
133 1.1 jmcneill #define XUSBPAD_LANE(n, r, m, f) \
134 1.1 jmcneill { \
135 1.1 jmcneill .name = (n), \
136 1.1 jmcneill .reg = (r), \
137 1.1 jmcneill .mask = (m), \
138 1.1 jmcneill .funcs = (f), \
139 1.1 jmcneill .nfuncs = __arraycount(f) \
140 1.1 jmcneill }
141 1.1 jmcneill
142 1.1 jmcneill static const struct tegra210_xusbpad_lane {
143 1.1 jmcneill const char *name;
144 1.1 jmcneill bus_size_t reg;
145 1.1 jmcneill uint32_t mask;
146 1.1 jmcneill const char **funcs;
147 1.1 jmcneill int nfuncs;
148 1.1 jmcneill } tegra210_xusbpad_lanes[] = {
149 1.1 jmcneill XUSBPAD_LANE("usb2-0", 0x04, __BITS(1,0), tegra210_xusbpad_usb2_func),
150 1.1 jmcneill XUSBPAD_LANE("usb2-1", 0x04, __BITS(3,2), tegra210_xusbpad_usb2_func),
151 1.1 jmcneill XUSBPAD_LANE("usb2-2", 0x04, __BITS(5,4), tegra210_xusbpad_usb2_func),
152 1.1 jmcneill XUSBPAD_LANE("usb2-3", 0x04, __BITS(7,6), tegra210_xusbpad_usb2_func),
153 1.1 jmcneill
154 1.1 jmcneill XUSBPAD_LANE("hsic-0", 0x04, __BIT(14), tegra210_xusbpad_hsic_func),
155 1.1 jmcneill XUSBPAD_LANE("hsic-1", 0x04, __BIT(15), tegra210_xusbpad_hsic_func),
156 1.1 jmcneill
157 1.1 jmcneill XUSBPAD_LANE("pcie-0", 0x28, __BITS(13,12), tegra210_xusbpad_pcie_func),
158 1.1 jmcneill XUSBPAD_LANE("pcie-1", 0x28, __BITS(15,14), tegra210_xusbpad_pcie_func),
159 1.1 jmcneill XUSBPAD_LANE("pcie-2", 0x28, __BITS(17,16), tegra210_xusbpad_pcie_func),
160 1.1 jmcneill XUSBPAD_LANE("pcie-3", 0x28, __BITS(19,18), tegra210_xusbpad_pcie_func),
161 1.1 jmcneill XUSBPAD_LANE("pcie-4", 0x28, __BITS(21,20), tegra210_xusbpad_pcie_func),
162 1.1 jmcneill XUSBPAD_LANE("pcie-5", 0x28, __BITS(23,22), tegra210_xusbpad_pcie_func),
163 1.1 jmcneill XUSBPAD_LANE("pcie-6", 0x28, __BITS(25,24), tegra210_xusbpad_pcie_func),
164 1.1 jmcneill
165 1.1 jmcneill XUSBPAD_LANE("sata-0", 0x28, __BITS(31,30), tegra210_xusbpad_pcie_func),
166 1.1 jmcneill };
167 1.1 jmcneill
168 1.3 jmcneill #define XUSBPAD_PORT(n, i, r, m, im) \
169 1.2 jmcneill { \
170 1.2 jmcneill .name = (n), \
171 1.3 jmcneill .index = (i), \
172 1.2 jmcneill .reg = (r), \
173 1.2 jmcneill .mask = (m), \
174 1.2 jmcneill .internal_mask = (im) \
175 1.2 jmcneill }
176 1.2 jmcneill
177 1.2 jmcneill struct tegra210_xusbpad_port {
178 1.2 jmcneill const char *name;
179 1.3 jmcneill int index;
180 1.2 jmcneill bus_size_t reg;
181 1.2 jmcneill uint32_t mask;
182 1.2 jmcneill uint32_t internal_mask;
183 1.2 jmcneill };
184 1.2 jmcneill
185 1.2 jmcneill static const struct tegra210_xusbpad_port tegra210_xusbpad_usb2_ports[] = {
186 1.3 jmcneill XUSBPAD_PORT("usb2-0", 0, 0x08, __BITS(1,0), __BIT(2)),
187 1.3 jmcneill XUSBPAD_PORT("usb2-1", 1, 0x08, __BITS(5,4), __BIT(6)),
188 1.3 jmcneill XUSBPAD_PORT("usb2-2", 2, 0x08, __BITS(9,8), __BIT(10)),
189 1.3 jmcneill XUSBPAD_PORT("usb2-3", 3, 0x08, __BITS(13,12), __BIT(14)),
190 1.2 jmcneill };
191 1.2 jmcneill
192 1.2 jmcneill static const struct tegra210_xusbpad_port tegra210_xusbpad_usb3_ports[] = {
193 1.3 jmcneill XUSBPAD_PORT("usb3-0", 0, 0x14, __BITS(3,0), __BIT(4)),
194 1.3 jmcneill XUSBPAD_PORT("usb3-1", 1, 0x14, __BITS(8,5), __BIT(9)),
195 1.3 jmcneill XUSBPAD_PORT("usb3-2", 2, 0x14, __BITS(13,10), __BIT(14)),
196 1.3 jmcneill XUSBPAD_PORT("usb3-3", 3, 0x14, __BITS(18,15), __BIT(19)),
197 1.2 jmcneill };
198 1.2 jmcneill
199 1.2 jmcneill static const struct tegra210_xusbpad_port tegra210_xusbpad_hsic_ports[] = {
200 1.3 jmcneill XUSBPAD_PORT("hsic-0", 0, 0, 0, 0),
201 1.3 jmcneill XUSBPAD_PORT("hsic-1", 1, 0, 0, 0),
202 1.2 jmcneill };
203 1.2 jmcneill
204 1.1 jmcneill static int
205 1.1 jmcneill tegra210_xusbpad_find_func(const struct tegra210_xusbpad_lane *lane,
206 1.1 jmcneill const char *func)
207 1.1 jmcneill {
208 1.1 jmcneill for (int n = 0; n < lane->nfuncs; n++)
209 1.1 jmcneill if (strcmp(lane->funcs[n], func) == 0)
210 1.1 jmcneill return n;
211 1.1 jmcneill return -1;
212 1.1 jmcneill }
213 1.1 jmcneill
214 1.1 jmcneill static const struct tegra210_xusbpad_lane *
215 1.1 jmcneill tegra210_xusbpad_find_lane(const char *name)
216 1.1 jmcneill {
217 1.1 jmcneill for (int n = 0; n < __arraycount(tegra210_xusbpad_lanes); n++)
218 1.1 jmcneill if (strcmp(tegra210_xusbpad_lanes[n].name, name) == 0)
219 1.1 jmcneill return &tegra210_xusbpad_lanes[n];
220 1.1 jmcneill return NULL;
221 1.1 jmcneill }
222 1.1 jmcneill
223 1.1 jmcneill static void
224 1.1 jmcneill tegra210_xusbpad_configure_lane(struct tegra210_xusbpad_softc *sc,
225 1.1 jmcneill int phandle)
226 1.1 jmcneill {
227 1.1 jmcneill const struct tegra210_xusbpad_lane *lane;
228 1.1 jmcneill const char *name, *function;
229 1.1 jmcneill int func;
230 1.1 jmcneill
231 1.1 jmcneill name = fdtbus_get_string(phandle, "name");
232 1.1 jmcneill if (name == NULL) {
233 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'name' property\n");
234 1.1 jmcneill return;
235 1.1 jmcneill }
236 1.1 jmcneill function = fdtbus_get_string(phandle, "nvidia,function");
237 1.1 jmcneill if (function == NULL) {
238 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'nvidia,function' property\n");
239 1.1 jmcneill return;
240 1.1 jmcneill }
241 1.1 jmcneill
242 1.1 jmcneill lane = tegra210_xusbpad_find_lane(name);
243 1.1 jmcneill if (lane == NULL) {
244 1.1 jmcneill aprint_error_dev(sc->sc_dev, "unsupported lane '%s'\n", name);
245 1.1 jmcneill return;
246 1.1 jmcneill }
247 1.1 jmcneill func = tegra210_xusbpad_find_func(lane, function);
248 1.1 jmcneill if (func == -1) {
249 1.1 jmcneill aprint_error_dev(sc->sc_dev, "unsupported function '%s'\n", function);
250 1.1 jmcneill return;
251 1.1 jmcneill }
252 1.1 jmcneill
253 1.2 jmcneill aprint_normal_dev(sc->sc_dev, "lane %s: set func %s\n", name, function);
254 1.1 jmcneill SETCLR4(sc, lane->reg, __SHIFTIN(func, lane->mask), lane->mask);
255 1.1 jmcneill }
256 1.1 jmcneill
257 1.1 jmcneill static void
258 1.1 jmcneill tegra210_xusbpad_configure_pads(struct tegra210_xusbpad_softc *sc,
259 1.1 jmcneill const char *name)
260 1.1 jmcneill {
261 1.1 jmcneill struct fdtbus_reset *rst;
262 1.1 jmcneill struct clk *clk;
263 1.1 jmcneill int phandle, child;
264 1.1 jmcneill
265 1.1 jmcneill /* Search for the pad's node */
266 1.1 jmcneill phandle = of_find_firstchild_byname(sc->sc_phandle, "pads");
267 1.1 jmcneill if (phandle == -1) {
268 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'pads' node\n");
269 1.1 jmcneill return;
270 1.1 jmcneill }
271 1.1 jmcneill phandle = of_find_firstchild_byname(phandle, name);
272 1.1 jmcneill if (phandle == -1) {
273 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'pads/%s' node\n", name);
274 1.1 jmcneill return;
275 1.1 jmcneill }
276 1.1 jmcneill
277 1.1 jmcneill if (!fdtbus_status_okay(phandle))
278 1.1 jmcneill return; /* pad is disabled */
279 1.1 jmcneill
280 1.1 jmcneill /* Enable the pad's resources */
281 1.4 jmcneill if (of_hasprop(phandle, "clocks")) {
282 1.4 jmcneill clk = fdtbus_clock_get_index(phandle, 0);
283 1.4 jmcneill if (clk == NULL || clk_enable(clk) != 0) {
284 1.4 jmcneill aprint_error_dev(sc->sc_dev, "couldn't enable %s's clock\n", name);
285 1.4 jmcneill return;
286 1.4 jmcneill }
287 1.4 jmcneill }
288 1.4 jmcneill if (of_hasprop(phandle, "resets")) {
289 1.4 jmcneill rst = fdtbus_reset_get_index(phandle, 0);
290 1.4 jmcneill if (rst == NULL || fdtbus_reset_deassert(rst) != 0) {
291 1.4 jmcneill aprint_error_dev(sc->sc_dev, "couldn't de-assert %s's reset\n", name);
292 1.4 jmcneill return;
293 1.4 jmcneill }
294 1.1 jmcneill }
295 1.1 jmcneill
296 1.1 jmcneill /* Configure lanes */
297 1.1 jmcneill phandle = of_find_firstchild_byname(phandle, "lanes");
298 1.1 jmcneill if (phandle == -1) {
299 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'pads/%s/lanes' node\n", name);
300 1.1 jmcneill return;
301 1.1 jmcneill }
302 1.1 jmcneill for (child = OF_child(phandle); child; child = OF_peer(child)) {
303 1.1 jmcneill if (!fdtbus_status_okay(child))
304 1.1 jmcneill continue;
305 1.1 jmcneill tegra210_xusbpad_configure_lane(sc, child);
306 1.1 jmcneill }
307 1.1 jmcneill }
308 1.1 jmcneill
309 1.2 jmcneill static const struct tegra210_xusbpad_port *
310 1.2 jmcneill tegra210_xusbpad_find_port(const char *name, const struct tegra210_xusbpad_port *ports,
311 1.2 jmcneill int nports)
312 1.2 jmcneill {
313 1.2 jmcneill for (int n = 0; n < nports; n++)
314 1.2 jmcneill if (strcmp(name, ports[n].name) == 0)
315 1.2 jmcneill return &ports[n];
316 1.2 jmcneill return NULL;
317 1.2 jmcneill }
318 1.2 jmcneill
319 1.2 jmcneill static const struct tegra210_xusbpad_port *
320 1.2 jmcneill tegra210_xusbpad_find_usb2_port(const char *name)
321 1.2 jmcneill {
322 1.2 jmcneill return tegra210_xusbpad_find_port(name, tegra210_xusbpad_usb2_ports,
323 1.2 jmcneill __arraycount(tegra210_xusbpad_usb2_ports));
324 1.2 jmcneill }
325 1.2 jmcneill
326 1.2 jmcneill static const struct tegra210_xusbpad_port *
327 1.2 jmcneill tegra210_xusbpad_find_usb3_port(const char *name)
328 1.2 jmcneill {
329 1.2 jmcneill return tegra210_xusbpad_find_port(name, tegra210_xusbpad_usb3_ports,
330 1.2 jmcneill __arraycount(tegra210_xusbpad_usb3_ports));
331 1.2 jmcneill }
332 1.2 jmcneill
333 1.2 jmcneill static const struct tegra210_xusbpad_port *
334 1.2 jmcneill tegra210_xusbpad_find_hsic_port(const char *name)
335 1.2 jmcneill {
336 1.2 jmcneill return tegra210_xusbpad_find_port(name, tegra210_xusbpad_hsic_ports,
337 1.2 jmcneill __arraycount(tegra210_xusbpad_hsic_ports));
338 1.2 jmcneill }
339 1.2 jmcneill
340 1.2 jmcneill static void
341 1.2 jmcneill tegra210_xusbpad_configure_usb2_port(struct tegra210_xusbpad_softc *sc,
342 1.2 jmcneill int phandle, const struct tegra210_xusbpad_port *port)
343 1.2 jmcneill {
344 1.2 jmcneill struct fdtbus_regulator *vbus_reg;
345 1.2 jmcneill const char *mode;
346 1.2 jmcneill u_int modeval, internal;
347 1.2 jmcneill
348 1.2 jmcneill mode = fdtbus_get_string(phandle, "mode");
349 1.2 jmcneill if (mode == NULL) {
350 1.2 jmcneill aprint_error_dev(sc->sc_dev, "no 'mode' property on port %s\n", port->name);
351 1.2 jmcneill return;
352 1.2 jmcneill }
353 1.2 jmcneill if (strcmp(mode, "host") == 0)
354 1.2 jmcneill modeval = 1;
355 1.2 jmcneill else if (strcmp(mode, "device") == 0)
356 1.2 jmcneill modeval = 2;
357 1.2 jmcneill else if (strcmp(mode, "otg") == 0)
358 1.2 jmcneill modeval = 3;
359 1.2 jmcneill else {
360 1.2 jmcneill aprint_error_dev(sc->sc_dev, "unsupported mode '%s' on port %s\n", mode, port->name);
361 1.2 jmcneill return;
362 1.2 jmcneill }
363 1.2 jmcneill
364 1.2 jmcneill internal = of_hasprop(phandle, "nvidia,internal");
365 1.2 jmcneill
366 1.2 jmcneill vbus_reg = fdtbus_regulator_acquire(phandle, "vbus-supply");
367 1.2 jmcneill if (vbus_reg && fdtbus_regulator_enable(vbus_reg) != 0) {
368 1.2 jmcneill aprint_error_dev(sc->sc_dev,
369 1.2 jmcneill "couldn't enable vbus regulator for port %s\n",
370 1.2 jmcneill port->name);
371 1.2 jmcneill }
372 1.2 jmcneill
373 1.2 jmcneill aprint_normal_dev(sc->sc_dev, "port %s: set mode %s, %s\n", port->name, mode,
374 1.2 jmcneill internal ? "internal" : "external");
375 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(internal, port->internal_mask), port->internal_mask);
376 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(modeval, port->mask), port->mask);
377 1.2 jmcneill }
378 1.2 jmcneill
379 1.2 jmcneill static void
380 1.2 jmcneill tegra210_xusbpad_configure_usb3_port(struct tegra210_xusbpad_softc *sc,
381 1.2 jmcneill int phandle, const struct tegra210_xusbpad_port *port)
382 1.2 jmcneill {
383 1.2 jmcneill struct fdtbus_regulator *vbus_reg;
384 1.2 jmcneill u_int companion, internal;
385 1.2 jmcneill
386 1.2 jmcneill if (of_getprop_uint32(phandle, "nvidia,usb2-companion", &companion)) {
387 1.2 jmcneill aprint_error_dev(sc->sc_dev, "no 'nvidia,usb2-companion' property on port %s\n", port->name);
388 1.2 jmcneill return;
389 1.2 jmcneill }
390 1.2 jmcneill internal = of_hasprop(phandle, "nvidia,internal");
391 1.2 jmcneill
392 1.2 jmcneill vbus_reg = fdtbus_regulator_acquire(phandle, "vbus-supply");
393 1.2 jmcneill if (vbus_reg && fdtbus_regulator_enable(vbus_reg) != 0) {
394 1.2 jmcneill aprint_error_dev(sc->sc_dev,
395 1.2 jmcneill "couldn't enable vbus regulator for port %s\n",
396 1.2 jmcneill port->name);
397 1.2 jmcneill }
398 1.2 jmcneill
399 1.2 jmcneill aprint_normal_dev(sc->sc_dev, "port %s: set companion usb2-%d, %s\n", port->name,
400 1.2 jmcneill companion, internal ? "internal" : "external");
401 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(internal, port->internal_mask), port->internal_mask);
402 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(companion, port->mask), port->mask);
403 1.3 jmcneill
404 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_1_REG(port->index),
405 1.3 jmcneill __SHIFTIN(2, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_TX_TERM_CTRL),
406 1.3 jmcneill XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_TX_TERM_CTRL);
407 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_REG(port->index),
408 1.3 jmcneill __SHIFTIN(0xfc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_RX_CTLE),
409 1.3 jmcneill XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_RX_CTLE);
410 1.3 jmcneill WR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_3_REG(port->index), 0xc0077f1f);
411 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_REG(port->index),
412 1.3 jmcneill __SHIFTIN(0x01c7, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_RX_CDR_CTRL),
413 1.3 jmcneill XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_RX_CDR_CTRL);
414 1.3 jmcneill WR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_6_REG(port->index), 0xfcf01368);
415 1.3 jmcneill
416 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG,
417 1.3 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN(port->index));
418 1.3 jmcneill delay(200);
419 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG,
420 1.3 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN_EARLY(port->index));
421 1.3 jmcneill delay(200);
422 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG,
423 1.3 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_VCORE_DOWN(port->index));
424 1.5 jmcneill
425 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_VBUS_OC_MAP_REG,
426 1.5 jmcneill XUSB_PADCTL_VBUS_OC_MAP_VBUS_ENABLE(port->index), 0);
427 1.2 jmcneill }
428 1.2 jmcneill
429 1.2 jmcneill static void
430 1.2 jmcneill tegra210_xusbpad_configure_hsic_port(struct tegra210_xusbpad_softc *sc,
431 1.2 jmcneill int phandle, const struct tegra210_xusbpad_port *port)
432 1.2 jmcneill {
433 1.2 jmcneill struct fdtbus_regulator *vbus_reg;
434 1.2 jmcneill
435 1.2 jmcneill vbus_reg = fdtbus_regulator_acquire(phandle, "vbus-supply");
436 1.2 jmcneill if (vbus_reg && fdtbus_regulator_enable(vbus_reg) != 0) {
437 1.2 jmcneill aprint_error_dev(sc->sc_dev,
438 1.2 jmcneill "couldn't enable vbus regulator for port %s\n",
439 1.2 jmcneill port->name);
440 1.2 jmcneill }
441 1.2 jmcneill }
442 1.2 jmcneill
443 1.2 jmcneill static void
444 1.2 jmcneill tegra210_xusbpad_configure_ports(struct tegra210_xusbpad_softc *sc)
445 1.2 jmcneill {
446 1.2 jmcneill const struct tegra210_xusbpad_port *port;
447 1.2 jmcneill const char *port_name;
448 1.2 jmcneill int phandle, child;
449 1.2 jmcneill
450 1.2 jmcneill /* Search for the ports node */
451 1.2 jmcneill phandle = of_find_firstchild_byname(sc->sc_phandle, "ports");
452 1.2 jmcneill
453 1.2 jmcneill /* Configure ports */
454 1.2 jmcneill for (child = OF_child(phandle); child; child = OF_peer(child)) {
455 1.2 jmcneill if (!fdtbus_status_okay(child))
456 1.2 jmcneill continue;
457 1.2 jmcneill port_name = fdtbus_get_string(child, "name");
458 1.2 jmcneill
459 1.2 jmcneill if ((port = tegra210_xusbpad_find_usb2_port(port_name)) != NULL)
460 1.2 jmcneill tegra210_xusbpad_configure_usb2_port(sc, child, port);
461 1.2 jmcneill else if ((port = tegra210_xusbpad_find_usb3_port(port_name)) != NULL)
462 1.2 jmcneill tegra210_xusbpad_configure_usb3_port(sc, child, port);
463 1.2 jmcneill else if ((port = tegra210_xusbpad_find_hsic_port(port_name)) != NULL)
464 1.2 jmcneill tegra210_xusbpad_configure_hsic_port(sc, child, port);
465 1.2 jmcneill else
466 1.2 jmcneill aprint_error_dev(sc->sc_dev, "unsupported port '%s'\n", port_name);
467 1.2 jmcneill }
468 1.2 jmcneill }
469 1.2 jmcneill
470 1.1 jmcneill static void
471 1.3 jmcneill tegra210_xusbpad_enable(struct tegra210_xusbpad_softc *sc)
472 1.3 jmcneill {
473 1.3 jmcneill if (sc->sc_enabled)
474 1.3 jmcneill return;
475 1.3 jmcneill
476 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 0, XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN);
477 1.3 jmcneill delay(200);
478 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 0, XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN_EARLY);
479 1.3 jmcneill delay(200);
480 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 0, XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_VCORE_DOWN);
481 1.3 jmcneill
482 1.3 jmcneill sc->sc_enabled = true;
483 1.3 jmcneill }
484 1.3 jmcneill
485 1.3 jmcneill static void
486 1.1 jmcneill tegra210_xusbpad_sata_enable(device_t dev)
487 1.1 jmcneill {
488 1.3 jmcneill struct tegra210_xusbpad_softc * const sc = device_private(dev);
489 1.3 jmcneill
490 1.3 jmcneill tegra210_xusbpad_enable(sc);
491 1.1 jmcneill }
492 1.1 jmcneill
493 1.1 jmcneill static void
494 1.1 jmcneill tegra210_xusbpad_xhci_enable(device_t dev)
495 1.1 jmcneill {
496 1.3 jmcneill struct tegra210_xusbpad_softc * const sc = device_private(dev);
497 1.5 jmcneill uint32_t val;
498 1.5 jmcneill int retry;
499 1.3 jmcneill
500 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_PAD_MUX_REG,
501 1.3 jmcneill __SHIFTIN(XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_XUSB,
502 1.3 jmcneill XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD),
503 1.3 jmcneill XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD);
504 1.3 jmcneill
505 1.3 jmcneill tegra210_xusbpad_enable(sc);
506 1.5 jmcneill
507 1.5 jmcneill /* UPHY PLLs */
508 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
509 1.5 jmcneill __SHIFTIN(0x136, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_CTRL),
510 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_CTRL);
511 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_5_REG,
512 1.5 jmcneill __SHIFTIN(0x2a, XUSB_PADCTL_UPHY_PLL_P0_CTL_5_DCO_CTRL),
513 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_5_DCO_CTRL);
514 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
515 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_PWR_OVRD, 0);
516 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
517 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_OVRD, 0);
518 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
519 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_OVRD, 0);
520 1.5 jmcneill
521 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG,
522 1.5 jmcneill __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLK_SEL),
523 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLK_SEL);
524 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG,
525 1.5 jmcneill __SHIFTIN(2, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_SEL),
526 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_SEL);
527 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG,
528 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_EN, 0);
529 1.5 jmcneill
530 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
531 1.5 jmcneill __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_MDIV),
532 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_MDIV);
533 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
534 1.5 jmcneill __SHIFTIN(0x19, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_NDIV),
535 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_NDIV);
536 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
537 1.5 jmcneill __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_PSDIV),
538 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_PSDIV);
539 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
540 1.5 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_IDDQ);
541 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
542 1.5 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_SLEEP);
543 1.5 jmcneill
544 1.5 jmcneill delay(20);
545 1.5 jmcneill
546 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG,
547 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLKBUF_EN, 0);
548 1.5 jmcneill
549 1.5 jmcneill /* Calibration */
550 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
551 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_EN, 0);
552 1.5 jmcneill for (retry = 10000; retry > 0; retry--) {
553 1.5 jmcneill delay(2);
554 1.5 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG);
555 1.5 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_DONE) != 0)
556 1.5 jmcneill break;
557 1.5 jmcneill }
558 1.5 jmcneill if (retry == 0) {
559 1.5 jmcneill aprint_error_dev(dev, "timeout calibrating UPHY PLL (1)\n");
560 1.5 jmcneill return;
561 1.5 jmcneill }
562 1.5 jmcneill
563 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
564 1.5 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_EN);
565 1.5 jmcneill for (retry = 10000; retry > 0; retry--) {
566 1.5 jmcneill delay(2);
567 1.5 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG);
568 1.5 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_DONE) == 0)
569 1.5 jmcneill break;
570 1.5 jmcneill }
571 1.5 jmcneill if (retry == 0) {
572 1.5 jmcneill aprint_error_dev(dev, "timeout calibrating UPHY PLL (2)\n");
573 1.5 jmcneill return;
574 1.5 jmcneill }
575 1.5 jmcneill
576 1.5 jmcneill /* Enable the PLL */
577 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
578 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_ENABLE, 0);
579 1.5 jmcneill for (retry = 10000; retry > 0; retry--) {
580 1.5 jmcneill delay(2);
581 1.5 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG);
582 1.5 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_1_LOCKDET_STATUS) != 0)
583 1.5 jmcneill break;
584 1.5 jmcneill }
585 1.5 jmcneill if (retry == 0) {
586 1.5 jmcneill aprint_error_dev(dev, "timeout enabling UPHY PLL\n");
587 1.5 jmcneill return;
588 1.5 jmcneill }
589 1.5 jmcneill
590 1.5 jmcneill /* RCAL */
591 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
592 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_EN, 0);
593 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
594 1.5 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_CLK_EN, 0);
595 1.5 jmcneill for (retry = 10000; retry > 0; retry--) {
596 1.5 jmcneill delay(2);
597 1.5 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG);
598 1.5 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_DONE) != 0)
599 1.5 jmcneill break;
600 1.5 jmcneill }
601 1.5 jmcneill if (retry == 0) {
602 1.5 jmcneill aprint_error_dev(dev, "timeout calibrating UPHY PLL (3)\n");
603 1.5 jmcneill return;
604 1.5 jmcneill }
605 1.5 jmcneill
606 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
607 1.5 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_EN);
608 1.5 jmcneill for (retry = 10000; retry > 0; retry--) {
609 1.5 jmcneill delay(2);
610 1.5 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG);
611 1.5 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_DONE) == 0)
612 1.5 jmcneill break;
613 1.5 jmcneill }
614 1.5 jmcneill if (retry == 0) {
615 1.5 jmcneill aprint_error_dev(dev, "timeout calibrating UPHY PLL (4)\n");
616 1.5 jmcneill return;
617 1.5 jmcneill }
618 1.5 jmcneill
619 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
620 1.5 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_CLK_EN);
621 1.1 jmcneill }
622 1.1 jmcneill
623 1.1 jmcneill static const struct tegra_xusbpad_ops tegra210_xusbpad_ops = {
624 1.1 jmcneill .sata_enable = tegra210_xusbpad_sata_enable,
625 1.1 jmcneill .xhci_enable = tegra210_xusbpad_xhci_enable,
626 1.1 jmcneill };
627 1.1 jmcneill
628 1.1 jmcneill static int
629 1.1 jmcneill tegra210_xusbpad_match(device_t parent, cfdata_t cf, void *aux)
630 1.1 jmcneill {
631 1.1 jmcneill const char * const compatible[] = {
632 1.1 jmcneill "nvidia,tegra210-xusb-padctl",
633 1.1 jmcneill NULL
634 1.1 jmcneill };
635 1.1 jmcneill struct fdt_attach_args * const faa = aux;
636 1.1 jmcneill
637 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
638 1.1 jmcneill }
639 1.1 jmcneill
640 1.1 jmcneill static void
641 1.1 jmcneill tegra210_xusbpad_attach(device_t parent, device_t self, void *aux)
642 1.1 jmcneill {
643 1.1 jmcneill struct tegra210_xusbpad_softc * const sc = device_private(self);
644 1.1 jmcneill struct fdt_attach_args * const faa = aux;
645 1.1 jmcneill bus_addr_t addr;
646 1.1 jmcneill bus_size_t size;
647 1.1 jmcneill int error;
648 1.1 jmcneill
649 1.1 jmcneill if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
650 1.1 jmcneill aprint_error(": couldn't get registers\n");
651 1.1 jmcneill return;
652 1.1 jmcneill }
653 1.1 jmcneill sc->sc_rst = fdtbus_reset_get(faa->faa_phandle, "padctl");
654 1.1 jmcneill if (sc->sc_rst == NULL) {
655 1.1 jmcneill aprint_error(": couldn't get reset padctl\n");
656 1.1 jmcneill return;
657 1.1 jmcneill }
658 1.1 jmcneill
659 1.1 jmcneill sc->sc_dev = self;
660 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
661 1.1 jmcneill sc->sc_bst = faa->faa_bst;
662 1.1 jmcneill error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
663 1.1 jmcneill if (error) {
664 1.1 jmcneill aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
665 1.1 jmcneill return;
666 1.1 jmcneill }
667 1.1 jmcneill
668 1.1 jmcneill aprint_naive("\n");
669 1.1 jmcneill aprint_normal(": XUSB PADCTL\n");
670 1.1 jmcneill
671 1.1 jmcneill fdtbus_reset_deassert(sc->sc_rst);
672 1.1 jmcneill
673 1.1 jmcneill tegra_xusbpad_register(self, &tegra210_xusbpad_ops);
674 1.1 jmcneill
675 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "usb2");
676 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "hsic");
677 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "pcie");
678 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "sata");
679 1.2 jmcneill
680 1.2 jmcneill tegra210_xusbpad_configure_ports(sc);
681 1.1 jmcneill }
682 1.1 jmcneill
683 1.1 jmcneill CFATTACH_DECL_NEW(tegra210_xusbpad, sizeof(struct tegra210_xusbpad_softc),
684 1.1 jmcneill tegra210_xusbpad_match, tegra210_xusbpad_attach, NULL, NULL);
685