tegra210_xusbpad.c revision 1.7 1 1.7 jmcneill /* $NetBSD: tegra210_xusbpad.c,v 1.7 2017/09/25 00:03:34 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.7 jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra210_xusbpad.c,v 1.7 2017/09/25 00:03:34 jmcneill Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.1 jmcneill
39 1.1 jmcneill #include <arm/nvidia/tegra_reg.h>
40 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
41 1.1 jmcneill #include <arm/nvidia/tegra_xusbpad.h>
42 1.1 jmcneill
43 1.1 jmcneill #include <dev/fdt/fdtvar.h>
44 1.1 jmcneill
45 1.3 jmcneill #define XUSB_PADCTL_USB2_PAD_MUX_REG 0x04
46 1.3 jmcneill #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD __BITS(19,18)
47 1.3 jmcneill #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_XUSB 1
48 1.3 jmcneill
49 1.5 jmcneill #define XUSB_PADCTL_VBUS_OC_MAP_REG 0x18
50 1.5 jmcneill #define XUSB_PADCTL_VBUS_OC_MAP_VBUS_ENABLE(n) __BIT((n) * 5)
51 1.5 jmcneill
52 1.5 jmcneill #define XUSB_PADCTL_OC_DET_REG 0x1c
53 1.5 jmcneill #define XUSB_PADCTL_OC_DET_OC_DETECTED_VBUS_PAD(n) __BIT(12 + (n))
54 1.5 jmcneill #define XUSB_PADCTL_OC_DET_OC_DETECTED(n) __BIT(8 + (n))
55 1.5 jmcneill #define XUSB_PADCTL_OC_DET_SET_OC_DETECTED(n) __BIT(0 + (n))
56 1.5 jmcneill
57 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_REG 0x24
58 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_VCORE_DOWN __BIT(31)
59 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN_EARLY __BIT(30)
60 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN __BIT(29)
61 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_VCORE_DOWN(n) __BIT((n) * 3 + 2)
62 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN_EARLY(n) __BIT((n) * 3 + 1)
63 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN(n) __BIT((n) * 3 + 0)
64 1.3 jmcneill
65 1.6 jmcneill #define XUSB_PADCTL_USB3_PAD_MUX_REG 0x28
66 1.6 jmcneill #define XUSB_PADCTL_USB3_PAD_MUX_FORCE_SATA_PAD_IDDQ_DISABLE __BIT(8)
67 1.6 jmcneill #define XUSB_PADCTL_USB3_PAD_MUX_FORCE_PCIE_PAD_IDDQ_DISABLE(n) __BIT(1 + (n))
68 1.6 jmcneill
69 1.7 jmcneill #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_REG(n) (0x84 + (n) * 0x40)
70 1.7 jmcneill #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_VREG_LEV __BITS(8,7)
71 1.7 jmcneill #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_VREG_FIX18 __BIT(6)
72 1.7 jmcneill
73 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_REG(n) (0x88 + (n) * 0x40)
74 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD_ZI __BIT(29)
75 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD2 __BIT(27)
76 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD __BIT(26)
77 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_HS_CURR_LEVEL __BITS(5,0)
78 1.7 jmcneill
79 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_REG(n) (0x8c + (n) * 0x40)
80 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_RPD_CTRL __BITS(30,26)
81 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_TERM_RANGE_ADJ __BITS(6,3)
82 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_DR __BIT(2)
83 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_DISC_OVRD __BIT(1)
84 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_CHRP_OVRD __BIT(0)
85 1.7 jmcneill
86 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_REG 0x284
87 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_PD __BIT(11)
88 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_DISCON_LEVEL __BITS(5,3)
89 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_SQUELCH_LEVEL __BITS(2,0)
90 1.7 jmcneill
91 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_REG 0x288
92 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_PD_TRK __BIT(26)
93 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_DONE_RESET_TIMER __BITS(25,19)
94 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_START_TIMER __BITS(18,12)
95 1.7 jmcneill
96 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG 0x360
97 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_PSDIV __BITS(29,28)
98 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_NDIV __BITS(27,20)
99 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_MDIV __BITS(17,16)
100 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_LOCKDET_STATUS __BIT(15)
101 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_PWR_OVRD __BIT(4)
102 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_ENABLE __BIT(3)
103 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_SLEEP __BITS(2,1)
104 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_IDDQ __BIT(0)
105 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG 0x364
106 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_CTRL __BITS(27,4)
107 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_OVRD __BIT(2)
108 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_DONE __BIT(1)
109 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_EN __BIT(0)
110 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_3_REG 0x368
111 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG 0x36c
112 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_EN __BIT(15)
113 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_SEL __BITS(13,12)
114 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLKBUF_EN __BIT(8)
115 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLK_SEL __BITS(7,4)
116 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_5_REG 0x370
117 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_5_DCO_CTRL __BITS(23,16)
118 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_6_REG 0x374
119 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_7_REG 0x378
120 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG 0x37c
121 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_DONE __BIT(31)
122 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_OVRD __BIT(15)
123 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_CLK_EN __BIT(13)
124 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_EN __BIT(12)
125 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_9_REG 0x380
126 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_10_REG 0x384
127 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_11_REG 0x388
128 1.5 jmcneill
129 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_1_REG(n) (0xa60 + (n) * 0x40)
130 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_TX_TERM_CTRL __BITS(19,18)
131 1.3 jmcneill
132 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_REG(n) (0xa64 + (n) * 0x40)
133 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_RX_CTLE __BITS(15,0)
134 1.3 jmcneill
135 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_3_REG(n) (0xa68 + (n) * 0x40)
136 1.3 jmcneill
137 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_REG(n) (0xa6c + (n) * 0x40)
138 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_RX_CDR_CTRL __BITS(31,16)
139 1.3 jmcneill
140 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_6_REG(n) (0xa74 + (n) * 0x40)
141 1.3 jmcneill
142 1.7 jmcneill #define FUSE_SKUCALIB_REG 0xf0
143 1.7 jmcneill #define FUSE_SKUCALIB_HS_CURR_LEVEL(n) \
144 1.7 jmcneill ((n) == 0 ? __BITS(6,0) : __BITS(((n) - 1) * 6 + 17, ((n) - 1) * 6 + 11))
145 1.7 jmcneill #define FUSE_SKUCALIB_HS_TERM_RANGE_ADJ __BITS(10,7)
146 1.7 jmcneill
147 1.7 jmcneill #define FUSE_USBCALIB_REG 0x250
148 1.7 jmcneill #define FUSE_USBCALIB_EXT_RPD_CTRL __BITS(4,0)
149 1.7 jmcneill
150 1.1 jmcneill struct tegra210_xusbpad_softc {
151 1.1 jmcneill device_t sc_dev;
152 1.1 jmcneill int sc_phandle;
153 1.1 jmcneill bus_space_tag_t sc_bst;
154 1.1 jmcneill bus_space_handle_t sc_bsh;
155 1.1 jmcneill
156 1.1 jmcneill struct fdtbus_reset *sc_rst;
157 1.3 jmcneill
158 1.3 jmcneill bool sc_enabled;
159 1.1 jmcneill };
160 1.1 jmcneill
161 1.1 jmcneill #define RD4(sc, reg) \
162 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
163 1.1 jmcneill #define WR4(sc, reg, val) \
164 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
165 1.1 jmcneill #define SETCLR4(sc, reg, set, clr) \
166 1.1 jmcneill tegra_reg_set_clear((sc)->sc_bst, (sc)->sc_bsh, (reg), (set), (clr))
167 1.1 jmcneill
168 1.1 jmcneill static const char * tegra210_xusbpad_usb2_func[] = { "snps", "xusb", "uart" };
169 1.1 jmcneill static const char * tegra210_xusbpad_hsic_func[] = { "snps", "xusb" };
170 1.1 jmcneill static const char * tegra210_xusbpad_pcie_func[] = { "pcie-x1", "usb3-ss", "sata", "pcie-x4" };
171 1.1 jmcneill
172 1.6 jmcneill static void
173 1.6 jmcneill tegra210_xusbpad_uphy_enable_pcie(struct tegra210_xusbpad_softc *sc)
174 1.6 jmcneill {
175 1.6 jmcneill uint32_t val;
176 1.6 jmcneill int retry;
177 1.6 jmcneill
178 1.6 jmcneill /* UPHY PLLs */
179 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
180 1.6 jmcneill __SHIFTIN(0x136, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_CTRL),
181 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_CTRL);
182 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_5_REG,
183 1.6 jmcneill __SHIFTIN(0x2a, XUSB_PADCTL_UPHY_PLL_P0_CTL_5_DCO_CTRL),
184 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_5_DCO_CTRL);
185 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
186 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_PWR_OVRD, 0);
187 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
188 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_OVRD, 0);
189 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
190 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_OVRD, 0);
191 1.6 jmcneill
192 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG,
193 1.6 jmcneill __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLK_SEL),
194 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLK_SEL);
195 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG,
196 1.6 jmcneill __SHIFTIN(2, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_SEL),
197 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_SEL);
198 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG,
199 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_EN, 0);
200 1.6 jmcneill
201 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
202 1.6 jmcneill __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_MDIV),
203 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_MDIV);
204 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
205 1.6 jmcneill __SHIFTIN(0x19, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_NDIV),
206 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_NDIV);
207 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
208 1.6 jmcneill __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_PSDIV),
209 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_PSDIV);
210 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
211 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_IDDQ);
212 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
213 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_SLEEP);
214 1.6 jmcneill
215 1.6 jmcneill delay(20);
216 1.6 jmcneill
217 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG,
218 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLKBUF_EN, 0);
219 1.6 jmcneill
220 1.6 jmcneill /* Calibration */
221 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
222 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_EN, 0);
223 1.6 jmcneill for (retry = 10000; retry > 0; retry--) {
224 1.6 jmcneill delay(2);
225 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG);
226 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_DONE) != 0)
227 1.6 jmcneill break;
228 1.6 jmcneill }
229 1.6 jmcneill if (retry == 0) {
230 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (1)\n");
231 1.6 jmcneill return;
232 1.6 jmcneill }
233 1.6 jmcneill
234 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
235 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_EN);
236 1.6 jmcneill for (retry = 10000; retry > 0; retry--) {
237 1.6 jmcneill delay(2);
238 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG);
239 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_DONE) == 0)
240 1.6 jmcneill break;
241 1.6 jmcneill }
242 1.6 jmcneill if (retry == 0) {
243 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (2)\n");
244 1.6 jmcneill return;
245 1.6 jmcneill }
246 1.6 jmcneill
247 1.6 jmcneill /* Enable the PLL */
248 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
249 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_ENABLE, 0);
250 1.6 jmcneill for (retry = 10000; retry > 0; retry--) {
251 1.6 jmcneill delay(2);
252 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG);
253 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_1_LOCKDET_STATUS) != 0)
254 1.6 jmcneill break;
255 1.6 jmcneill }
256 1.6 jmcneill if (retry == 0) {
257 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout enabling UPHY PLL\n");
258 1.6 jmcneill return;
259 1.6 jmcneill }
260 1.6 jmcneill
261 1.6 jmcneill /* RCAL */
262 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
263 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_EN, 0);
264 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
265 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_CLK_EN, 0);
266 1.6 jmcneill for (retry = 10000; retry > 0; retry--) {
267 1.6 jmcneill delay(2);
268 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG);
269 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_DONE) != 0)
270 1.6 jmcneill break;
271 1.6 jmcneill }
272 1.6 jmcneill if (retry == 0) {
273 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (3)\n");
274 1.6 jmcneill return;
275 1.6 jmcneill }
276 1.6 jmcneill
277 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
278 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_EN);
279 1.6 jmcneill for (retry = 10000; retry > 0; retry--) {
280 1.6 jmcneill delay(2);
281 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG);
282 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_DONE) == 0)
283 1.6 jmcneill break;
284 1.6 jmcneill }
285 1.6 jmcneill if (retry == 0) {
286 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (4)\n");
287 1.6 jmcneill return;
288 1.6 jmcneill }
289 1.6 jmcneill
290 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
291 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_CLK_EN);
292 1.6 jmcneill
293 1.6 jmcneill tegra210_car_xusbio_enable_hw_control();
294 1.6 jmcneill
295 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
296 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_PWR_OVRD);
297 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
298 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_OVRD);
299 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
300 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_OVRD);
301 1.6 jmcneill
302 1.6 jmcneill delay(1);
303 1.6 jmcneill
304 1.6 jmcneill tegra210_car_xusbio_enable_hw_seq();
305 1.6 jmcneill }
306 1.6 jmcneill
307 1.6 jmcneill static void
308 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie(struct tegra210_xusbpad_softc *sc, int index)
309 1.6 jmcneill {
310 1.6 jmcneill tegra210_xusbpad_uphy_enable_pcie(sc);
311 1.6 jmcneill
312 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_USB3_PAD_MUX_REG,
313 1.6 jmcneill XUSB_PADCTL_USB3_PAD_MUX_FORCE_PCIE_PAD_IDDQ_DISABLE(index), 0);
314 1.6 jmcneill }
315 1.6 jmcneill
316 1.7 jmcneill static void
317 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2(struct tegra210_xusbpad_softc *sc, int index)
318 1.7 jmcneill {
319 1.7 jmcneill uint32_t skucalib, usbcalib;
320 1.7 jmcneill
321 1.7 jmcneill skucalib = tegra_fuse_read(FUSE_SKUCALIB_REG);
322 1.7 jmcneill const u_int hs_curr_level = __SHIFTOUT(skucalib, FUSE_SKUCALIB_HS_CURR_LEVEL((u_int)index));
323 1.7 jmcneill const u_int hs_term_range_adj = __SHIFTOUT(skucalib, FUSE_SKUCALIB_HS_TERM_RANGE_ADJ);
324 1.7 jmcneill
325 1.7 jmcneill usbcalib = tegra_fuse_read(FUSE_USBCALIB_REG);
326 1.7 jmcneill const u_int ext_rpd_ctrl = __SHIFTOUT(usbcalib, FUSE_USBCALIB_EXT_RPD_CTRL);
327 1.7 jmcneill
328 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_PAD_MUX_REG,
329 1.7 jmcneill __SHIFTIN(XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_XUSB,
330 1.7 jmcneill XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD),
331 1.7 jmcneill XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD);
332 1.7 jmcneill
333 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_REG,
334 1.7 jmcneill __SHIFTIN(0x7, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_DISCON_LEVEL) |
335 1.7 jmcneill __SHIFTIN(0x0, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_SQUELCH_LEVEL),
336 1.7 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_DISCON_LEVEL |
337 1.7 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_SQUELCH_LEVEL);
338 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_OTG_PADn_CTL_0_REG(index),
339 1.7 jmcneill __SHIFTIN(hs_curr_level, XUSB_PADCTL_USB2_OTG_PADn_CTL_0_HS_CURR_LEVEL),
340 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_0_HS_CURR_LEVEL |
341 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD |
342 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD2 |
343 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD_ZI);
344 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_OTG_PADn_CTL_1_REG(index),
345 1.7 jmcneill __SHIFTIN(hs_term_range_adj, XUSB_PADCTL_USB2_OTG_PADn_CTL_1_TERM_RANGE_ADJ) |
346 1.7 jmcneill __SHIFTIN(ext_rpd_ctrl, XUSB_PADCTL_USB2_OTG_PADn_CTL_1_RPD_CTRL),
347 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_TERM_RANGE_ADJ |
348 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_RPD_CTRL |
349 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_DR |
350 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_CHRP_OVRD |
351 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_DISC_OVRD);
352 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_REG(index),
353 1.7 jmcneill XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_VREG_FIX18,
354 1.7 jmcneill XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_VREG_LEV);
355 1.7 jmcneill
356 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_REG,
357 1.7 jmcneill __SHIFTIN(0x1e, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_START_TIMER) |
358 1.7 jmcneill __SHIFTIN(0xa, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_DONE_RESET_TIMER),
359 1.7 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_START_TIMER |
360 1.7 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_DONE_RESET_TIMER);
361 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_REG,
362 1.7 jmcneill 0, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_PD);
363 1.7 jmcneill delay(1);
364 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_REG,
365 1.7 jmcneill 0, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_PD_TRK);
366 1.7 jmcneill delay(50);
367 1.7 jmcneill }
368 1.7 jmcneill
369 1.6 jmcneill #define XUSBPAD_LANE(n, i, r, m, f, ef) \
370 1.1 jmcneill { \
371 1.1 jmcneill .name = (n), \
372 1.6 jmcneill .index = (i), \
373 1.1 jmcneill .reg = (r), \
374 1.1 jmcneill .mask = (m), \
375 1.1 jmcneill .funcs = (f), \
376 1.6 jmcneill .nfuncs = __arraycount(f), \
377 1.6 jmcneill .enable = (ef) \
378 1.1 jmcneill }
379 1.1 jmcneill
380 1.1 jmcneill static const struct tegra210_xusbpad_lane {
381 1.1 jmcneill const char *name;
382 1.6 jmcneill int index;
383 1.1 jmcneill bus_size_t reg;
384 1.1 jmcneill uint32_t mask;
385 1.1 jmcneill const char **funcs;
386 1.1 jmcneill int nfuncs;
387 1.6 jmcneill void (*enable)(struct tegra210_xusbpad_softc *, int);
388 1.1 jmcneill } tegra210_xusbpad_lanes[] = {
389 1.6 jmcneill XUSBPAD_LANE("usb2-0", 0, 0x04, __BITS(1,0), tegra210_xusbpad_usb2_func,
390 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2),
391 1.6 jmcneill XUSBPAD_LANE("usb2-1", 1, 0x04, __BITS(3,2), tegra210_xusbpad_usb2_func,
392 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2),
393 1.6 jmcneill XUSBPAD_LANE("usb2-2", 2, 0x04, __BITS(5,4), tegra210_xusbpad_usb2_func,
394 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2),
395 1.6 jmcneill XUSBPAD_LANE("usb2-3", 3, 0x04, __BITS(7,6), tegra210_xusbpad_usb2_func,
396 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2),
397 1.6 jmcneill
398 1.6 jmcneill XUSBPAD_LANE("hsic-0", 0, 0x04, __BIT(14), tegra210_xusbpad_hsic_func,
399 1.6 jmcneill NULL),
400 1.6 jmcneill XUSBPAD_LANE("hsic-1", 1, 0x04, __BIT(15), tegra210_xusbpad_hsic_func,
401 1.6 jmcneill NULL),
402 1.6 jmcneill
403 1.6 jmcneill XUSBPAD_LANE("pcie-0", 0, 0x28, __BITS(13,12), tegra210_xusbpad_pcie_func,
404 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
405 1.6 jmcneill XUSBPAD_LANE("pcie-1", 1, 0x28, __BITS(15,14), tegra210_xusbpad_pcie_func,
406 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
407 1.6 jmcneill XUSBPAD_LANE("pcie-2", 2, 0x28, __BITS(17,16), tegra210_xusbpad_pcie_func,
408 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
409 1.6 jmcneill XUSBPAD_LANE("pcie-3", 3, 0x28, __BITS(19,18), tegra210_xusbpad_pcie_func,
410 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
411 1.6 jmcneill XUSBPAD_LANE("pcie-4", 4, 0x28, __BITS(21,20), tegra210_xusbpad_pcie_func,
412 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
413 1.6 jmcneill XUSBPAD_LANE("pcie-5", 5, 0x28, __BITS(23,22), tegra210_xusbpad_pcie_func,
414 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
415 1.6 jmcneill XUSBPAD_LANE("pcie-6", 6, 0x28, __BITS(25,24), tegra210_xusbpad_pcie_func,
416 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
417 1.1 jmcneill
418 1.6 jmcneill XUSBPAD_LANE("sata-0", 0, 0x28, __BITS(31,30), tegra210_xusbpad_pcie_func,
419 1.6 jmcneill NULL),
420 1.1 jmcneill };
421 1.1 jmcneill
422 1.3 jmcneill #define XUSBPAD_PORT(n, i, r, m, im) \
423 1.2 jmcneill { \
424 1.2 jmcneill .name = (n), \
425 1.3 jmcneill .index = (i), \
426 1.2 jmcneill .reg = (r), \
427 1.2 jmcneill .mask = (m), \
428 1.2 jmcneill .internal_mask = (im) \
429 1.2 jmcneill }
430 1.2 jmcneill
431 1.2 jmcneill struct tegra210_xusbpad_port {
432 1.2 jmcneill const char *name;
433 1.3 jmcneill int index;
434 1.2 jmcneill bus_size_t reg;
435 1.2 jmcneill uint32_t mask;
436 1.2 jmcneill uint32_t internal_mask;
437 1.2 jmcneill };
438 1.2 jmcneill
439 1.2 jmcneill static const struct tegra210_xusbpad_port tegra210_xusbpad_usb2_ports[] = {
440 1.3 jmcneill XUSBPAD_PORT("usb2-0", 0, 0x08, __BITS(1,0), __BIT(2)),
441 1.3 jmcneill XUSBPAD_PORT("usb2-1", 1, 0x08, __BITS(5,4), __BIT(6)),
442 1.3 jmcneill XUSBPAD_PORT("usb2-2", 2, 0x08, __BITS(9,8), __BIT(10)),
443 1.3 jmcneill XUSBPAD_PORT("usb2-3", 3, 0x08, __BITS(13,12), __BIT(14)),
444 1.2 jmcneill };
445 1.2 jmcneill
446 1.2 jmcneill static const struct tegra210_xusbpad_port tegra210_xusbpad_usb3_ports[] = {
447 1.3 jmcneill XUSBPAD_PORT("usb3-0", 0, 0x14, __BITS(3,0), __BIT(4)),
448 1.3 jmcneill XUSBPAD_PORT("usb3-1", 1, 0x14, __BITS(8,5), __BIT(9)),
449 1.3 jmcneill XUSBPAD_PORT("usb3-2", 2, 0x14, __BITS(13,10), __BIT(14)),
450 1.3 jmcneill XUSBPAD_PORT("usb3-3", 3, 0x14, __BITS(18,15), __BIT(19)),
451 1.2 jmcneill };
452 1.2 jmcneill
453 1.2 jmcneill static const struct tegra210_xusbpad_port tegra210_xusbpad_hsic_ports[] = {
454 1.3 jmcneill XUSBPAD_PORT("hsic-0", 0, 0, 0, 0),
455 1.3 jmcneill XUSBPAD_PORT("hsic-1", 1, 0, 0, 0),
456 1.2 jmcneill };
457 1.2 jmcneill
458 1.1 jmcneill static int
459 1.1 jmcneill tegra210_xusbpad_find_func(const struct tegra210_xusbpad_lane *lane,
460 1.1 jmcneill const char *func)
461 1.1 jmcneill {
462 1.1 jmcneill for (int n = 0; n < lane->nfuncs; n++)
463 1.1 jmcneill if (strcmp(lane->funcs[n], func) == 0)
464 1.1 jmcneill return n;
465 1.1 jmcneill return -1;
466 1.1 jmcneill }
467 1.1 jmcneill
468 1.1 jmcneill static const struct tegra210_xusbpad_lane *
469 1.1 jmcneill tegra210_xusbpad_find_lane(const char *name)
470 1.1 jmcneill {
471 1.1 jmcneill for (int n = 0; n < __arraycount(tegra210_xusbpad_lanes); n++)
472 1.1 jmcneill if (strcmp(tegra210_xusbpad_lanes[n].name, name) == 0)
473 1.1 jmcneill return &tegra210_xusbpad_lanes[n];
474 1.1 jmcneill return NULL;
475 1.1 jmcneill }
476 1.1 jmcneill
477 1.1 jmcneill static void
478 1.1 jmcneill tegra210_xusbpad_configure_lane(struct tegra210_xusbpad_softc *sc,
479 1.1 jmcneill int phandle)
480 1.1 jmcneill {
481 1.1 jmcneill const struct tegra210_xusbpad_lane *lane;
482 1.1 jmcneill const char *name, *function;
483 1.1 jmcneill int func;
484 1.1 jmcneill
485 1.1 jmcneill name = fdtbus_get_string(phandle, "name");
486 1.1 jmcneill if (name == NULL) {
487 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'name' property\n");
488 1.1 jmcneill return;
489 1.1 jmcneill }
490 1.1 jmcneill function = fdtbus_get_string(phandle, "nvidia,function");
491 1.1 jmcneill if (function == NULL) {
492 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'nvidia,function' property\n");
493 1.1 jmcneill return;
494 1.1 jmcneill }
495 1.1 jmcneill
496 1.1 jmcneill lane = tegra210_xusbpad_find_lane(name);
497 1.1 jmcneill if (lane == NULL) {
498 1.1 jmcneill aprint_error_dev(sc->sc_dev, "unsupported lane '%s'\n", name);
499 1.1 jmcneill return;
500 1.1 jmcneill }
501 1.1 jmcneill func = tegra210_xusbpad_find_func(lane, function);
502 1.1 jmcneill if (func == -1) {
503 1.1 jmcneill aprint_error_dev(sc->sc_dev, "unsupported function '%s'\n", function);
504 1.1 jmcneill return;
505 1.1 jmcneill }
506 1.1 jmcneill
507 1.2 jmcneill aprint_normal_dev(sc->sc_dev, "lane %s: set func %s\n", name, function);
508 1.1 jmcneill SETCLR4(sc, lane->reg, __SHIFTIN(func, lane->mask), lane->mask);
509 1.6 jmcneill
510 1.6 jmcneill if (lane->enable)
511 1.6 jmcneill lane->enable(sc, lane->index);
512 1.1 jmcneill }
513 1.1 jmcneill
514 1.1 jmcneill static void
515 1.1 jmcneill tegra210_xusbpad_configure_pads(struct tegra210_xusbpad_softc *sc,
516 1.1 jmcneill const char *name)
517 1.1 jmcneill {
518 1.1 jmcneill struct fdtbus_reset *rst;
519 1.1 jmcneill struct clk *clk;
520 1.1 jmcneill int phandle, child;
521 1.1 jmcneill
522 1.1 jmcneill /* Search for the pad's node */
523 1.1 jmcneill phandle = of_find_firstchild_byname(sc->sc_phandle, "pads");
524 1.1 jmcneill if (phandle == -1) {
525 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'pads' node\n");
526 1.1 jmcneill return;
527 1.1 jmcneill }
528 1.1 jmcneill phandle = of_find_firstchild_byname(phandle, name);
529 1.1 jmcneill if (phandle == -1) {
530 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'pads/%s' node\n", name);
531 1.1 jmcneill return;
532 1.1 jmcneill }
533 1.1 jmcneill
534 1.1 jmcneill if (!fdtbus_status_okay(phandle))
535 1.1 jmcneill return; /* pad is disabled */
536 1.1 jmcneill
537 1.1 jmcneill /* Enable the pad's resources */
538 1.4 jmcneill if (of_hasprop(phandle, "clocks")) {
539 1.4 jmcneill clk = fdtbus_clock_get_index(phandle, 0);
540 1.4 jmcneill if (clk == NULL || clk_enable(clk) != 0) {
541 1.4 jmcneill aprint_error_dev(sc->sc_dev, "couldn't enable %s's clock\n", name);
542 1.4 jmcneill return;
543 1.4 jmcneill }
544 1.4 jmcneill }
545 1.4 jmcneill if (of_hasprop(phandle, "resets")) {
546 1.4 jmcneill rst = fdtbus_reset_get_index(phandle, 0);
547 1.4 jmcneill if (rst == NULL || fdtbus_reset_deassert(rst) != 0) {
548 1.4 jmcneill aprint_error_dev(sc->sc_dev, "couldn't de-assert %s's reset\n", name);
549 1.4 jmcneill return;
550 1.4 jmcneill }
551 1.1 jmcneill }
552 1.1 jmcneill
553 1.1 jmcneill /* Configure lanes */
554 1.1 jmcneill phandle = of_find_firstchild_byname(phandle, "lanes");
555 1.1 jmcneill if (phandle == -1) {
556 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'pads/%s/lanes' node\n", name);
557 1.1 jmcneill return;
558 1.1 jmcneill }
559 1.1 jmcneill for (child = OF_child(phandle); child; child = OF_peer(child)) {
560 1.1 jmcneill if (!fdtbus_status_okay(child))
561 1.1 jmcneill continue;
562 1.1 jmcneill tegra210_xusbpad_configure_lane(sc, child);
563 1.1 jmcneill }
564 1.1 jmcneill }
565 1.1 jmcneill
566 1.2 jmcneill static const struct tegra210_xusbpad_port *
567 1.2 jmcneill tegra210_xusbpad_find_port(const char *name, const struct tegra210_xusbpad_port *ports,
568 1.2 jmcneill int nports)
569 1.2 jmcneill {
570 1.2 jmcneill for (int n = 0; n < nports; n++)
571 1.2 jmcneill if (strcmp(name, ports[n].name) == 0)
572 1.2 jmcneill return &ports[n];
573 1.2 jmcneill return NULL;
574 1.2 jmcneill }
575 1.2 jmcneill
576 1.2 jmcneill static const struct tegra210_xusbpad_port *
577 1.2 jmcneill tegra210_xusbpad_find_usb2_port(const char *name)
578 1.2 jmcneill {
579 1.2 jmcneill return tegra210_xusbpad_find_port(name, tegra210_xusbpad_usb2_ports,
580 1.2 jmcneill __arraycount(tegra210_xusbpad_usb2_ports));
581 1.2 jmcneill }
582 1.2 jmcneill
583 1.2 jmcneill static const struct tegra210_xusbpad_port *
584 1.2 jmcneill tegra210_xusbpad_find_usb3_port(const char *name)
585 1.2 jmcneill {
586 1.2 jmcneill return tegra210_xusbpad_find_port(name, tegra210_xusbpad_usb3_ports,
587 1.2 jmcneill __arraycount(tegra210_xusbpad_usb3_ports));
588 1.2 jmcneill }
589 1.2 jmcneill
590 1.2 jmcneill static const struct tegra210_xusbpad_port *
591 1.2 jmcneill tegra210_xusbpad_find_hsic_port(const char *name)
592 1.2 jmcneill {
593 1.2 jmcneill return tegra210_xusbpad_find_port(name, tegra210_xusbpad_hsic_ports,
594 1.2 jmcneill __arraycount(tegra210_xusbpad_hsic_ports));
595 1.2 jmcneill }
596 1.2 jmcneill
597 1.2 jmcneill static void
598 1.6 jmcneill tegra210_xusbpad_enable_vbus(struct tegra210_xusbpad_softc *sc,
599 1.6 jmcneill const struct tegra210_xusbpad_port *port, int phandle)
600 1.6 jmcneill {
601 1.6 jmcneill struct fdtbus_regulator *vbus_reg;
602 1.6 jmcneill
603 1.6 jmcneill if (!of_hasprop(phandle, "vbus-supply"))
604 1.6 jmcneill return;
605 1.6 jmcneill
606 1.6 jmcneill vbus_reg = fdtbus_regulator_acquire(phandle, "vbus-supply");
607 1.6 jmcneill if (vbus_reg == NULL || fdtbus_regulator_enable(vbus_reg) != 0) {
608 1.6 jmcneill aprint_error_dev(sc->sc_dev,
609 1.6 jmcneill "couldn't enable vbus regulator for port %s\n",
610 1.6 jmcneill port->name);
611 1.6 jmcneill }
612 1.6 jmcneill }
613 1.6 jmcneill
614 1.6 jmcneill static void
615 1.2 jmcneill tegra210_xusbpad_configure_usb2_port(struct tegra210_xusbpad_softc *sc,
616 1.2 jmcneill int phandle, const struct tegra210_xusbpad_port *port)
617 1.2 jmcneill {
618 1.6 jmcneill u_int modeval, internal;
619 1.2 jmcneill const char *mode;
620 1.2 jmcneill
621 1.2 jmcneill mode = fdtbus_get_string(phandle, "mode");
622 1.2 jmcneill if (mode == NULL) {
623 1.2 jmcneill aprint_error_dev(sc->sc_dev, "no 'mode' property on port %s\n", port->name);
624 1.2 jmcneill return;
625 1.2 jmcneill }
626 1.2 jmcneill if (strcmp(mode, "host") == 0)
627 1.2 jmcneill modeval = 1;
628 1.2 jmcneill else if (strcmp(mode, "device") == 0)
629 1.2 jmcneill modeval = 2;
630 1.2 jmcneill else if (strcmp(mode, "otg") == 0)
631 1.2 jmcneill modeval = 3;
632 1.2 jmcneill else {
633 1.2 jmcneill aprint_error_dev(sc->sc_dev, "unsupported mode '%s' on port %s\n", mode, port->name);
634 1.2 jmcneill return;
635 1.2 jmcneill }
636 1.2 jmcneill
637 1.2 jmcneill internal = of_hasprop(phandle, "nvidia,internal");
638 1.2 jmcneill
639 1.6 jmcneill tegra210_xusbpad_enable_vbus(sc, port, phandle);
640 1.2 jmcneill
641 1.2 jmcneill aprint_normal_dev(sc->sc_dev, "port %s: set mode %s, %s\n", port->name, mode,
642 1.2 jmcneill internal ? "internal" : "external");
643 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(internal, port->internal_mask), port->internal_mask);
644 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(modeval, port->mask), port->mask);
645 1.2 jmcneill }
646 1.2 jmcneill
647 1.2 jmcneill static void
648 1.2 jmcneill tegra210_xusbpad_configure_usb3_port(struct tegra210_xusbpad_softc *sc,
649 1.2 jmcneill int phandle, const struct tegra210_xusbpad_port *port)
650 1.2 jmcneill {
651 1.2 jmcneill u_int companion, internal;
652 1.2 jmcneill
653 1.2 jmcneill if (of_getprop_uint32(phandle, "nvidia,usb2-companion", &companion)) {
654 1.2 jmcneill aprint_error_dev(sc->sc_dev, "no 'nvidia,usb2-companion' property on port %s\n", port->name);
655 1.2 jmcneill return;
656 1.2 jmcneill }
657 1.2 jmcneill internal = of_hasprop(phandle, "nvidia,internal");
658 1.2 jmcneill
659 1.6 jmcneill tegra210_xusbpad_enable_vbus(sc, port, phandle);
660 1.2 jmcneill
661 1.2 jmcneill aprint_normal_dev(sc->sc_dev, "port %s: set companion usb2-%d, %s\n", port->name,
662 1.2 jmcneill companion, internal ? "internal" : "external");
663 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(internal, port->internal_mask), port->internal_mask);
664 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(companion, port->mask), port->mask);
665 1.3 jmcneill
666 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_1_REG(port->index),
667 1.3 jmcneill __SHIFTIN(2, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_TX_TERM_CTRL),
668 1.3 jmcneill XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_TX_TERM_CTRL);
669 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_REG(port->index),
670 1.3 jmcneill __SHIFTIN(0xfc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_RX_CTLE),
671 1.3 jmcneill XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_RX_CTLE);
672 1.3 jmcneill WR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_3_REG(port->index), 0xc0077f1f);
673 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_REG(port->index),
674 1.3 jmcneill __SHIFTIN(0x01c7, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_RX_CDR_CTRL),
675 1.3 jmcneill XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_RX_CDR_CTRL);
676 1.3 jmcneill WR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_6_REG(port->index), 0xfcf01368);
677 1.3 jmcneill
678 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG,
679 1.3 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN(port->index));
680 1.3 jmcneill delay(200);
681 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG,
682 1.3 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN_EARLY(port->index));
683 1.3 jmcneill delay(200);
684 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG,
685 1.3 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_VCORE_DOWN(port->index));
686 1.5 jmcneill
687 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_VBUS_OC_MAP_REG,
688 1.5 jmcneill XUSB_PADCTL_VBUS_OC_MAP_VBUS_ENABLE(port->index), 0);
689 1.2 jmcneill }
690 1.2 jmcneill
691 1.2 jmcneill static void
692 1.2 jmcneill tegra210_xusbpad_configure_hsic_port(struct tegra210_xusbpad_softc *sc,
693 1.2 jmcneill int phandle, const struct tegra210_xusbpad_port *port)
694 1.2 jmcneill {
695 1.6 jmcneill tegra210_xusbpad_enable_vbus(sc, port, phandle);
696 1.2 jmcneill }
697 1.2 jmcneill
698 1.2 jmcneill static void
699 1.2 jmcneill tegra210_xusbpad_configure_ports(struct tegra210_xusbpad_softc *sc)
700 1.2 jmcneill {
701 1.2 jmcneill const struct tegra210_xusbpad_port *port;
702 1.2 jmcneill const char *port_name;
703 1.2 jmcneill int phandle, child;
704 1.2 jmcneill
705 1.2 jmcneill /* Search for the ports node */
706 1.2 jmcneill phandle = of_find_firstchild_byname(sc->sc_phandle, "ports");
707 1.2 jmcneill
708 1.2 jmcneill /* Configure ports */
709 1.2 jmcneill for (child = OF_child(phandle); child; child = OF_peer(child)) {
710 1.2 jmcneill if (!fdtbus_status_okay(child))
711 1.2 jmcneill continue;
712 1.2 jmcneill port_name = fdtbus_get_string(child, "name");
713 1.2 jmcneill
714 1.2 jmcneill if ((port = tegra210_xusbpad_find_usb2_port(port_name)) != NULL)
715 1.2 jmcneill tegra210_xusbpad_configure_usb2_port(sc, child, port);
716 1.2 jmcneill else if ((port = tegra210_xusbpad_find_usb3_port(port_name)) != NULL)
717 1.2 jmcneill tegra210_xusbpad_configure_usb3_port(sc, child, port);
718 1.2 jmcneill else if ((port = tegra210_xusbpad_find_hsic_port(port_name)) != NULL)
719 1.2 jmcneill tegra210_xusbpad_configure_hsic_port(sc, child, port);
720 1.2 jmcneill else
721 1.2 jmcneill aprint_error_dev(sc->sc_dev, "unsupported port '%s'\n", port_name);
722 1.2 jmcneill }
723 1.2 jmcneill }
724 1.2 jmcneill
725 1.1 jmcneill static void
726 1.3 jmcneill tegra210_xusbpad_enable(struct tegra210_xusbpad_softc *sc)
727 1.3 jmcneill {
728 1.3 jmcneill if (sc->sc_enabled)
729 1.3 jmcneill return;
730 1.3 jmcneill
731 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 0, XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN);
732 1.3 jmcneill delay(200);
733 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 0, XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN_EARLY);
734 1.3 jmcneill delay(200);
735 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 0, XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_VCORE_DOWN);
736 1.3 jmcneill
737 1.3 jmcneill sc->sc_enabled = true;
738 1.3 jmcneill }
739 1.3 jmcneill
740 1.3 jmcneill static void
741 1.1 jmcneill tegra210_xusbpad_sata_enable(device_t dev)
742 1.1 jmcneill {
743 1.3 jmcneill struct tegra210_xusbpad_softc * const sc = device_private(dev);
744 1.3 jmcneill
745 1.3 jmcneill tegra210_xusbpad_enable(sc);
746 1.1 jmcneill }
747 1.1 jmcneill
748 1.1 jmcneill static void
749 1.1 jmcneill tegra210_xusbpad_xhci_enable(device_t dev)
750 1.1 jmcneill {
751 1.3 jmcneill struct tegra210_xusbpad_softc * const sc = device_private(dev);
752 1.3 jmcneill
753 1.3 jmcneill tegra210_xusbpad_enable(sc);
754 1.1 jmcneill }
755 1.1 jmcneill
756 1.1 jmcneill static const struct tegra_xusbpad_ops tegra210_xusbpad_ops = {
757 1.1 jmcneill .sata_enable = tegra210_xusbpad_sata_enable,
758 1.1 jmcneill .xhci_enable = tegra210_xusbpad_xhci_enable,
759 1.1 jmcneill };
760 1.1 jmcneill
761 1.1 jmcneill static int
762 1.1 jmcneill tegra210_xusbpad_match(device_t parent, cfdata_t cf, void *aux)
763 1.1 jmcneill {
764 1.1 jmcneill const char * const compatible[] = {
765 1.1 jmcneill "nvidia,tegra210-xusb-padctl",
766 1.1 jmcneill NULL
767 1.1 jmcneill };
768 1.1 jmcneill struct fdt_attach_args * const faa = aux;
769 1.1 jmcneill
770 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
771 1.1 jmcneill }
772 1.1 jmcneill
773 1.1 jmcneill static void
774 1.1 jmcneill tegra210_xusbpad_attach(device_t parent, device_t self, void *aux)
775 1.1 jmcneill {
776 1.1 jmcneill struct tegra210_xusbpad_softc * const sc = device_private(self);
777 1.1 jmcneill struct fdt_attach_args * const faa = aux;
778 1.1 jmcneill bus_addr_t addr;
779 1.1 jmcneill bus_size_t size;
780 1.1 jmcneill int error;
781 1.1 jmcneill
782 1.1 jmcneill if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
783 1.1 jmcneill aprint_error(": couldn't get registers\n");
784 1.1 jmcneill return;
785 1.1 jmcneill }
786 1.1 jmcneill sc->sc_rst = fdtbus_reset_get(faa->faa_phandle, "padctl");
787 1.1 jmcneill if (sc->sc_rst == NULL) {
788 1.1 jmcneill aprint_error(": couldn't get reset padctl\n");
789 1.1 jmcneill return;
790 1.1 jmcneill }
791 1.1 jmcneill
792 1.1 jmcneill sc->sc_dev = self;
793 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
794 1.1 jmcneill sc->sc_bst = faa->faa_bst;
795 1.1 jmcneill error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
796 1.1 jmcneill if (error) {
797 1.1 jmcneill aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
798 1.1 jmcneill return;
799 1.1 jmcneill }
800 1.1 jmcneill
801 1.1 jmcneill aprint_naive("\n");
802 1.1 jmcneill aprint_normal(": XUSB PADCTL\n");
803 1.1 jmcneill
804 1.1 jmcneill fdtbus_reset_deassert(sc->sc_rst);
805 1.1 jmcneill
806 1.1 jmcneill tegra_xusbpad_register(self, &tegra210_xusbpad_ops);
807 1.1 jmcneill
808 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "usb2");
809 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "hsic");
810 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "pcie");
811 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "sata");
812 1.2 jmcneill
813 1.2 jmcneill tegra210_xusbpad_configure_ports(sc);
814 1.1 jmcneill }
815 1.1 jmcneill
816 1.1 jmcneill CFATTACH_DECL_NEW(tegra210_xusbpad, sizeof(struct tegra210_xusbpad_softc),
817 1.1 jmcneill tegra210_xusbpad_match, tegra210_xusbpad_attach, NULL, NULL);
818