tegra210_xusbpad.c revision 1.8 1 1.8 jmcneill /* $NetBSD: tegra210_xusbpad.c,v 1.8 2017/09/26 16:12:45 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.8 jmcneill __KERNEL_RCSID(0, "$NetBSD: tegra210_xusbpad.c,v 1.8 2017/09/26 16:12:45 jmcneill Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.1 jmcneill
39 1.1 jmcneill #include <arm/nvidia/tegra_reg.h>
40 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
41 1.1 jmcneill #include <arm/nvidia/tegra_xusbpad.h>
42 1.1 jmcneill
43 1.1 jmcneill #include <dev/fdt/fdtvar.h>
44 1.1 jmcneill
45 1.3 jmcneill #define XUSB_PADCTL_USB2_PAD_MUX_REG 0x04
46 1.3 jmcneill #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD __BITS(19,18)
47 1.3 jmcneill #define XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_XUSB 1
48 1.3 jmcneill
49 1.5 jmcneill #define XUSB_PADCTL_VBUS_OC_MAP_REG 0x18
50 1.5 jmcneill #define XUSB_PADCTL_VBUS_OC_MAP_VBUS_ENABLE(n) __BIT((n) * 5)
51 1.5 jmcneill
52 1.5 jmcneill #define XUSB_PADCTL_OC_DET_REG 0x1c
53 1.5 jmcneill #define XUSB_PADCTL_OC_DET_OC_DETECTED_VBUS_PAD(n) __BIT(12 + (n))
54 1.5 jmcneill #define XUSB_PADCTL_OC_DET_OC_DETECTED(n) __BIT(8 + (n))
55 1.5 jmcneill #define XUSB_PADCTL_OC_DET_SET_OC_DETECTED(n) __BIT(0 + (n))
56 1.5 jmcneill
57 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_REG 0x24
58 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_VCORE_DOWN __BIT(31)
59 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN_EARLY __BIT(30)
60 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN __BIT(29)
61 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_VCORE_DOWN(n) __BIT((n) * 3 + 2)
62 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN_EARLY(n) __BIT((n) * 3 + 1)
63 1.3 jmcneill #define XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN(n) __BIT((n) * 3 + 0)
64 1.3 jmcneill
65 1.6 jmcneill #define XUSB_PADCTL_USB3_PAD_MUX_REG 0x28
66 1.6 jmcneill #define XUSB_PADCTL_USB3_PAD_MUX_FORCE_SATA_PAD_IDDQ_DISABLE __BIT(8)
67 1.6 jmcneill #define XUSB_PADCTL_USB3_PAD_MUX_FORCE_PCIE_PAD_IDDQ_DISABLE(n) __BIT(1 + (n))
68 1.6 jmcneill
69 1.7 jmcneill #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_REG(n) (0x84 + (n) * 0x40)
70 1.7 jmcneill #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_VREG_LEV __BITS(8,7)
71 1.7 jmcneill #define XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_VREG_FIX18 __BIT(6)
72 1.7 jmcneill
73 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_REG(n) (0x88 + (n) * 0x40)
74 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD_ZI __BIT(29)
75 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD2 __BIT(27)
76 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD __BIT(26)
77 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_0_HS_CURR_LEVEL __BITS(5,0)
78 1.7 jmcneill
79 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_REG(n) (0x8c + (n) * 0x40)
80 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_RPD_CTRL __BITS(30,26)
81 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_TERM_RANGE_ADJ __BITS(6,3)
82 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_DR __BIT(2)
83 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_DISC_OVRD __BIT(1)
84 1.7 jmcneill #define XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_CHRP_OVRD __BIT(0)
85 1.7 jmcneill
86 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_REG 0x284
87 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_PD __BIT(11)
88 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_DISCON_LEVEL __BITS(5,3)
89 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_SQUELCH_LEVEL __BITS(2,0)
90 1.7 jmcneill
91 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_REG 0x288
92 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_PD_TRK __BIT(26)
93 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_DONE_RESET_TIMER __BITS(25,19)
94 1.7 jmcneill #define XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_START_TIMER __BITS(18,12)
95 1.7 jmcneill
96 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG 0x360
97 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_PSDIV __BITS(29,28)
98 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_NDIV __BITS(27,20)
99 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_MDIV __BITS(17,16)
100 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_LOCKDET_STATUS __BIT(15)
101 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_PWR_OVRD __BIT(4)
102 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_ENABLE __BIT(3)
103 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_SLEEP __BITS(2,1)
104 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_1_IDDQ __BIT(0)
105 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG 0x364
106 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_CTRL __BITS(27,4)
107 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_OVRD __BIT(2)
108 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_DONE __BIT(1)
109 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_EN __BIT(0)
110 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_3_REG 0x368
111 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG 0x36c
112 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_EN __BIT(15)
113 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_SEL __BITS(13,12)
114 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLKBUF_EN __BIT(8)
115 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLK_SEL __BITS(7,4)
116 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_5_REG 0x370
117 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_5_DCO_CTRL __BITS(23,16)
118 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_6_REG 0x374
119 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_7_REG 0x378
120 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG 0x37c
121 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_DONE __BIT(31)
122 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_OVRD __BIT(15)
123 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_CLK_EN __BIT(13)
124 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_EN __BIT(12)
125 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_9_REG 0x380
126 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_10_REG 0x384
127 1.5 jmcneill #define XUSB_PADCTL_UPHY_PLL_P0_CTL_11_REG 0x388
128 1.5 jmcneill
129 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_1_REG(n) (0xa60 + (n) * 0x40)
130 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_TX_TERM_CTRL __BITS(19,18)
131 1.3 jmcneill
132 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_REG(n) (0xa64 + (n) * 0x40)
133 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_RX_CTLE __BITS(15,0)
134 1.3 jmcneill
135 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_3_REG(n) (0xa68 + (n) * 0x40)
136 1.3 jmcneill
137 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_REG(n) (0xa6c + (n) * 0x40)
138 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_RX_CDR_CTRL __BITS(31,16)
139 1.3 jmcneill
140 1.3 jmcneill #define XUSB_PADCTL_UPHY_USB3_PADn_ECTL_6_REG(n) (0xa74 + (n) * 0x40)
141 1.3 jmcneill
142 1.7 jmcneill #define FUSE_SKUCALIB_REG 0xf0
143 1.7 jmcneill #define FUSE_SKUCALIB_HS_CURR_LEVEL(n) \
144 1.7 jmcneill ((n) == 0 ? __BITS(6,0) : __BITS(((n) - 1) * 6 + 17, ((n) - 1) * 6 + 11))
145 1.7 jmcneill #define FUSE_SKUCALIB_HS_TERM_RANGE_ADJ __BITS(10,7)
146 1.7 jmcneill
147 1.7 jmcneill #define FUSE_USBCALIB_REG 0x250
148 1.7 jmcneill #define FUSE_USBCALIB_EXT_RPD_CTRL __BITS(4,0)
149 1.7 jmcneill
150 1.1 jmcneill struct tegra210_xusbpad_softc {
151 1.1 jmcneill device_t sc_dev;
152 1.1 jmcneill int sc_phandle;
153 1.1 jmcneill bus_space_tag_t sc_bst;
154 1.1 jmcneill bus_space_handle_t sc_bsh;
155 1.1 jmcneill
156 1.1 jmcneill struct fdtbus_reset *sc_rst;
157 1.3 jmcneill
158 1.3 jmcneill bool sc_enabled;
159 1.1 jmcneill };
160 1.1 jmcneill
161 1.8 jmcneill struct tegra210_xusbpad_phy_softc {
162 1.8 jmcneill device_t sc_dev;
163 1.8 jmcneill int sc_phandle;
164 1.8 jmcneill struct tegra210_xusbpad_softc *sc_xusbpad;
165 1.8 jmcneill };
166 1.8 jmcneill
167 1.8 jmcneill struct tegra210_xusbpad_phy_attach_args {
168 1.8 jmcneill struct tegra210_xusbpad_softc *paa_xusbpad;
169 1.8 jmcneill int paa_phandle;
170 1.8 jmcneill };
171 1.8 jmcneill
172 1.1 jmcneill #define RD4(sc, reg) \
173 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
174 1.1 jmcneill #define WR4(sc, reg, val) \
175 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
176 1.1 jmcneill #define SETCLR4(sc, reg, set, clr) \
177 1.1 jmcneill tegra_reg_set_clear((sc)->sc_bst, (sc)->sc_bsh, (reg), (set), (clr))
178 1.1 jmcneill
179 1.1 jmcneill static const char * tegra210_xusbpad_usb2_func[] = { "snps", "xusb", "uart" };
180 1.1 jmcneill static const char * tegra210_xusbpad_hsic_func[] = { "snps", "xusb" };
181 1.1 jmcneill static const char * tegra210_xusbpad_pcie_func[] = { "pcie-x1", "usb3-ss", "sata", "pcie-x4" };
182 1.1 jmcneill
183 1.6 jmcneill static void
184 1.6 jmcneill tegra210_xusbpad_uphy_enable_pcie(struct tegra210_xusbpad_softc *sc)
185 1.6 jmcneill {
186 1.6 jmcneill uint32_t val;
187 1.6 jmcneill int retry;
188 1.6 jmcneill
189 1.6 jmcneill /* UPHY PLLs */
190 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
191 1.6 jmcneill __SHIFTIN(0x136, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_CTRL),
192 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_CTRL);
193 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_5_REG,
194 1.6 jmcneill __SHIFTIN(0x2a, XUSB_PADCTL_UPHY_PLL_P0_CTL_5_DCO_CTRL),
195 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_5_DCO_CTRL);
196 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
197 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_PWR_OVRD, 0);
198 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
199 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_OVRD, 0);
200 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
201 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_OVRD, 0);
202 1.6 jmcneill
203 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG,
204 1.6 jmcneill __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLK_SEL),
205 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLK_SEL);
206 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG,
207 1.6 jmcneill __SHIFTIN(2, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_SEL),
208 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_SEL);
209 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG,
210 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_TXCLKREF_EN, 0);
211 1.6 jmcneill
212 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
213 1.6 jmcneill __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_MDIV),
214 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_MDIV);
215 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
216 1.6 jmcneill __SHIFTIN(0x19, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_NDIV),
217 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_NDIV);
218 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
219 1.6 jmcneill __SHIFTIN(0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_PSDIV),
220 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_FREQ_PSDIV);
221 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
222 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_IDDQ);
223 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
224 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_SLEEP);
225 1.6 jmcneill
226 1.6 jmcneill delay(20);
227 1.6 jmcneill
228 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REG,
229 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_4_REFCLKBUF_EN, 0);
230 1.6 jmcneill
231 1.6 jmcneill /* Calibration */
232 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
233 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_EN, 0);
234 1.6 jmcneill for (retry = 10000; retry > 0; retry--) {
235 1.6 jmcneill delay(2);
236 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG);
237 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_DONE) != 0)
238 1.6 jmcneill break;
239 1.6 jmcneill }
240 1.6 jmcneill if (retry == 0) {
241 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (1)\n");
242 1.6 jmcneill return;
243 1.6 jmcneill }
244 1.6 jmcneill
245 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
246 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_EN);
247 1.6 jmcneill for (retry = 10000; retry > 0; retry--) {
248 1.6 jmcneill delay(2);
249 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG);
250 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_DONE) == 0)
251 1.6 jmcneill break;
252 1.6 jmcneill }
253 1.6 jmcneill if (retry == 0) {
254 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (2)\n");
255 1.6 jmcneill return;
256 1.6 jmcneill }
257 1.6 jmcneill
258 1.6 jmcneill /* Enable the PLL */
259 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
260 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_1_ENABLE, 0);
261 1.6 jmcneill for (retry = 10000; retry > 0; retry--) {
262 1.6 jmcneill delay(2);
263 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG);
264 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_1_LOCKDET_STATUS) != 0)
265 1.6 jmcneill break;
266 1.6 jmcneill }
267 1.6 jmcneill if (retry == 0) {
268 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout enabling UPHY PLL\n");
269 1.6 jmcneill return;
270 1.6 jmcneill }
271 1.6 jmcneill
272 1.6 jmcneill /* RCAL */
273 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
274 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_EN, 0);
275 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
276 1.6 jmcneill XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_CLK_EN, 0);
277 1.6 jmcneill for (retry = 10000; retry > 0; retry--) {
278 1.6 jmcneill delay(2);
279 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG);
280 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_DONE) != 0)
281 1.6 jmcneill break;
282 1.6 jmcneill }
283 1.6 jmcneill if (retry == 0) {
284 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (3)\n");
285 1.6 jmcneill return;
286 1.6 jmcneill }
287 1.6 jmcneill
288 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
289 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_EN);
290 1.6 jmcneill for (retry = 10000; retry > 0; retry--) {
291 1.6 jmcneill delay(2);
292 1.6 jmcneill val = RD4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG);
293 1.6 jmcneill if ((val & XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_DONE) == 0)
294 1.6 jmcneill break;
295 1.6 jmcneill }
296 1.6 jmcneill if (retry == 0) {
297 1.6 jmcneill aprint_error_dev(sc->sc_dev, "timeout calibrating UPHY PLL (4)\n");
298 1.6 jmcneill return;
299 1.6 jmcneill }
300 1.6 jmcneill
301 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
302 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_CLK_EN);
303 1.6 jmcneill
304 1.6 jmcneill tegra210_car_xusbio_enable_hw_control();
305 1.6 jmcneill
306 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_REG,
307 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_1_PWR_OVRD);
308 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_REG,
309 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_2_CAL_OVRD);
310 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_REG,
311 1.6 jmcneill 0, XUSB_PADCTL_UPHY_PLL_P0_CTL_8_RCAL_OVRD);
312 1.6 jmcneill
313 1.6 jmcneill delay(1);
314 1.6 jmcneill
315 1.6 jmcneill tegra210_car_xusbio_enable_hw_seq();
316 1.6 jmcneill }
317 1.6 jmcneill
318 1.6 jmcneill static void
319 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie(struct tegra210_xusbpad_softc *sc, int index)
320 1.6 jmcneill {
321 1.6 jmcneill tegra210_xusbpad_uphy_enable_pcie(sc);
322 1.6 jmcneill
323 1.6 jmcneill SETCLR4(sc, XUSB_PADCTL_USB3_PAD_MUX_REG,
324 1.6 jmcneill XUSB_PADCTL_USB3_PAD_MUX_FORCE_PCIE_PAD_IDDQ_DISABLE(index), 0);
325 1.6 jmcneill }
326 1.6 jmcneill
327 1.7 jmcneill static void
328 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2(struct tegra210_xusbpad_softc *sc, int index)
329 1.7 jmcneill {
330 1.7 jmcneill uint32_t skucalib, usbcalib;
331 1.7 jmcneill
332 1.7 jmcneill skucalib = tegra_fuse_read(FUSE_SKUCALIB_REG);
333 1.7 jmcneill const u_int hs_curr_level = __SHIFTOUT(skucalib, FUSE_SKUCALIB_HS_CURR_LEVEL((u_int)index));
334 1.7 jmcneill const u_int hs_term_range_adj = __SHIFTOUT(skucalib, FUSE_SKUCALIB_HS_TERM_RANGE_ADJ);
335 1.7 jmcneill
336 1.7 jmcneill usbcalib = tegra_fuse_read(FUSE_USBCALIB_REG);
337 1.7 jmcneill const u_int ext_rpd_ctrl = __SHIFTOUT(usbcalib, FUSE_USBCALIB_EXT_RPD_CTRL);
338 1.7 jmcneill
339 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_PAD_MUX_REG,
340 1.7 jmcneill __SHIFTIN(XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD_XUSB,
341 1.7 jmcneill XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD),
342 1.7 jmcneill XUSB_PADCTL_USB2_PAD_MUX_USB2_BIAS_PAD);
343 1.7 jmcneill
344 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_REG,
345 1.7 jmcneill __SHIFTIN(0x7, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_DISCON_LEVEL) |
346 1.7 jmcneill __SHIFTIN(0x0, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_SQUELCH_LEVEL),
347 1.7 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_DISCON_LEVEL |
348 1.7 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_HS_SQUELCH_LEVEL);
349 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_OTG_PADn_CTL_0_REG(index),
350 1.7 jmcneill __SHIFTIN(hs_curr_level, XUSB_PADCTL_USB2_OTG_PADn_CTL_0_HS_CURR_LEVEL),
351 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_0_HS_CURR_LEVEL |
352 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD |
353 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD2 |
354 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_0_PD_ZI);
355 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_OTG_PADn_CTL_1_REG(index),
356 1.7 jmcneill __SHIFTIN(hs_term_range_adj, XUSB_PADCTL_USB2_OTG_PADn_CTL_1_TERM_RANGE_ADJ) |
357 1.7 jmcneill __SHIFTIN(ext_rpd_ctrl, XUSB_PADCTL_USB2_OTG_PADn_CTL_1_RPD_CTRL),
358 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_TERM_RANGE_ADJ |
359 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_RPD_CTRL |
360 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_DR |
361 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_CHRP_OVRD |
362 1.7 jmcneill XUSB_PADCTL_USB2_OTG_PADn_CTL_1_PD_DISC_OVRD);
363 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_REG(index),
364 1.7 jmcneill XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_VREG_FIX18,
365 1.7 jmcneill XUSB_PADCTL_USB2_BATTERY_CHRG_OTGPADn_CTL_1_VREG_LEV);
366 1.7 jmcneill
367 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_REG,
368 1.7 jmcneill __SHIFTIN(0x1e, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_START_TIMER) |
369 1.7 jmcneill __SHIFTIN(0xa, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_DONE_RESET_TIMER),
370 1.7 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_START_TIMER |
371 1.7 jmcneill XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_TRK_DONE_RESET_TIMER);
372 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_REG,
373 1.7 jmcneill 0, XUSB_PADCTL_USB2_BIAS_PAD_CTL_0_PD);
374 1.7 jmcneill delay(1);
375 1.7 jmcneill SETCLR4(sc, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_REG,
376 1.7 jmcneill 0, XUSB_PADCTL_USB2_BIAS_PAD_CTL_1_PD_TRK);
377 1.7 jmcneill delay(50);
378 1.7 jmcneill }
379 1.7 jmcneill
380 1.6 jmcneill #define XUSBPAD_LANE(n, i, r, m, f, ef) \
381 1.1 jmcneill { \
382 1.1 jmcneill .name = (n), \
383 1.6 jmcneill .index = (i), \
384 1.1 jmcneill .reg = (r), \
385 1.1 jmcneill .mask = (m), \
386 1.1 jmcneill .funcs = (f), \
387 1.6 jmcneill .nfuncs = __arraycount(f), \
388 1.6 jmcneill .enable = (ef) \
389 1.1 jmcneill }
390 1.1 jmcneill
391 1.1 jmcneill static const struct tegra210_xusbpad_lane {
392 1.1 jmcneill const char *name;
393 1.6 jmcneill int index;
394 1.1 jmcneill bus_size_t reg;
395 1.1 jmcneill uint32_t mask;
396 1.1 jmcneill const char **funcs;
397 1.1 jmcneill int nfuncs;
398 1.6 jmcneill void (*enable)(struct tegra210_xusbpad_softc *, int);
399 1.1 jmcneill } tegra210_xusbpad_lanes[] = {
400 1.6 jmcneill XUSBPAD_LANE("usb2-0", 0, 0x04, __BITS(1,0), tegra210_xusbpad_usb2_func,
401 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2),
402 1.6 jmcneill XUSBPAD_LANE("usb2-1", 1, 0x04, __BITS(3,2), tegra210_xusbpad_usb2_func,
403 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2),
404 1.6 jmcneill XUSBPAD_LANE("usb2-2", 2, 0x04, __BITS(5,4), tegra210_xusbpad_usb2_func,
405 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2),
406 1.6 jmcneill XUSBPAD_LANE("usb2-3", 3, 0x04, __BITS(7,6), tegra210_xusbpad_usb2_func,
407 1.7 jmcneill tegra210_xusbpad_lane_enable_usb2),
408 1.6 jmcneill
409 1.6 jmcneill XUSBPAD_LANE("hsic-0", 0, 0x04, __BIT(14), tegra210_xusbpad_hsic_func,
410 1.6 jmcneill NULL),
411 1.6 jmcneill XUSBPAD_LANE("hsic-1", 1, 0x04, __BIT(15), tegra210_xusbpad_hsic_func,
412 1.6 jmcneill NULL),
413 1.6 jmcneill
414 1.6 jmcneill XUSBPAD_LANE("pcie-0", 0, 0x28, __BITS(13,12), tegra210_xusbpad_pcie_func,
415 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
416 1.6 jmcneill XUSBPAD_LANE("pcie-1", 1, 0x28, __BITS(15,14), tegra210_xusbpad_pcie_func,
417 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
418 1.6 jmcneill XUSBPAD_LANE("pcie-2", 2, 0x28, __BITS(17,16), tegra210_xusbpad_pcie_func,
419 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
420 1.6 jmcneill XUSBPAD_LANE("pcie-3", 3, 0x28, __BITS(19,18), tegra210_xusbpad_pcie_func,
421 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
422 1.6 jmcneill XUSBPAD_LANE("pcie-4", 4, 0x28, __BITS(21,20), tegra210_xusbpad_pcie_func,
423 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
424 1.6 jmcneill XUSBPAD_LANE("pcie-5", 5, 0x28, __BITS(23,22), tegra210_xusbpad_pcie_func,
425 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
426 1.6 jmcneill XUSBPAD_LANE("pcie-6", 6, 0x28, __BITS(25,24), tegra210_xusbpad_pcie_func,
427 1.6 jmcneill tegra210_xusbpad_lane_enable_pcie),
428 1.1 jmcneill
429 1.6 jmcneill XUSBPAD_LANE("sata-0", 0, 0x28, __BITS(31,30), tegra210_xusbpad_pcie_func,
430 1.6 jmcneill NULL),
431 1.1 jmcneill };
432 1.1 jmcneill
433 1.3 jmcneill #define XUSBPAD_PORT(n, i, r, m, im) \
434 1.2 jmcneill { \
435 1.2 jmcneill .name = (n), \
436 1.3 jmcneill .index = (i), \
437 1.2 jmcneill .reg = (r), \
438 1.2 jmcneill .mask = (m), \
439 1.2 jmcneill .internal_mask = (im) \
440 1.2 jmcneill }
441 1.2 jmcneill
442 1.2 jmcneill struct tegra210_xusbpad_port {
443 1.2 jmcneill const char *name;
444 1.3 jmcneill int index;
445 1.2 jmcneill bus_size_t reg;
446 1.2 jmcneill uint32_t mask;
447 1.2 jmcneill uint32_t internal_mask;
448 1.2 jmcneill };
449 1.2 jmcneill
450 1.2 jmcneill static const struct tegra210_xusbpad_port tegra210_xusbpad_usb2_ports[] = {
451 1.3 jmcneill XUSBPAD_PORT("usb2-0", 0, 0x08, __BITS(1,0), __BIT(2)),
452 1.3 jmcneill XUSBPAD_PORT("usb2-1", 1, 0x08, __BITS(5,4), __BIT(6)),
453 1.3 jmcneill XUSBPAD_PORT("usb2-2", 2, 0x08, __BITS(9,8), __BIT(10)),
454 1.3 jmcneill XUSBPAD_PORT("usb2-3", 3, 0x08, __BITS(13,12), __BIT(14)),
455 1.2 jmcneill };
456 1.2 jmcneill
457 1.2 jmcneill static const struct tegra210_xusbpad_port tegra210_xusbpad_usb3_ports[] = {
458 1.3 jmcneill XUSBPAD_PORT("usb3-0", 0, 0x14, __BITS(3,0), __BIT(4)),
459 1.3 jmcneill XUSBPAD_PORT("usb3-1", 1, 0x14, __BITS(8,5), __BIT(9)),
460 1.3 jmcneill XUSBPAD_PORT("usb3-2", 2, 0x14, __BITS(13,10), __BIT(14)),
461 1.3 jmcneill XUSBPAD_PORT("usb3-3", 3, 0x14, __BITS(18,15), __BIT(19)),
462 1.2 jmcneill };
463 1.2 jmcneill
464 1.2 jmcneill static const struct tegra210_xusbpad_port tegra210_xusbpad_hsic_ports[] = {
465 1.3 jmcneill XUSBPAD_PORT("hsic-0", 0, 0, 0, 0),
466 1.3 jmcneill XUSBPAD_PORT("hsic-1", 1, 0, 0, 0),
467 1.2 jmcneill };
468 1.2 jmcneill
469 1.1 jmcneill static int
470 1.1 jmcneill tegra210_xusbpad_find_func(const struct tegra210_xusbpad_lane *lane,
471 1.1 jmcneill const char *func)
472 1.1 jmcneill {
473 1.1 jmcneill for (int n = 0; n < lane->nfuncs; n++)
474 1.1 jmcneill if (strcmp(lane->funcs[n], func) == 0)
475 1.1 jmcneill return n;
476 1.1 jmcneill return -1;
477 1.1 jmcneill }
478 1.1 jmcneill
479 1.1 jmcneill static const struct tegra210_xusbpad_lane *
480 1.1 jmcneill tegra210_xusbpad_find_lane(const char *name)
481 1.1 jmcneill {
482 1.1 jmcneill for (int n = 0; n < __arraycount(tegra210_xusbpad_lanes); n++)
483 1.1 jmcneill if (strcmp(tegra210_xusbpad_lanes[n].name, name) == 0)
484 1.1 jmcneill return &tegra210_xusbpad_lanes[n];
485 1.1 jmcneill return NULL;
486 1.1 jmcneill }
487 1.1 jmcneill
488 1.1 jmcneill static void
489 1.1 jmcneill tegra210_xusbpad_configure_lane(struct tegra210_xusbpad_softc *sc,
490 1.1 jmcneill int phandle)
491 1.1 jmcneill {
492 1.1 jmcneill const struct tegra210_xusbpad_lane *lane;
493 1.1 jmcneill const char *name, *function;
494 1.1 jmcneill int func;
495 1.1 jmcneill
496 1.1 jmcneill name = fdtbus_get_string(phandle, "name");
497 1.1 jmcneill if (name == NULL) {
498 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'name' property\n");
499 1.1 jmcneill return;
500 1.1 jmcneill }
501 1.1 jmcneill function = fdtbus_get_string(phandle, "nvidia,function");
502 1.1 jmcneill if (function == NULL) {
503 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'nvidia,function' property\n");
504 1.1 jmcneill return;
505 1.1 jmcneill }
506 1.1 jmcneill
507 1.1 jmcneill lane = tegra210_xusbpad_find_lane(name);
508 1.1 jmcneill if (lane == NULL) {
509 1.1 jmcneill aprint_error_dev(sc->sc_dev, "unsupported lane '%s'\n", name);
510 1.1 jmcneill return;
511 1.1 jmcneill }
512 1.1 jmcneill func = tegra210_xusbpad_find_func(lane, function);
513 1.1 jmcneill if (func == -1) {
514 1.1 jmcneill aprint_error_dev(sc->sc_dev, "unsupported function '%s'\n", function);
515 1.1 jmcneill return;
516 1.1 jmcneill }
517 1.1 jmcneill
518 1.2 jmcneill aprint_normal_dev(sc->sc_dev, "lane %s: set func %s\n", name, function);
519 1.1 jmcneill SETCLR4(sc, lane->reg, __SHIFTIN(func, lane->mask), lane->mask);
520 1.6 jmcneill
521 1.6 jmcneill if (lane->enable)
522 1.6 jmcneill lane->enable(sc, lane->index);
523 1.1 jmcneill }
524 1.1 jmcneill
525 1.1 jmcneill static void
526 1.1 jmcneill tegra210_xusbpad_configure_pads(struct tegra210_xusbpad_softc *sc,
527 1.1 jmcneill const char *name)
528 1.1 jmcneill {
529 1.1 jmcneill struct fdtbus_reset *rst;
530 1.1 jmcneill struct clk *clk;
531 1.1 jmcneill int phandle, child;
532 1.1 jmcneill
533 1.1 jmcneill /* Search for the pad's node */
534 1.1 jmcneill phandle = of_find_firstchild_byname(sc->sc_phandle, "pads");
535 1.1 jmcneill if (phandle == -1) {
536 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'pads' node\n");
537 1.1 jmcneill return;
538 1.1 jmcneill }
539 1.1 jmcneill phandle = of_find_firstchild_byname(phandle, name);
540 1.1 jmcneill if (phandle == -1) {
541 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'pads/%s' node\n", name);
542 1.1 jmcneill return;
543 1.1 jmcneill }
544 1.1 jmcneill
545 1.1 jmcneill if (!fdtbus_status_okay(phandle))
546 1.1 jmcneill return; /* pad is disabled */
547 1.1 jmcneill
548 1.1 jmcneill /* Enable the pad's resources */
549 1.4 jmcneill if (of_hasprop(phandle, "clocks")) {
550 1.4 jmcneill clk = fdtbus_clock_get_index(phandle, 0);
551 1.4 jmcneill if (clk == NULL || clk_enable(clk) != 0) {
552 1.4 jmcneill aprint_error_dev(sc->sc_dev, "couldn't enable %s's clock\n", name);
553 1.4 jmcneill return;
554 1.4 jmcneill }
555 1.4 jmcneill }
556 1.4 jmcneill if (of_hasprop(phandle, "resets")) {
557 1.4 jmcneill rst = fdtbus_reset_get_index(phandle, 0);
558 1.4 jmcneill if (rst == NULL || fdtbus_reset_deassert(rst) != 0) {
559 1.4 jmcneill aprint_error_dev(sc->sc_dev, "couldn't de-assert %s's reset\n", name);
560 1.4 jmcneill return;
561 1.4 jmcneill }
562 1.1 jmcneill }
563 1.1 jmcneill
564 1.8 jmcneill /* Attach PHYs */
565 1.1 jmcneill phandle = of_find_firstchild_byname(phandle, "lanes");
566 1.1 jmcneill if (phandle == -1) {
567 1.1 jmcneill aprint_error_dev(sc->sc_dev, "no 'pads/%s/lanes' node\n", name);
568 1.1 jmcneill return;
569 1.1 jmcneill }
570 1.1 jmcneill for (child = OF_child(phandle); child; child = OF_peer(child)) {
571 1.8 jmcneill struct tegra210_xusbpad_phy_attach_args paa = {
572 1.8 jmcneill .paa_xusbpad = sc,
573 1.8 jmcneill .paa_phandle = child
574 1.8 jmcneill };
575 1.8 jmcneill config_found(sc->sc_dev, &paa, NULL);
576 1.1 jmcneill }
577 1.1 jmcneill }
578 1.1 jmcneill
579 1.2 jmcneill static const struct tegra210_xusbpad_port *
580 1.2 jmcneill tegra210_xusbpad_find_port(const char *name, const struct tegra210_xusbpad_port *ports,
581 1.2 jmcneill int nports)
582 1.2 jmcneill {
583 1.2 jmcneill for (int n = 0; n < nports; n++)
584 1.2 jmcneill if (strcmp(name, ports[n].name) == 0)
585 1.2 jmcneill return &ports[n];
586 1.2 jmcneill return NULL;
587 1.2 jmcneill }
588 1.2 jmcneill
589 1.2 jmcneill static const struct tegra210_xusbpad_port *
590 1.2 jmcneill tegra210_xusbpad_find_usb2_port(const char *name)
591 1.2 jmcneill {
592 1.2 jmcneill return tegra210_xusbpad_find_port(name, tegra210_xusbpad_usb2_ports,
593 1.2 jmcneill __arraycount(tegra210_xusbpad_usb2_ports));
594 1.2 jmcneill }
595 1.2 jmcneill
596 1.2 jmcneill static const struct tegra210_xusbpad_port *
597 1.2 jmcneill tegra210_xusbpad_find_usb3_port(const char *name)
598 1.2 jmcneill {
599 1.2 jmcneill return tegra210_xusbpad_find_port(name, tegra210_xusbpad_usb3_ports,
600 1.2 jmcneill __arraycount(tegra210_xusbpad_usb3_ports));
601 1.2 jmcneill }
602 1.2 jmcneill
603 1.2 jmcneill static const struct tegra210_xusbpad_port *
604 1.2 jmcneill tegra210_xusbpad_find_hsic_port(const char *name)
605 1.2 jmcneill {
606 1.2 jmcneill return tegra210_xusbpad_find_port(name, tegra210_xusbpad_hsic_ports,
607 1.2 jmcneill __arraycount(tegra210_xusbpad_hsic_ports));
608 1.2 jmcneill }
609 1.2 jmcneill
610 1.2 jmcneill static void
611 1.6 jmcneill tegra210_xusbpad_enable_vbus(struct tegra210_xusbpad_softc *sc,
612 1.6 jmcneill const struct tegra210_xusbpad_port *port, int phandle)
613 1.6 jmcneill {
614 1.6 jmcneill struct fdtbus_regulator *vbus_reg;
615 1.6 jmcneill
616 1.6 jmcneill if (!of_hasprop(phandle, "vbus-supply"))
617 1.6 jmcneill return;
618 1.6 jmcneill
619 1.6 jmcneill vbus_reg = fdtbus_regulator_acquire(phandle, "vbus-supply");
620 1.6 jmcneill if (vbus_reg == NULL || fdtbus_regulator_enable(vbus_reg) != 0) {
621 1.6 jmcneill aprint_error_dev(sc->sc_dev,
622 1.6 jmcneill "couldn't enable vbus regulator for port %s\n",
623 1.6 jmcneill port->name);
624 1.6 jmcneill }
625 1.6 jmcneill }
626 1.6 jmcneill
627 1.6 jmcneill static void
628 1.2 jmcneill tegra210_xusbpad_configure_usb2_port(struct tegra210_xusbpad_softc *sc,
629 1.2 jmcneill int phandle, const struct tegra210_xusbpad_port *port)
630 1.2 jmcneill {
631 1.6 jmcneill u_int modeval, internal;
632 1.2 jmcneill const char *mode;
633 1.2 jmcneill
634 1.2 jmcneill mode = fdtbus_get_string(phandle, "mode");
635 1.2 jmcneill if (mode == NULL) {
636 1.2 jmcneill aprint_error_dev(sc->sc_dev, "no 'mode' property on port %s\n", port->name);
637 1.2 jmcneill return;
638 1.2 jmcneill }
639 1.2 jmcneill if (strcmp(mode, "host") == 0)
640 1.2 jmcneill modeval = 1;
641 1.2 jmcneill else if (strcmp(mode, "device") == 0)
642 1.2 jmcneill modeval = 2;
643 1.2 jmcneill else if (strcmp(mode, "otg") == 0)
644 1.2 jmcneill modeval = 3;
645 1.2 jmcneill else {
646 1.2 jmcneill aprint_error_dev(sc->sc_dev, "unsupported mode '%s' on port %s\n", mode, port->name);
647 1.2 jmcneill return;
648 1.2 jmcneill }
649 1.2 jmcneill
650 1.2 jmcneill internal = of_hasprop(phandle, "nvidia,internal");
651 1.2 jmcneill
652 1.6 jmcneill tegra210_xusbpad_enable_vbus(sc, port, phandle);
653 1.2 jmcneill
654 1.2 jmcneill aprint_normal_dev(sc->sc_dev, "port %s: set mode %s, %s\n", port->name, mode,
655 1.2 jmcneill internal ? "internal" : "external");
656 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(internal, port->internal_mask), port->internal_mask);
657 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(modeval, port->mask), port->mask);
658 1.2 jmcneill }
659 1.2 jmcneill
660 1.2 jmcneill static void
661 1.2 jmcneill tegra210_xusbpad_configure_usb3_port(struct tegra210_xusbpad_softc *sc,
662 1.2 jmcneill int phandle, const struct tegra210_xusbpad_port *port)
663 1.2 jmcneill {
664 1.2 jmcneill u_int companion, internal;
665 1.2 jmcneill
666 1.2 jmcneill if (of_getprop_uint32(phandle, "nvidia,usb2-companion", &companion)) {
667 1.2 jmcneill aprint_error_dev(sc->sc_dev, "no 'nvidia,usb2-companion' property on port %s\n", port->name);
668 1.2 jmcneill return;
669 1.2 jmcneill }
670 1.2 jmcneill internal = of_hasprop(phandle, "nvidia,internal");
671 1.2 jmcneill
672 1.6 jmcneill tegra210_xusbpad_enable_vbus(sc, port, phandle);
673 1.2 jmcneill
674 1.2 jmcneill aprint_normal_dev(sc->sc_dev, "port %s: set companion usb2-%d, %s\n", port->name,
675 1.2 jmcneill companion, internal ? "internal" : "external");
676 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(internal, port->internal_mask), port->internal_mask);
677 1.2 jmcneill SETCLR4(sc, port->reg, __SHIFTIN(companion, port->mask), port->mask);
678 1.3 jmcneill
679 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_1_REG(port->index),
680 1.3 jmcneill __SHIFTIN(2, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_TX_TERM_CTRL),
681 1.3 jmcneill XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_TX_TERM_CTRL);
682 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_REG(port->index),
683 1.3 jmcneill __SHIFTIN(0xfc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_RX_CTLE),
684 1.3 jmcneill XUSB_PADCTL_UPHY_USB3_PADn_ECTL_2_RX_CTLE);
685 1.3 jmcneill WR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_3_REG(port->index), 0xc0077f1f);
686 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_REG(port->index),
687 1.3 jmcneill __SHIFTIN(0x01c7, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_RX_CDR_CTRL),
688 1.3 jmcneill XUSB_PADCTL_UPHY_USB3_PADn_ECTL_4_RX_CDR_CTRL);
689 1.3 jmcneill WR4(sc, XUSB_PADCTL_UPHY_USB3_PADn_ECTL_6_REG(port->index), 0xfcf01368);
690 1.3 jmcneill
691 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG,
692 1.3 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN(port->index));
693 1.3 jmcneill delay(200);
694 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG,
695 1.3 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_CLAMP_EN_EARLY(port->index));
696 1.3 jmcneill delay(200);
697 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG,
698 1.3 jmcneill 0, XUSB_PADCTL_ELPG_PROGRAM_1_SSPn_ELPG_VCORE_DOWN(port->index));
699 1.5 jmcneill
700 1.5 jmcneill SETCLR4(sc, XUSB_PADCTL_VBUS_OC_MAP_REG,
701 1.5 jmcneill XUSB_PADCTL_VBUS_OC_MAP_VBUS_ENABLE(port->index), 0);
702 1.2 jmcneill }
703 1.2 jmcneill
704 1.2 jmcneill static void
705 1.2 jmcneill tegra210_xusbpad_configure_hsic_port(struct tegra210_xusbpad_softc *sc,
706 1.2 jmcneill int phandle, const struct tegra210_xusbpad_port *port)
707 1.2 jmcneill {
708 1.6 jmcneill tegra210_xusbpad_enable_vbus(sc, port, phandle);
709 1.2 jmcneill }
710 1.2 jmcneill
711 1.2 jmcneill static void
712 1.2 jmcneill tegra210_xusbpad_configure_ports(struct tegra210_xusbpad_softc *sc)
713 1.2 jmcneill {
714 1.2 jmcneill const struct tegra210_xusbpad_port *port;
715 1.2 jmcneill const char *port_name;
716 1.2 jmcneill int phandle, child;
717 1.2 jmcneill
718 1.2 jmcneill /* Search for the ports node */
719 1.2 jmcneill phandle = of_find_firstchild_byname(sc->sc_phandle, "ports");
720 1.2 jmcneill
721 1.2 jmcneill /* Configure ports */
722 1.2 jmcneill for (child = OF_child(phandle); child; child = OF_peer(child)) {
723 1.2 jmcneill if (!fdtbus_status_okay(child))
724 1.2 jmcneill continue;
725 1.2 jmcneill port_name = fdtbus_get_string(child, "name");
726 1.2 jmcneill
727 1.2 jmcneill if ((port = tegra210_xusbpad_find_usb2_port(port_name)) != NULL)
728 1.2 jmcneill tegra210_xusbpad_configure_usb2_port(sc, child, port);
729 1.2 jmcneill else if ((port = tegra210_xusbpad_find_usb3_port(port_name)) != NULL)
730 1.2 jmcneill tegra210_xusbpad_configure_usb3_port(sc, child, port);
731 1.2 jmcneill else if ((port = tegra210_xusbpad_find_hsic_port(port_name)) != NULL)
732 1.2 jmcneill tegra210_xusbpad_configure_hsic_port(sc, child, port);
733 1.2 jmcneill else
734 1.2 jmcneill aprint_error_dev(sc->sc_dev, "unsupported port '%s'\n", port_name);
735 1.2 jmcneill }
736 1.2 jmcneill }
737 1.2 jmcneill
738 1.1 jmcneill static void
739 1.3 jmcneill tegra210_xusbpad_enable(struct tegra210_xusbpad_softc *sc)
740 1.3 jmcneill {
741 1.3 jmcneill if (sc->sc_enabled)
742 1.3 jmcneill return;
743 1.3 jmcneill
744 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 0, XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN);
745 1.3 jmcneill delay(200);
746 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 0, XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_CLAMP_EN_EARLY);
747 1.3 jmcneill delay(200);
748 1.3 jmcneill SETCLR4(sc, XUSB_PADCTL_ELPG_PROGRAM_1_REG, 0, XUSB_PADCTL_ELPG_PROGRAM_1_AUX_MUX_LP0_VCORE_DOWN);
749 1.3 jmcneill
750 1.3 jmcneill sc->sc_enabled = true;
751 1.3 jmcneill }
752 1.3 jmcneill
753 1.3 jmcneill static void
754 1.1 jmcneill tegra210_xusbpad_sata_enable(device_t dev)
755 1.1 jmcneill {
756 1.3 jmcneill struct tegra210_xusbpad_softc * const sc = device_private(dev);
757 1.3 jmcneill
758 1.3 jmcneill tegra210_xusbpad_enable(sc);
759 1.1 jmcneill }
760 1.1 jmcneill
761 1.1 jmcneill static void
762 1.1 jmcneill tegra210_xusbpad_xhci_enable(device_t dev)
763 1.1 jmcneill {
764 1.3 jmcneill struct tegra210_xusbpad_softc * const sc = device_private(dev);
765 1.3 jmcneill
766 1.3 jmcneill tegra210_xusbpad_enable(sc);
767 1.1 jmcneill }
768 1.1 jmcneill
769 1.1 jmcneill static const struct tegra_xusbpad_ops tegra210_xusbpad_ops = {
770 1.1 jmcneill .sata_enable = tegra210_xusbpad_sata_enable,
771 1.1 jmcneill .xhci_enable = tegra210_xusbpad_xhci_enable,
772 1.1 jmcneill };
773 1.1 jmcneill
774 1.1 jmcneill static int
775 1.1 jmcneill tegra210_xusbpad_match(device_t parent, cfdata_t cf, void *aux)
776 1.1 jmcneill {
777 1.1 jmcneill const char * const compatible[] = {
778 1.1 jmcneill "nvidia,tegra210-xusb-padctl",
779 1.1 jmcneill NULL
780 1.1 jmcneill };
781 1.1 jmcneill struct fdt_attach_args * const faa = aux;
782 1.1 jmcneill
783 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
784 1.1 jmcneill }
785 1.1 jmcneill
786 1.1 jmcneill static void
787 1.1 jmcneill tegra210_xusbpad_attach(device_t parent, device_t self, void *aux)
788 1.1 jmcneill {
789 1.1 jmcneill struct tegra210_xusbpad_softc * const sc = device_private(self);
790 1.1 jmcneill struct fdt_attach_args * const faa = aux;
791 1.1 jmcneill bus_addr_t addr;
792 1.1 jmcneill bus_size_t size;
793 1.1 jmcneill int error;
794 1.1 jmcneill
795 1.1 jmcneill if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
796 1.1 jmcneill aprint_error(": couldn't get registers\n");
797 1.1 jmcneill return;
798 1.1 jmcneill }
799 1.1 jmcneill sc->sc_rst = fdtbus_reset_get(faa->faa_phandle, "padctl");
800 1.1 jmcneill if (sc->sc_rst == NULL) {
801 1.1 jmcneill aprint_error(": couldn't get reset padctl\n");
802 1.1 jmcneill return;
803 1.1 jmcneill }
804 1.1 jmcneill
805 1.1 jmcneill sc->sc_dev = self;
806 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
807 1.1 jmcneill sc->sc_bst = faa->faa_bst;
808 1.1 jmcneill error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
809 1.1 jmcneill if (error) {
810 1.1 jmcneill aprint_error(": couldn't map %#llx: %d", (uint64_t)addr, error);
811 1.1 jmcneill return;
812 1.1 jmcneill }
813 1.1 jmcneill
814 1.1 jmcneill aprint_naive("\n");
815 1.1 jmcneill aprint_normal(": XUSB PADCTL\n");
816 1.1 jmcneill
817 1.1 jmcneill fdtbus_reset_deassert(sc->sc_rst);
818 1.1 jmcneill
819 1.1 jmcneill tegra_xusbpad_register(self, &tegra210_xusbpad_ops);
820 1.1 jmcneill
821 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "usb2");
822 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "hsic");
823 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "pcie");
824 1.1 jmcneill tegra210_xusbpad_configure_pads(sc, "sata");
825 1.2 jmcneill
826 1.2 jmcneill tegra210_xusbpad_configure_ports(sc);
827 1.1 jmcneill }
828 1.1 jmcneill
829 1.8 jmcneill static void *
830 1.8 jmcneill tegra210_xusbpad_phy_acquire(device_t dev, const void *data, size_t len)
831 1.8 jmcneill {
832 1.8 jmcneill struct tegra210_xusbpad_phy_softc * const sc = device_private(dev);
833 1.8 jmcneill
834 1.8 jmcneill if (len != 0)
835 1.8 jmcneill return NULL;
836 1.8 jmcneill
837 1.8 jmcneill return sc;
838 1.8 jmcneill }
839 1.8 jmcneill
840 1.8 jmcneill static void
841 1.8 jmcneill tegra210_xusbpad_phy_release(device_t dev, void *priv)
842 1.8 jmcneill {
843 1.8 jmcneill };
844 1.8 jmcneill
845 1.8 jmcneill static int
846 1.8 jmcneill tegra210_xusbpad_phy_enable(device_t dev, void *priv, bool enable)
847 1.8 jmcneill {
848 1.8 jmcneill struct tegra210_xusbpad_phy_softc * const sc = device_private(dev);
849 1.8 jmcneill
850 1.8 jmcneill if (enable == false)
851 1.8 jmcneill return ENXIO; /* not implemented */
852 1.8 jmcneill
853 1.8 jmcneill tegra210_xusbpad_configure_lane(sc->sc_xusbpad, sc->sc_phandle);
854 1.8 jmcneill
855 1.8 jmcneill return 0;
856 1.8 jmcneill }
857 1.8 jmcneill
858 1.8 jmcneill static const struct fdtbus_phy_controller_func tegra210_xusbpad_phy_funcs = {
859 1.8 jmcneill .acquire = tegra210_xusbpad_phy_acquire,
860 1.8 jmcneill .release = tegra210_xusbpad_phy_release,
861 1.8 jmcneill .enable = tegra210_xusbpad_phy_enable,
862 1.8 jmcneill };
863 1.8 jmcneill
864 1.1 jmcneill CFATTACH_DECL_NEW(tegra210_xusbpad, sizeof(struct tegra210_xusbpad_softc),
865 1.1 jmcneill tegra210_xusbpad_match, tegra210_xusbpad_attach, NULL, NULL);
866 1.8 jmcneill
867 1.8 jmcneill static int
868 1.8 jmcneill tegra210_xusbpad_phy_match(device_t parent, cfdata_t cf, void *aux)
869 1.8 jmcneill {
870 1.8 jmcneill struct tegra210_xusbpad_phy_attach_args * const paa = aux;
871 1.8 jmcneill
872 1.8 jmcneill if (!fdtbus_status_okay(paa->paa_phandle))
873 1.8 jmcneill return 0;
874 1.8 jmcneill
875 1.8 jmcneill return 1;
876 1.8 jmcneill }
877 1.8 jmcneill
878 1.8 jmcneill static void
879 1.8 jmcneill tegra210_xusbpad_phy_attach(device_t parent, device_t self, void *aux)
880 1.8 jmcneill {
881 1.8 jmcneill struct tegra210_xusbpad_phy_softc * const sc = device_private(self);
882 1.8 jmcneill struct tegra210_xusbpad_phy_attach_args * const paa = aux;
883 1.8 jmcneill
884 1.8 jmcneill sc->sc_dev = self;
885 1.8 jmcneill sc->sc_phandle = paa->paa_phandle;
886 1.8 jmcneill sc->sc_xusbpad = paa->paa_xusbpad;
887 1.8 jmcneill
888 1.8 jmcneill aprint_naive("\n");
889 1.8 jmcneill aprint_normal(": %s\n", fdtbus_get_string(sc->sc_phandle, "name"));
890 1.8 jmcneill
891 1.8 jmcneill fdtbus_register_phy_controller(self, sc->sc_phandle, &tegra210_xusbpad_phy_funcs);
892 1.8 jmcneill }
893 1.8 jmcneill
894 1.8 jmcneill CFATTACH_DECL_NEW(tegra210xphy, sizeof(struct tegra210_xusbpad_phy_softc),
895 1.8 jmcneill tegra210_xusbpad_phy_match, tegra210_xusbpad_phy_attach, NULL, NULL);
896