tegra_apbdma.c revision 1.9 1 1.9 thorpej /* $NetBSD: tegra_apbdma.c,v 1.9 2021/01/27 03:10:19 thorpej Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.9 thorpej __KERNEL_RCSID(0, "$NetBSD: tegra_apbdma.c,v 1.9 2021/01/27 03:10:19 thorpej Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/device.h>
35 1.1 jmcneill #include <sys/intr.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill #include <sys/kernel.h>
38 1.1 jmcneill
39 1.1 jmcneill #include <arm/nvidia/tegra_reg.h>
40 1.1 jmcneill #include <arm/nvidia/tegra_apbdmareg.h>
41 1.1 jmcneill #include <arm/nvidia/tegra_var.h>
42 1.1 jmcneill
43 1.1 jmcneill #include <dev/fdt/fdtvar.h>
44 1.1 jmcneill
45 1.1 jmcneill #define TEGRA_APBDMA_NCHAN 32
46 1.1 jmcneill
47 1.1 jmcneill static void * tegra_apbdma_acquire(device_t, const void *, size_t,
48 1.1 jmcneill void (*)(void *), void *);
49 1.1 jmcneill static void tegra_apbdma_release(device_t, void *);
50 1.1 jmcneill static int tegra_apbdma_transfer(device_t, void *,
51 1.1 jmcneill struct fdtbus_dma_req *);
52 1.1 jmcneill static void tegra_apbdma_halt(device_t, void *);
53 1.1 jmcneill
54 1.1 jmcneill static const struct fdtbus_dma_controller_func tegra_apbdma_funcs = {
55 1.1 jmcneill .acquire = tegra_apbdma_acquire,
56 1.1 jmcneill .release = tegra_apbdma_release,
57 1.1 jmcneill .transfer = tegra_apbdma_transfer,
58 1.1 jmcneill .halt = tegra_apbdma_halt
59 1.1 jmcneill };
60 1.1 jmcneill
61 1.1 jmcneill static int tegra_apbdma_match(device_t, cfdata_t, void *);
62 1.1 jmcneill static void tegra_apbdma_attach(device_t, device_t, void *);
63 1.1 jmcneill
64 1.1 jmcneill static int tegra_apbdma_intr(void *);
65 1.1 jmcneill
66 1.1 jmcneill struct tegra_apbdma_softc;
67 1.1 jmcneill
68 1.1 jmcneill struct tegra_apbdma_chan {
69 1.1 jmcneill struct tegra_apbdma_softc *ch_sc;
70 1.1 jmcneill u_int ch_n;
71 1.1 jmcneill void *ch_ih;
72 1.1 jmcneill void (*ch_cb)(void *);
73 1.1 jmcneill void *ch_cbarg;
74 1.3 jakllsch u_int ch_req;
75 1.1 jmcneill };
76 1.1 jmcneill
77 1.1 jmcneill struct tegra_apbdma_softc {
78 1.1 jmcneill device_t sc_dev;
79 1.1 jmcneill bus_space_tag_t sc_bst;
80 1.1 jmcneill bus_space_handle_t sc_bsh;
81 1.1 jmcneill int sc_phandle;
82 1.1 jmcneill
83 1.1 jmcneill struct tegra_apbdma_chan sc_chan[TEGRA_APBDMA_NCHAN];
84 1.1 jmcneill };
85 1.1 jmcneill
86 1.1 jmcneill CFATTACH_DECL_NEW(tegra_apbdma, sizeof(struct tegra_apbdma_softc),
87 1.1 jmcneill tegra_apbdma_match, tegra_apbdma_attach, NULL, NULL);
88 1.1 jmcneill
89 1.1 jmcneill #define APBDMA_READ(sc, reg) \
90 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
91 1.1 jmcneill #define APBDMA_WRITE(sc, reg, val) \
92 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
93 1.1 jmcneill
94 1.9 thorpej static const struct device_compatible_entry compat_data[] = {
95 1.9 thorpej { .compat = "nvidia,tegra210-apbdma" },
96 1.9 thorpej { .compat = "nvidia,tegra124-apbdma" },
97 1.9 thorpej DEVICE_COMPAT_EOL
98 1.9 thorpej };
99 1.9 thorpej
100 1.1 jmcneill static int
101 1.1 jmcneill tegra_apbdma_match(device_t parent, cfdata_t cf, void *aux)
102 1.1 jmcneill {
103 1.1 jmcneill struct fdt_attach_args * const faa = aux;
104 1.1 jmcneill
105 1.9 thorpej return of_compatible_match(faa->faa_phandle, compat_data);
106 1.1 jmcneill }
107 1.1 jmcneill
108 1.1 jmcneill static void
109 1.1 jmcneill tegra_apbdma_attach(device_t parent, device_t self, void *aux)
110 1.1 jmcneill {
111 1.1 jmcneill struct tegra_apbdma_softc *sc = device_private(self);
112 1.1 jmcneill struct fdt_attach_args * const faa = aux;
113 1.1 jmcneill const int phandle = faa->faa_phandle;
114 1.1 jmcneill struct fdtbus_reset *rst;
115 1.1 jmcneill struct clk *clk;
116 1.1 jmcneill bus_addr_t addr;
117 1.1 jmcneill bus_size_t size;
118 1.1 jmcneill int error;
119 1.1 jmcneill u_int n;
120 1.1 jmcneill
121 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
122 1.1 jmcneill aprint_error(": couldn't get registers\n");
123 1.1 jmcneill return;
124 1.1 jmcneill }
125 1.1 jmcneill
126 1.1 jmcneill clk = fdtbus_clock_get_index(phandle, 0);
127 1.1 jmcneill if (clk == NULL) {
128 1.1 jmcneill aprint_error(": couldn't get clock\n");
129 1.1 jmcneill return;
130 1.1 jmcneill }
131 1.1 jmcneill rst = fdtbus_reset_get(phandle, "dma");
132 1.1 jmcneill if (rst == NULL) {
133 1.1 jmcneill aprint_error(": couldn't get reset dma\n");
134 1.1 jmcneill return;
135 1.1 jmcneill }
136 1.1 jmcneill
137 1.1 jmcneill fdtbus_reset_assert(rst);
138 1.1 jmcneill error = clk_enable(clk);
139 1.1 jmcneill if (error) {
140 1.1 jmcneill aprint_error(": couldn't enable clock dma: %d\n", error);
141 1.1 jmcneill return;
142 1.1 jmcneill }
143 1.1 jmcneill fdtbus_reset_deassert(rst);
144 1.1 jmcneill
145 1.1 jmcneill sc->sc_dev = self;
146 1.1 jmcneill sc->sc_bst = faa->faa_bst;
147 1.1 jmcneill sc->sc_phandle = phandle;
148 1.1 jmcneill error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
149 1.1 jmcneill if (error) {
150 1.7 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, error);
151 1.1 jmcneill return;
152 1.1 jmcneill }
153 1.1 jmcneill for (n = 0; n < TEGRA_APBDMA_NCHAN; n++) {
154 1.1 jmcneill sc->sc_chan[n].ch_sc = sc;
155 1.1 jmcneill sc->sc_chan[n].ch_n = n;
156 1.1 jmcneill }
157 1.1 jmcneill
158 1.1 jmcneill aprint_naive("\n");
159 1.1 jmcneill aprint_normal(": APBDMA\n");
160 1.1 jmcneill
161 1.1 jmcneill /* Stop all channels */
162 1.1 jmcneill for (n = 0; n < TEGRA_APBDMA_NCHAN; n++)
163 1.1 jmcneill APBDMA_WRITE(sc, APBDMACHAN_CSR_REG(n), 0);
164 1.1 jmcneill
165 1.1 jmcneill /* Mask interrupts */
166 1.1 jmcneill APBDMA_WRITE(sc, APBDMA_IRQ_MASK_REG, 0);
167 1.1 jmcneill
168 1.1 jmcneill /* Global enable */
169 1.1 jmcneill APBDMA_WRITE(sc, APBDMA_COMMAND_REG, APBDMA_COMMAND_GEN);
170 1.1 jmcneill
171 1.1 jmcneill fdtbus_register_dma_controller(self, phandle, &tegra_apbdma_funcs);
172 1.1 jmcneill }
173 1.1 jmcneill
174 1.1 jmcneill static int
175 1.1 jmcneill tegra_apbdma_intr(void *priv)
176 1.1 jmcneill {
177 1.1 jmcneill struct tegra_apbdma_chan *ch = priv;
178 1.1 jmcneill struct tegra_apbdma_softc *sc = ch->ch_sc;
179 1.1 jmcneill const u_int n = ch->ch_n;
180 1.1 jmcneill uint32_t sta;
181 1.1 jmcneill
182 1.1 jmcneill sta = APBDMA_READ(sc, APBDMACHAN_STA_REG(n));
183 1.1 jmcneill APBDMA_WRITE(sc, APBDMACHAN_STA_REG(n), sta); /* clear EOC */
184 1.1 jmcneill
185 1.1 jmcneill ch->ch_cb(ch->ch_cbarg);
186 1.1 jmcneill
187 1.1 jmcneill return 1;
188 1.1 jmcneill }
189 1.1 jmcneill
190 1.1 jmcneill static void *
191 1.1 jmcneill tegra_apbdma_acquire(device_t dev, const void *data, size_t len,
192 1.1 jmcneill void (*cb)(void *), void *cbarg)
193 1.1 jmcneill {
194 1.1 jmcneill struct tegra_apbdma_softc *sc = device_private(dev);
195 1.1 jmcneill struct tegra_apbdma_chan *ch;
196 1.3 jakllsch u_int n;
197 1.1 jmcneill char intrstr[128];
198 1.1 jmcneill
199 1.2 jmcneill if (len != 4)
200 1.1 jmcneill return NULL;
201 1.1 jmcneill
202 1.3 jakllsch const u_int req = be32dec(data);
203 1.3 jakllsch if (req > __SHIFTOUT_MASK(APBDMACHAN_CSR_REQ_SEL))
204 1.1 jmcneill return NULL;
205 1.1 jmcneill
206 1.3 jakllsch for (n = 0; n < TEGRA_APBDMA_NCHAN; n++) {
207 1.3 jakllsch ch = &sc->sc_chan[n];
208 1.3 jakllsch if (ch->ch_ih == NULL)
209 1.3 jakllsch break;
210 1.3 jakllsch }
211 1.3 jakllsch if (n >= TEGRA_APBDMA_NCHAN) {
212 1.3 jakllsch aprint_error_dev(dev, "no free DMA channel\n");
213 1.1 jmcneill return NULL;
214 1.1 jmcneill }
215 1.1 jmcneill
216 1.1 jmcneill if (!fdtbus_intr_str(sc->sc_phandle, n, intrstr, sizeof(intrstr))) {
217 1.1 jmcneill aprint_error_dev(dev, "failed to decode interrupt %u\n", n);
218 1.1 jmcneill return NULL;
219 1.1 jmcneill }
220 1.1 jmcneill
221 1.8 jmcneill ch->ch_ih = fdtbus_intr_establish_xname(sc->sc_phandle, n, IPL_VM,
222 1.8 jmcneill FDT_INTR_MPSAFE, tegra_apbdma_intr, ch, device_xname(dev));
223 1.1 jmcneill if (ch->ch_ih == NULL) {
224 1.1 jmcneill aprint_error_dev(dev, "failed to establish interrupt on %s\n",
225 1.1 jmcneill intrstr);
226 1.1 jmcneill return NULL;
227 1.1 jmcneill }
228 1.1 jmcneill aprint_normal_dev(dev, "interrupting on %s (channel %u)\n", intrstr, n);
229 1.1 jmcneill
230 1.1 jmcneill ch->ch_cb = cb;
231 1.1 jmcneill ch->ch_cbarg = cbarg;
232 1.3 jakllsch ch->ch_req = req;
233 1.1 jmcneill
234 1.1 jmcneill /* Unmask interrupts for this channel */
235 1.1 jmcneill APBDMA_WRITE(sc, APBDMA_IRQ_MASK_SET_REG, __BIT(n));
236 1.1 jmcneill
237 1.1 jmcneill return ch;
238 1.1 jmcneill }
239 1.1 jmcneill static void
240 1.1 jmcneill tegra_apbdma_release(device_t dev, void *priv)
241 1.1 jmcneill {
242 1.1 jmcneill struct tegra_apbdma_softc *sc = device_private(dev);
243 1.1 jmcneill struct tegra_apbdma_chan *ch = priv;
244 1.1 jmcneill const u_int n = ch->ch_n;
245 1.1 jmcneill
246 1.1 jmcneill KASSERT(ch->ch_ih != NULL);
247 1.1 jmcneill
248 1.1 jmcneill /* Halt the channel */
249 1.1 jmcneill APBDMA_WRITE(sc, APBDMACHAN_CSR_REG(n), 0);
250 1.1 jmcneill
251 1.1 jmcneill /* Mask interrupts for this channel */
252 1.1 jmcneill APBDMA_WRITE(sc, APBDMA_IRQ_MASK_CLR_REG, __BIT(n));
253 1.1 jmcneill
254 1.1 jmcneill fdtbus_intr_disestablish(sc->sc_phandle, ch->ch_ih);
255 1.1 jmcneill
256 1.1 jmcneill ch->ch_cb = NULL;
257 1.1 jmcneill ch->ch_cbarg = NULL;
258 1.1 jmcneill }
259 1.1 jmcneill
260 1.1 jmcneill static int
261 1.1 jmcneill tegra_apbdma_transfer(device_t dev, void *priv, struct fdtbus_dma_req *req)
262 1.1 jmcneill
263 1.1 jmcneill {
264 1.1 jmcneill struct tegra_apbdma_softc *sc = device_private(dev);
265 1.1 jmcneill struct tegra_apbdma_chan *ch = priv;
266 1.1 jmcneill const u_int n = ch->ch_n;
267 1.1 jmcneill uint32_t csr = 0;
268 1.1 jmcneill uint32_t csre = 0;
269 1.1 jmcneill uint32_t ahb_seq = 0;
270 1.1 jmcneill uint32_t apb_seq = 0;
271 1.1 jmcneill
272 1.1 jmcneill /* Scatter-gather not supported */
273 1.1 jmcneill if (req->dreq_nsegs != 1)
274 1.1 jmcneill return EINVAL;
275 1.1 jmcneill
276 1.1 jmcneill /* Addresses must be aligned to 32-bits */
277 1.1 jmcneill if ((req->dreq_segs[0].ds_addr & 3) != 0 ||
278 1.1 jmcneill (req->dreq_dev_phys & 3) != 0)
279 1.1 jmcneill return EINVAL;
280 1.1 jmcneill
281 1.1 jmcneill /* Length must be a multiple of 32-bits */
282 1.1 jmcneill if ((req->dreq_segs[0].ds_len & 3) != 0)
283 1.1 jmcneill return EINVAL;
284 1.1 jmcneill
285 1.3 jakllsch csr |= __SHIFTIN(ch->ch_req, APBDMACHAN_CSR_REQ_SEL);
286 1.1 jmcneill
287 1.1 jmcneill /*
288 1.1 jmcneill * Set DMA transfer direction.
289 1.1 jmcneill * APBDMACHAN_CSR_DIR=0 means "APB read to AHB write", and
290 1.1 jmcneill * APBDMACHAN_CSR_DIR=1 means "AHB read to APB write".
291 1.1 jmcneill */
292 1.1 jmcneill if (req->dreq_dir == FDT_DMA_WRITE)
293 1.1 jmcneill csr |= APBDMACHAN_CSR_DIR;
294 1.1 jmcneill
295 1.1 jmcneill /*
296 1.1 jmcneill * Generate interrupt when DMA block transfer completes.
297 1.1 jmcneill */
298 1.1 jmcneill if (req->dreq_block_irq)
299 1.1 jmcneill csr |= APBDMACHAN_CSR_IE_EOC;
300 1.1 jmcneill
301 1.1 jmcneill /*
302 1.1 jmcneill * Single or multiple block transfer
303 1.1 jmcneill */
304 1.1 jmcneill if (!req->dreq_block_multi)
305 1.1 jmcneill csr |= APBDMACHAN_CSR_ONCE;
306 1.1 jmcneill
307 1.1 jmcneill /*
308 1.1 jmcneill * Flow control enable
309 1.1 jmcneill */
310 1.1 jmcneill if (req->dreq_flow)
311 1.1 jmcneill csr |= APBDMACHAN_CSR_FLOW;
312 1.1 jmcneill
313 1.1 jmcneill /*
314 1.1 jmcneill * Route interrupt to CPU. 1 = CPU, 0 = COP
315 1.1 jmcneill */
316 1.1 jmcneill ahb_seq |= APBDMACHAN_AHB_SEQ_INTR_ENB;
317 1.1 jmcneill
318 1.1 jmcneill /*
319 1.1 jmcneill * AHB is a 32-bit bus.
320 1.1 jmcneill */
321 1.1 jmcneill if (req->dreq_mem_opt.opt_bus_width != 32)
322 1.1 jmcneill return EINVAL;
323 1.1 jmcneill ahb_seq |= __SHIFTIN(APBDMACHAN_AHB_SEQ_BUS_WIDTH_32,
324 1.1 jmcneill APBDMACHAN_AHB_SEQ_BUS_WIDTH);
325 1.1 jmcneill
326 1.1 jmcneill /*
327 1.1 jmcneill * AHB data swap.
328 1.1 jmcneill */
329 1.1 jmcneill if (req->dreq_mem_opt.opt_swap)
330 1.1 jmcneill ahb_seq |= APBDMACHAN_AHB_SEQ_DATA_SWAP;
331 1.1 jmcneill
332 1.1 jmcneill /*
333 1.1 jmcneill * AHB burst size.
334 1.1 jmcneill */
335 1.1 jmcneill switch (req->dreq_mem_opt.opt_burst_len) {
336 1.1 jmcneill case 32:
337 1.1 jmcneill ahb_seq |= __SHIFTIN(APBDMACHAN_AHB_SEQ_BURST_1,
338 1.1 jmcneill APBDMACHAN_AHB_SEQ_BURST);
339 1.1 jmcneill break;
340 1.1 jmcneill case 128:
341 1.1 jmcneill ahb_seq |= __SHIFTIN(APBDMACHAN_AHB_SEQ_BURST_4,
342 1.1 jmcneill APBDMACHAN_AHB_SEQ_BURST);
343 1.1 jmcneill break;
344 1.1 jmcneill case 256:
345 1.1 jmcneill ahb_seq |= __SHIFTIN(APBDMACHAN_AHB_SEQ_BURST_8,
346 1.1 jmcneill APBDMACHAN_AHB_SEQ_BURST);
347 1.1 jmcneill break;
348 1.1 jmcneill default:
349 1.1 jmcneill return EINVAL;
350 1.1 jmcneill }
351 1.1 jmcneill
352 1.1 jmcneill /*
353 1.1 jmcneill * 2X double buffering mode. Only supported in run-multiple mode
354 1.1 jmcneill * with no-wrap operations.
355 1.1 jmcneill */
356 1.1 jmcneill if (req->dreq_mem_opt.opt_dblbuf) {
357 1.1 jmcneill if (req->dreq_mem_opt.opt_wrap_len != 0)
358 1.1 jmcneill return EINVAL;
359 1.1 jmcneill if (!req->dreq_block_multi)
360 1.1 jmcneill return EINVAL;
361 1.1 jmcneill ahb_seq |= APBDMACHAN_AHB_SEQ_DBL_BUF;
362 1.1 jmcneill }
363 1.1 jmcneill
364 1.1 jmcneill /*
365 1.1 jmcneill * AHB address wrap.
366 1.1 jmcneill */
367 1.1 jmcneill switch (req->dreq_mem_opt.opt_wrap_len) {
368 1.1 jmcneill case 0:
369 1.1 jmcneill ahb_seq |= __SHIFTIN(APBDMACHAN_AHB_SEQ_WRAP_NO_WRAP,
370 1.1 jmcneill APBDMACHAN_AHB_SEQ_WRAP);
371 1.1 jmcneill break;
372 1.1 jmcneill case 128:
373 1.1 jmcneill ahb_seq |= __SHIFTIN(APBDMACHAN_AHB_SEQ_WRAP_32,
374 1.1 jmcneill APBDMACHAN_AHB_SEQ_WRAP);
375 1.1 jmcneill break;
376 1.1 jmcneill case 256:
377 1.1 jmcneill ahb_seq |= __SHIFTIN(APBDMACHAN_AHB_SEQ_WRAP_64,
378 1.1 jmcneill APBDMACHAN_AHB_SEQ_WRAP);
379 1.1 jmcneill break;
380 1.1 jmcneill case 512:
381 1.1 jmcneill ahb_seq |= __SHIFTIN(APBDMACHAN_AHB_SEQ_WRAP_128,
382 1.1 jmcneill APBDMACHAN_AHB_SEQ_WRAP);
383 1.1 jmcneill break;
384 1.1 jmcneill case 1024:
385 1.1 jmcneill ahb_seq |= __SHIFTIN(APBDMACHAN_AHB_SEQ_WRAP_256,
386 1.1 jmcneill APBDMACHAN_AHB_SEQ_WRAP);
387 1.1 jmcneill break;
388 1.1 jmcneill case 2048:
389 1.1 jmcneill ahb_seq |= __SHIFTIN(APBDMACHAN_AHB_SEQ_WRAP_512,
390 1.1 jmcneill APBDMACHAN_AHB_SEQ_WRAP);
391 1.1 jmcneill break;
392 1.1 jmcneill case 4096:
393 1.1 jmcneill ahb_seq |= __SHIFTIN(APBDMACHAN_AHB_SEQ_WRAP_1024,
394 1.1 jmcneill APBDMACHAN_AHB_SEQ_WRAP);
395 1.1 jmcneill break;
396 1.1 jmcneill case 8192:
397 1.1 jmcneill ahb_seq |= __SHIFTIN(APBDMACHAN_AHB_SEQ_WRAP_2048,
398 1.1 jmcneill APBDMACHAN_AHB_SEQ_WRAP);
399 1.1 jmcneill break;
400 1.1 jmcneill default:
401 1.1 jmcneill return EINVAL;
402 1.1 jmcneill }
403 1.1 jmcneill
404 1.1 jmcneill /*
405 1.1 jmcneill * APB bus width.
406 1.1 jmcneill */
407 1.1 jmcneill switch (req->dreq_dev_opt.opt_bus_width) {
408 1.1 jmcneill case 8:
409 1.1 jmcneill apb_seq |= __SHIFTIN(APBDMACHAN_APB_SEQ_BUS_WIDTH_8,
410 1.1 jmcneill APBDMACHAN_APB_SEQ_BUS_WIDTH);
411 1.1 jmcneill break;
412 1.1 jmcneill case 16:
413 1.1 jmcneill apb_seq |= __SHIFTIN(APBDMACHAN_APB_SEQ_BUS_WIDTH_16,
414 1.1 jmcneill APBDMACHAN_APB_SEQ_BUS_WIDTH);
415 1.1 jmcneill break;
416 1.1 jmcneill case 32:
417 1.1 jmcneill apb_seq |= __SHIFTIN(APBDMACHAN_APB_SEQ_BUS_WIDTH_32,
418 1.1 jmcneill APBDMACHAN_APB_SEQ_BUS_WIDTH);
419 1.1 jmcneill break;
420 1.1 jmcneill default:
421 1.1 jmcneill return EINVAL;
422 1.1 jmcneill }
423 1.1 jmcneill
424 1.1 jmcneill /*
425 1.1 jmcneill * APB data swap.
426 1.1 jmcneill */
427 1.1 jmcneill if (req->dreq_dev_opt.opt_swap)
428 1.1 jmcneill apb_seq |= APBDMACHAN_APB_SEQ_DATA_SWAP;
429 1.1 jmcneill
430 1.1 jmcneill /*
431 1.1 jmcneill * APB address wrap-around window.
432 1.1 jmcneill */
433 1.1 jmcneill switch (req->dreq_dev_opt.opt_wrap_len) {
434 1.1 jmcneill case 0:
435 1.1 jmcneill apb_seq |= __SHIFTIN(APBDMACHAN_APB_SEQ_WRAP_NO_WRAP,
436 1.1 jmcneill APBDMACHAN_APB_SEQ_WRAP);
437 1.1 jmcneill break;
438 1.1 jmcneill case 4:
439 1.1 jmcneill apb_seq |= __SHIFTIN(APBDMACHAN_APB_SEQ_WRAP_1,
440 1.1 jmcneill APBDMACHAN_APB_SEQ_WRAP);
441 1.1 jmcneill break;
442 1.1 jmcneill case 8:
443 1.1 jmcneill apb_seq |= __SHIFTIN(APBDMACHAN_APB_SEQ_WRAP_2,
444 1.1 jmcneill APBDMACHAN_APB_SEQ_WRAP);
445 1.1 jmcneill break;
446 1.1 jmcneill case 16:
447 1.1 jmcneill apb_seq |= __SHIFTIN(APBDMACHAN_APB_SEQ_WRAP_4,
448 1.1 jmcneill APBDMACHAN_APB_SEQ_WRAP);
449 1.1 jmcneill break;
450 1.1 jmcneill case 32:
451 1.1 jmcneill apb_seq |= __SHIFTIN(APBDMACHAN_APB_SEQ_WRAP_8,
452 1.1 jmcneill APBDMACHAN_APB_SEQ_WRAP);
453 1.1 jmcneill break;
454 1.1 jmcneill case 64:
455 1.1 jmcneill apb_seq |= __SHIFTIN(APBDMACHAN_APB_SEQ_WRAP_16,
456 1.1 jmcneill APBDMACHAN_APB_SEQ_WRAP);
457 1.1 jmcneill break;
458 1.1 jmcneill case 128:
459 1.1 jmcneill apb_seq |= __SHIFTIN(APBDMACHAN_APB_SEQ_WRAP_32,
460 1.1 jmcneill APBDMACHAN_APB_SEQ_WRAP);
461 1.1 jmcneill break;
462 1.1 jmcneill case 256:
463 1.1 jmcneill apb_seq |= __SHIFTIN(APBDMACHAN_APB_SEQ_WRAP_64,
464 1.1 jmcneill APBDMACHAN_APB_SEQ_WRAP);
465 1.1 jmcneill break;
466 1.1 jmcneill default:
467 1.1 jmcneill return EINVAL;
468 1.1 jmcneill }
469 1.1 jmcneill
470 1.1 jmcneill /*
471 1.1 jmcneill * Program all channel registers before setting the channel enable bit.
472 1.1 jmcneill */
473 1.1 jmcneill APBDMA_WRITE(sc, APBDMACHAN_AHB_PTR_REG(n), req->dreq_segs[0].ds_addr);
474 1.1 jmcneill APBDMA_WRITE(sc, APBDMACHAN_APB_PTR_REG(n), req->dreq_dev_phys);
475 1.1 jmcneill APBDMA_WRITE(sc, APBDMACHAN_AHB_SEQ_REG(n), ahb_seq);
476 1.1 jmcneill APBDMA_WRITE(sc, APBDMACHAN_APB_SEQ_REG(n), apb_seq);
477 1.1 jmcneill APBDMA_WRITE(sc, APBDMACHAN_WCOUNT_REG(n), req->dreq_segs[0].ds_len);
478 1.1 jmcneill APBDMA_WRITE(sc, APBDMACHAN_CSRE_REG(n), csre);
479 1.1 jmcneill APBDMA_WRITE(sc, APBDMACHAN_CSR_REG(n), csr | APBDMACHAN_CSR_ENB);
480 1.1 jmcneill
481 1.1 jmcneill return 0;
482 1.1 jmcneill }
483 1.1 jmcneill
484 1.1 jmcneill static void
485 1.1 jmcneill tegra_apbdma_halt(device_t dev, void *priv)
486 1.1 jmcneill {
487 1.1 jmcneill struct tegra_apbdma_softc *sc = device_private(dev);
488 1.1 jmcneill struct tegra_apbdma_chan *ch = priv;
489 1.1 jmcneill const u_int n = ch->ch_n;
490 1.1 jmcneill uint32_t v;
491 1.1 jmcneill
492 1.1 jmcneill v = APBDMA_READ(sc, APBDMACHAN_CSR_REG(n));
493 1.1 jmcneill v &= ~APBDMACHAN_CSR_ENB;
494 1.1 jmcneill APBDMA_WRITE(sc, APBDMACHAN_CSR_REG(n), v);
495 1.1 jmcneill }
496