tegra_cecreg.h revision 1.1 1 1.1 jmcneill /* $NetBSD: tegra_cecreg.h,v 1.1 2015/08/01 21:20:11 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2015 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #ifndef _ARM_TEGRA_CECREG_H
30 1.1 jmcneill #define _ARM_TEGRA_CECREG_H
31 1.1 jmcneill
32 1.1 jmcneill #define CEC_SW_CONTROL_REG 0x00
33 1.1 jmcneill #define CEC_SW_CONTROL_MODE __BIT(31)
34 1.1 jmcneill #define CEC_SW_CONTROL_FILTERED_RX_DATA_PIN __BIT(4)
35 1.1 jmcneill #define CEC_SW_CONTROL_RAW_INPUT_DATA_PIN __BIT(0)
36 1.1 jmcneill
37 1.1 jmcneill #define CEC_HW_CONTROL_REG 0x04
38 1.1 jmcneill #define CEC_HW_CONTROL_TX_RX_MODE __BIT(31)
39 1.1 jmcneill #define CEC_HW_CONTROL_FAST_SIM_MODE __BIT(30)
40 1.1 jmcneill #define CEC_HW_CONTROL_TX_NAK_MODE __BIT(24)
41 1.1 jmcneill #define CEC_HW_CONTROL_RX_NAK_MODE __BIT(16)
42 1.1 jmcneill #define CEC_HW_CONTROL_RX_SNOOP __BIT(15)
43 1.1 jmcneill #define CEC_HW_CONTROL_RX_LOGICAL_ADDRS __BITS(14,0)
44 1.1 jmcneill
45 1.1 jmcneill #define CEC_INPUT_FILTER_REG 0x08
46 1.1 jmcneill #define CEC_INPUT_FILTER_MODE __BIT(31)
47 1.1 jmcneill #define CEC_INPUT_FILTER_FIFO_LENGTH __BITS(5,0)
48 1.1 jmcneill
49 1.1 jmcneill #define CEC_SPARE_REG 0x0c
50 1.1 jmcneill
51 1.1 jmcneill #define CEC_TX_REGISTER_REG 0x10
52 1.1 jmcneill #define CEC_TX_REGISTER_RETRY_FRAME __BIT(17)
53 1.1 jmcneill #define CEC_TX_REGISTER_GENERATE_START_BIT __BIT(16)
54 1.1 jmcneill #define CEC_TX_REGISTER_ADDRESS_MODE __BIT(12)
55 1.1 jmcneill #define CEC_TX_REGISTER_EOM __BIT(8)
56 1.1 jmcneill #define CEC_TX_REGISTER_DATA __BITS(7,0)
57 1.1 jmcneill
58 1.1 jmcneill #define CEC_RX_REGISTER_REG 0x14
59 1.1 jmcneill #define CEC_RX_REGISTER_ACK __BIT(9)
60 1.1 jmcneill #define CEC_RX_REGISTER_EOM __BIT(8)
61 1.1 jmcneill #define CEC_RX_REGISTER_DATA __BITS(7,0)
62 1.1 jmcneill
63 1.1 jmcneill #define CEC_RX_TIMING_0_REG 0x18
64 1.1 jmcneill #define CEC_RX_TIMING_1_REG 0x1c
65 1.1 jmcneill #define CEC_RX_TIMING_2_REG 0x20
66 1.1 jmcneill #define CEC_TX_TIMING_0_REG 0x24
67 1.1 jmcneill #define CEC_TX_TIMING_1_REG 0x28
68 1.1 jmcneill #define CEC_TX_TIMING_2_REG 0x2c
69 1.1 jmcneill
70 1.1 jmcneill #define CEC_INT_STAT_REG 0x30
71 1.1 jmcneill #define CEC_INT_MASK_REG 0x34
72 1.1 jmcneill #define CEC_INT_FILTERED_RX_DATA_PIN_TRANSITION_L2H __BIT(14)
73 1.1 jmcneill #define CEC_INT_FILTERED_RX_DATA_PIN_TRANSITION_H2L __BIT(13)
74 1.1 jmcneill #define CEC_INT_RX_BUS_ERROR_DETECTED __BIT(12)
75 1.1 jmcneill #define CEC_INT_RX_BUS_ANOMALY_DETECTED __BIT(11)
76 1.1 jmcneill #define CEC_INT_RX_START_BIT_DETECTED __BIT(10)
77 1.1 jmcneill #define CEC_INT_RX_REGISTER_OVERRUN __BIT(9)
78 1.1 jmcneill #define CEC_INT_RX_REGISTER_FULL __BIT(8)
79 1.1 jmcneill #define CEC_INT_TX_FRAME_TRANSMITTED __BIT(5)
80 1.1 jmcneill #define CEC_INT_TX_BUS_ANOMALY_DETECTED __BIT(4)
81 1.1 jmcneill #define CEC_INT_TX_ARBITRATION_FAILED __BIT(3)
82 1.1 jmcneill #define CEC_INT_TX_FRAME_OR_BLOCK_NAKD __BIT(2)
83 1.1 jmcneill #define CEC_INT_TX_REGISTER_UNDERRUN __BIT(1)
84 1.1 jmcneill #define CEC_INT_TX_REGISTER_EMPTY __BIT(0)
85 1.1 jmcneill
86 1.1 jmcneill #define CEC_HW_DEBUG_RX_REG 0x38
87 1.1 jmcneill #define CEC_HW_DEBUG_TX_REG 0x3c
88 1.1 jmcneill #define CEC_HW_SPARE_0_REG 0x40
89 1.1 jmcneill
90 1.1 jmcneill #endif /* _ARM_TEGRA_CECREG_H */
91